LINER LTC2471CDDPBF

LTC2471/LTC2473
Selectable 250sps/1ksps,
16-Bit I2C ΔΣ ADCs with 10ppm/°C
Max Precision Reference
DESCRIPTION
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
n
16-Bit Resolution, No Missing Codes
Internal, High Accuracy Reference—10ppm/°C (Max)
Single-Ended (LTC2471) or Differential (LTC2473)
Selectable 250sps/1ksps Output Rate
1mV Offset Error
0.01% Gain Error
Single Conversion Settling Time Simplifies
Multiplexed Applications
Single-Cycle Operation with Auto Shutdown
3.5mA (Typ) Supply Current
2μA (Max) Sleep Current
Internal Oscillator—No External Components
Required
I2C Interface
Small 12-Lead, 3mm × 3mm DFN and MSOP
Packages
Following a single conversion, the LTC2471/LTC2473
automatically power down the converter and can also be
configured to power down the reference. When both the
ADC and reference are powered down, the supply current
is reduced to 200nA.
APPLICATIONS
n
n
n
n
n
n
n
The LTC®2471/LTC2473 are small, 16-bit analog-to-digital
converters with an integrated precision reference and
a selectable 250sps or 1ksps output rate. They use a
single 2.7V to 5.5V supply and communicate through an
I2C Interface. The LTC2471 is single-ended with a 0V to
VREF input range and the LTC2473 is differential with a
±VREF input range. Both ADC’s include a 1.25V integrated
reference with 2ppm/°C drift performance and 0.1% initial
accuracy. The converters are available in a 12-pin DFN
3mm × 3mm package or an MSOP-12 package. They
include an integrated oscillator and perform conversions with no latency for multiplexed applications. The
LTC2471/LTC2473 include a proprietary input sampling
scheme that reduces the average input current several
orders of magnitude when compared to conventional
delta sigma converters.
System Monitoring
Environmental Monitoring
Direct Temperature Measurements
Instrumentation
Industrial Process Control
Data Acquisition
Embedded ADC Upgrades
The LTC2471/LTC2473 include a user selectable 250sps
or 1ksps output rate and due to a large oversampling
ratio (8,192 at 250sps and 2,048 at 1ksps) have relaxed
anti-aliasing requirements.
L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
Protected by U.S. Patents, including 6208279, 6411242, 7088280, 7164378.
TYPICAL APPLICATION
VREF vs Temperature
1.2520
0.1μF
0.1μF
0.1μF
10k
REFOUT
SCL
LTC2473
SDA
IN–
10k
0.1μF
R
REF–
10μF
COMP VCC
IN+
10k
0.1μF
AO
GND
I2C
INTERFACE
REFERENCE OUTPUT VOLTAGE (V)
2.7V TO 5.5V
1.2515
1.2510
1.2505
1.2500
1.2495
1.2490
1.2485
24713 TA01a
1.2480
–50
–30
–10 10
30
50
TEMPERATURE (°C)
70
90
24713 TA01b
24713f
1
LTC2471/LTC2473
ABSOLUTE MAXIMUM RATINGS
(Notes 1, 2)
Supply Voltage (VCC) ................................... –0.3V to 6V
Analog Input Voltage
(VIN+, VIN –, VIN, VREF –,
VCOMP, VREFOUT) ...........................–0.3V to (VCC + 0.3V)
Digital Voltage
(VSDA, VSCL, VAO)..........................–0.3V to (VCC + 0.3V)
Storage Temperature Range .................. –65°C to 150°C
Operating Temperature Range
LTC2471C/LTC2473C ............................... 0°C to 70°C
LTC2471I/LTC2473I..............................–40°C to 85°C
PIN CONFIGURATION
LTC2473
LTC2473
TOP VIEW
REFOUT
1
12 VCC
COMP
2
11 GND
10 IN–
AO
3
GND
4
SCL
5
8 REF–
SDA
6
7 GND
13
GND
TOP VIEW
REFOUT
COMP
AO
GND
SCL
SDA
9 IN+
DD PACKAGE
12-LEAD (3mm × 3mm) PLASTIC DFN
TJMAX = 125°C, θJA = 43°C/W
EXPOSED PAD (PIN 13) PCB GROUND CONNECTION
1
2
3
4
5
6
12
11
10
9
8
7
VCC
GND
IN–
IN+
REF–
GND
MS PACKAGE
12-LEAD PLASTIC MSOP
TJMAX = 125°C, θJA = 130°C/W
LTC2471
LTC2471
TOP VIEW
TOP VIEW
12 VCC
REFOUT
1
COMP
2
AO
3
GND
4
SCL
5
8 REF–
SDA
6
7 GND
REFOUT
COMP
AO
GND
SCL
SDA
11 GND
13
GND
10 GND
9 IN
DD PACKAGE
12-LEAD (3mm × 3mm) PLASTIC DFN
TJMAX = 125°C, θJA = 43°C/W
EXPOSED PAD (PIN 13) PCB GROUND CONNECTION
1
2
3
4
5
6
12
11
10
9
8
7
VCC
GND
GND
IN
REF–
GND
MS PACKAGE
12-LEAD PLASTIC MSOP
TJMAX = 125°C, θJA = 130°C/W
ORDER INFORMATION
LEAD FREE FINISH
TAPE AND REEL
PART MARKING*
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LTC2471CDD#PBF
LTC2471CDD#TRPBF
LFPW
12-Lead Plastic (3mm × 3mm) DFN
0°C to 70°C
LTC2471IDD#PBF
LTC2471IDD#TRPBF
LFPW
12-Lead Plastic (3mm × 3mm) DFN
–40°C to 85°C
LTC2471CMS#PBF
LTC2471CMS#TRPBF
2471
12-Lead Plastic MSOP-12
0°C to 70°C
LTC2471IMS#PBF
LTC2471IMS#TRPBF
2471
12-Lead Plastic MSOP-12
–40°C to 85°C
LTC2473CDD#PBF
LTC2473CDD#TRPBF
LFPX
12-Lead Plastic (3mm × 3mm) DFN
0°C to 70°C
LTC2473IDD#PBF
LTC2473IDD#TRPBF
LFPX
12-Lead Plastic (3mm × 3mm) DFN
–40°C to 85°C
LTC2473CMS#PBF
LTC2473CMS#TRPBF
2473
12-Lead Plastic MSOP-12
0°C to 70°C
LTC2473IMS#PBF
LTC2473IMS#TRPBF
2473
12-Lead Plastic MSOP-12
–40°C to 85°C
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
24713f
2
LTC2471/LTC2473
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. (Note 2)
PARAMETER
CONDITIONS
MIN
Resolution (No Missing Codes)
(Note 3)
l
Integral Nonlinearity
Output Rate 250sps (Note 4)
Output Rate 1000sps (Note 4)
l
l
TYP
MAX
2
8
8.5
12
±1
±2.5
16
Bits
l
Offset Error
UNITS
Offset Error Drift
0.05
LSB
LSB
mV
LSB/°C
Gain Error
l
±0.01
Gain Error Drift
l
0.15
LSB/°C
Transition Noise
3
μVRMS
Power Supply Rejection DC
80
dB
ANALOG INPUTS
±0.25
% of FS
The l denotes the specifications which apply over the full operating temperature range, otherwise
specifications are at TA = 25°C.
SYMBOL
PARAMETER
CONDITIONS
MAX
UNITS
VIN+
Positive Input Voltage Range
LTC2473
l
0
VREF
V
VIN
Negative Input Voltage Range
LTC2473
l
0
VREF
V
VIN
Input Voltage Range
LTC2471
l
0
VOR+, VUR+
Overrange/Underrange Voltage, IN+
VIN– = 0.625V
VOR–, VUR–
Overrange/Underrange Voltage, IN–
VIN+ = 0.625V
CIN
IN+, IN–, IN Sampling Capacitance
IDC_LEAK(IN+, IN–, IN)
IN+, IN– DC Leakage Current (LTC2473)
–
IN DC Leakage Current (LTC2471)
ICONV
VREF
MIN
VIN = GND (Note 8)
VIN = VCC (Note 8)
V
LSB
8
LSB
l
l
–10
–10
±1
±1
pF
10
10
nA
nA
50
l
Reference Output Voltage
Reference Line Regulation
VREF
8
0.35
Input Sampling Current (Notes 5, 8)
Reference Voltage Coefficient
TYP
(Note 9)
C-Grade
I-Grade
1.247
l
2.7V ≤ VCC ≤ 5.5V
nA
1.25
1.253
±2
±5
±10
V
ppm/°C
ppm/°C
–90
dB
Reference Short Circuit Current
VCC = 5.5, Forcing Output to GND (Note 8)
l
35
mA
COMP Pin Short Circuit Current
VCC = 5.5, Forcing Output to GND (Note 8)
l
200
μA
Reference Load Regulation
2.7V ≤ VCC ≤ 5.5V, IOUT = 100μA Sourcing
3.5
mV/mA
Reference Output Noise Density
CCOMP= 0.1μF, CREFOUT = 0.1μF, At f =
1ksps
30
nV/√Hz
POWER REQUIREMENTS
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at TA = 25°C.
SYMBOL
PARAMETER
VCC
Supply Voltage
ICC
Supply Current
Conversion
Conversion
Nap
Sleep
CONDITIONS
MIN
l
LTC2473 (Note 8)
LTC2471 (Note 8)
(Note 8)
(Note 8)
l
l
l
l
TYP
2.7
MAX
5.5
3.5
2.5
800
0.2
5
4
1500
2
UNITS
V
mA
mA
μA
μA
24713f
3
LTC2471/LTC2473
I2C INPUTS AND OUTPUTS
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at TA = 25°C. (Notes 2, 7)
SYMBOL
PARAMETER
VIH
High Level Input Voltage
CONDITIONS
l
MIN
VIL
Low Level Input Voltage
l
II
Digital Input Current
TYP
MAX
UNITS
0.7VCC
(Note 8)
l
–10
0.05VCC
V
0.3VCC
V
10
μA
VHYS
Hysteresis of Schmidt Trigger Inputs
(Note 3)
l
VOL
Low Level Output Voltage (SDA)
I = 3mA
l
0.4
V
IIN
Input Leakage
0.1VCC ≤ VIN ≤ 0.9VCC
l
1
μA
CI
Capacitance for Each I/O Pin
l
CB
Capacitance Load for Each Bus Line
l
VIH(A0)
High Level Input Voltage for Address Pin
l
VIL(A0)
Low Level Input Voltage for Address Pin
l
V
10
pF
400
pF
0.95VCC
V
0.05VCC
V
I2C TIMING CHARACTERISTICS
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. (Notes 2, 7)
SYMBOL
PARAMETER
CONDITIONS
MIN
TYP
MAX
tCONV1
Conversion Time
SPD = 0
l
3.2
4
4.8
UNITS
ms
tCONV2
Conversion Time
SPD = 1
l
0.8
1
1.2
ms
400
kHz
fSCL
SCL Clock Frequency
l
tHD(SDA,STA)
Hold Time (Repeated) START Condition
l
0.6
μs
tLOW
LOW Period of the SCL Pin
l
1.3
μs
tHIGH
HIGH Period of the SCL Pin
l
0.6
μs
tSU(STA)
Set-Up Time for a Repeated START
Condition
l
0.6
μs
tHD(DAT)
Data Hold Time
l
0
tSU(DAT)
Data Set-Up Time
l
100
tr
Rise Time for SDA, SCL Signals
(Note 6)
l
tf
Fall Time for SDA, SCL Signals
(Note 6)
0
0.9
μs
20 + 0.1CB
300
ns
l
20 + 0.1CB
300
ns
ns
tSU(STO)
Set-Up Time for STOP Condition
l
0.6
μs
tBUF
Bus Free Time Between a Stop and Start
Condition
l
1.3
μs
tOF
Output Fall Time VIHMIN to VILMAX
l
20 + 0.1CB
tSP
Input Spike Suppression
Bus Load CB = 10pF to 400pF (Note 6)
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2. All voltage values are with respect to GND. VCC = 2.7V to 5.5V
unless otherwise specified.
VREFCM = VREF/2, FS = VREF, –VREF ≤ VIN ≤ VREF
VIN = VIN+ – VIN –, VINCM = (VIN+ + VIN –)/2. (LTC2473)
Note 3. Guaranteed by design, not subject to test.
Note 4. Integral nonlinearity is defined as the deviation of a code from a
straight line passing through the actual endpoints of the transfer curve.
l
250
ns
50
ns
Note 5: Input sampling current is the average input current drawn from
the input sampling network while the LTC2471/LTC2473 are converting.
Note 6: CB = capacitance of one bus line in pF.
Note 7: All values refer to VIH(MIN) and VIL(MAX) levels.
Note 8: A positive current is flowing into the DUT pin.
Note 9: Voltage temperature coefficient is calculated by dividing the
maximum change in output voltage by the specified temperature range.
24713f
4
LTC2471/LTC2473
TYPICAL PERFORMANCE CHARACTERISTICS
Integral Nonlinearity
(TA = 25°C, unless otherwise noted)
Integral Nonlinearity
3
VCC = 2.7V
TA = –45°C, 25°C, 90°C
2 OUTPUT RATE = 250sps
Maximum INL vs Temperature
3
6
2
4
1
2
OUTPUT RATE = 250sps
INL (LSB)
INL (LSB)
0
INL (LSB)
VCC = 5.5V
1
0
–1
–1
–2
–2
–2 VCC = 5.5V
TA = –45°C, 25°C, 90°C
OUTPUT RATE = 250sps
–3
0.25
0.75
–1.25
–0.75
–0.25
DIFFERENTIAL INPUT VOLTAGE (V)
–4
–3
–1.25
0.25
0.75
–0.75
–0.25
DIFFERENTIAL INPUT VOLTAGE (V)
1.25
24713 G01
Offset Error vs Temperature
–6
–50
1.25
–30
30
50
–10 10
TEMPERATURE (°C)
70
90
24713 G03
ADC Gain Error vs Temperature
Transition Noise vs Temperature
50
10
9
30
ADC GAIN ERROR (LSB)
25
20
VCC = 4.1V
15
10
VCC = 2.7V
–30
50
–10 10
30
TEMPERATURE (°C)
30
20
VCC = 4.1V
10
70
VCC = 2.7V
–10
–50 –30
90
–10 10
30
50
TEMPERATURE (°C)
Conversion Mode Power Supply
Current vs Temperature
70
VCC = 5.5V
SLEEP CURRENT (nA)
3.6
3.5
3.4
VCC = 2.7V
3.3
VCC = 5.5V
250
200
VCC = 4.1V
150
100
50
3.1
–30
50
–10 10
30
TEMPERATURE (°C)
70
3
90
24713 G07
VCC = 2.7V
2
–30
50
–10 10
30
TEMPERATURE (°C)
0
–50
70
90
24713 G06
VREF vs Temperature
3.2
3.0
–50
4
1.2508
300
VCC = 4.1V
VCC = 5.5V
5
0
–50
90
350
3.7
6
Sleep Mode Power Supply
Current vs Temperature
4.0
3.8
7
24713 G05
24713 G04
3.9
8
1
REFERENCE OUTPUT VOLTAGE (V)
0
–50
VCC = 5.5V
0
5
TRANSITION NOISE RMS (μV)
40
VCC = 5.5V
OFFSET ERROR (LSB)
VCC = 2.7V
24713 G02
35
CONVERSION CURRENT (mA)
VCC = 4.1V
0
VCC = 2.7V
–30
50
–10 10
30
TEMPERATURE (°C)
70
90
24713 G08
1.2507
1.2506
1.2505
1.2504
1.2503
1.2502
–50
–30
50
–10 10
30
TEMPERATURE (°C)
70
90
24713 G09
24713f
5
LTC2471/LTC2473
TYPICAL PERFORMANCE CHARACTERISTICS
Power Supply Rejection
vs Frequency Applied to VCC
Conversion Time vs Temperature
4.4
0
–80
VCC = 2.7V
1.250330
VCC = 4.1V
4.1
1
10
100 1k 10k 100k
FREQUENCY AT VCC (Hz)
1M
10M
1.250325
1.250320
4.0
3.8
–50
1.250315
VCC = 5.5V
3.9
–100
1.250335
4.2
VREF (V)
CONVERSION TIME (ms)
REJECTION (dB)
–60
TA = 25°C
1.250340
4.3
–40
VREF vs VCC
1.250345
TA = 25°C
–20
–120
(TA = 25°C, unless otherwise noted)
1.250310
–25
25
50
0
TEMPERATURE (°C)
24713 G010
75
100
24713 G11
1.250305
2.0
2.5
3.0
3.5
4.0 4.5
VCC (V)
5.0
5.5
6.0
24713 G12
PIN FUNCTIONS
REFOUT (Pin 1): Reference Output Pin. Nominally 1.25V,
this voltage sets the full-scale input range of the ADC. For
noise and reference stability connect to a 0.1μF capacitor
tied to GND. This capacitor value must be less than or
equal to the capacitor tied to the reference compensation pin (COMP). REFOUT must not be overdriven by an
external reference.
SDA (Pin 6): Bidirectional Serial Data Line of the I2C Interface. The conversion result is output through the SDA pin.
The pin is high impedance unless the LTC2471/LTC2473
is in the data output mode. While the LTC2471/LTC2473
is in the data output mode, SDA is an open drain pull
down (which requires an external 1.7k pull-up resistor
to VCC).
COMP (Pin 2): Internal Reference Compensation Pin. For
low noise and reference stability, tie a 0.1μF capacitor to
GND.
REF– (Pin 8): Negative Reference Input to the ADC. The
voltage on this pin sets the zero input to the ADC. This
pin should tie directly to ground or the ground sense of
the input sensor.
A0 (Pin 3): Chip Address Control Pin. The A0 pin can be
tied to GND or VCC. If A0 is tied to GND, the LTC2471/
LTC2473 I2C address is 0010100. If A0 is tied to VCC, the
LTC2471/LTC2473 I2C address is 1010100.
IN+ (LTC2473), IN (LTC2471) (Pin 9): Positive input voltage for the LTC2473 differential device. ADC input for the
LTC2471 single-ended device.
GND (Pins 4, 7, 11, (Exposed Pad Pin 13 – DFN Package
Only)): Ground. Connect exposed pad directly to the ground
plane through a low impedance connection.
IN– (LTC2473), GND (LTC2471) (Pin 10): Negative input
voltage for the LTC2473 differential device. GND for the
LTC2471 single-ended device.
SCL (Pin 5): Serial Clock Input of the I2C Interface. The
LTC2471/LTC2473 can only act as an I2C slave and the SCL
pin only accepts an external serial clock. Data is shifted
into the SDA pin on the rising edges of SCL and output
through the SDA pin on the falling edges of SCL.
VCC (Pin 12): Positive Supply Voltage. Bypass to GND with
a 10μF capacitor in parallel with a low-series-inductance
0.1μF capacitor located as close to pin 12 as possible.
24713f
6
LTC2471/LTC2473
BLOCK DIAGRAM
1
9
IN+
(IN)
IN–
(GND)
COMP
12
ΔΣ A/D
CONVERTER
VCC
AO
INTERNAL
REFERENCE
SPI
INTERFACE
SCL
SDA
–
10
2
REFOUT
3
5
6
DECIMATING
SINC FILTER
ΔΣ A/D
CONVERTER
INTERNAL
OSCILLATOR
8
REF–
4, 7, 11, 13 DD PACKAGE
GND
4, 7, 11 MS PACKAGE
24713 BD
( ) PARENTHESIS INDICATE LTC2471
Figure 1. Functional Block Diagram
APPLICATIONS INFORMATION
CONVERTER OPERATION
POWER-ON RESET
Converter Operation Cycle
The LTC2471/LTC2473 are low power, delta sigma, analog
to digital converters with a simple I2C interface and a user
selected 250sps/1ksps output rate (see Figure 1). The
LTC2473 has a fully differential input while the LTC2471 is
single-ended. Both are pin and software compatible. Their
operation is composed of three distinct states: CONVERT,
SLEEP/NAP, and DATA INPUT/OUTPUT. The operation
begins with the CONVERT state (see Figure 2). Once the
conversion is finished, the converter automatically powers down (NAP) or under user control, both the converter
and reference are powered down (SLEEP). The conversion
result is held in a static register while the device is in this
state. The cycle concludes with the DATA INPUT/OUTPUT
state. Once all 16-bits are read or an abort is initiated, the
device begins a new conversion.
The CONVERT state duration is determined by the
LTC2471/LTC2473 conversion time (nominally 4ms or
1ms depending on the selected output rate). Once started,
this operation can not be aborted except by a low power
supply condition (VCC < 2.1V) which generates an internal
power-on reset signal.
CONVERT
SLEEP/NAP
NO
READ/WRITE
ACKNOWLEDGE
YES
DATA INPUT/OUTPUT
NO
STOP
OR
READ 16 BITS
YES
24713 F02
Figure 2. LTC2471/LTC2473 State Transition Diagram
24713f
7
LTC2471/LTC2473
APPLICATIONS INFORMATION
After the completion of a conversion, the LTC2471/LTC2473
enters the SLEEP/NAP state and remains there until a valid
read/write is acknowledged. Following this condition, the
ADC transitions into the DATA INPUT/OUTPUT state.
While in the SLEEP/NAP state, the LTC2471/LTC2473’s
converters are powered down. This reduces the supply
current by approximately 70%. While in the NAP state the
reference remains powered up. The user can power down
both the reference and the converter by enabling the sleep
mode during the DATA INPUT/OUTPUT state. Once the next
conversion is complete with the sleep mode enabled, the
SLEEP state is entered and power is reduced to 2μA (maximum). The reference is powered up once a valid read/write
is acknowledged. The reference startup time is 12ms (if
the reference and compensation capacitor values are both
0.1μF). As the reference and compensation capacitors are
decreased, the startup time is reduced (see Figure 3), but
the transition noise increases (see Figure 4).
Power-Up Sequence
When the power supply voltage (VCC) applied to the converter is below approximately 2.1V, the ADC performs a
power-on reset. This feature guarantees the integrity of
the conversion result.
approximately 0.5ms. For proper operation VDD needs
to be restored to normal operating range (2.7V to 5.5V)
before the conclusion of the POR cycle. The POR signal
clears all internal registers. Following the POR signal, the
LTC2471/LTC2473 start a conversion cycle and follow the
succession of states shown in Figure 2. The reference
startup time following a POR is 12ms (CCOMP = CREFOUT =
0.1μF). The first conversion following power-up will be
invalid if the reference voltage has not completely settled
(see Figure 3). The first conversion following power up
can be discarded using the data abort command or simply read and ignored. Depending on the value chosen for
CCOMP and CREFOUT, the reference startup can take more
than one conversion period, see Figure 3. If the startup
time is less than 1ms (1ksps output rate) or 4ms (250sps
output rate) then conversions following the first period are
accurate to the device specifications. If the startup time
exceeds 1ms or 4ms then the user can wait the appropriate
time or use the fixed conversion period as a startup timer
by ignoring results within the unsettled period. Once the
reference has settled, all subsequent conversion results
are valid. If the user places the device into the sleep mode
(SLP = 1, reference powered down) the reference will
require a startup time proportional to the value of CCOMP
and CREFOUT (see Figure 3).
When VCC rises above this critical threshold, the converter
generates an internal power-on reset (POR) signal for
TRANSITION NOISE (μV RMS)
25
250
200
VCC = 2.7V
TIME (ms)
150
VCC = 4.1V
100
20
15
10
5
50
0
0.0001
VCC = 5.5V
0
0.001
0.01
0.1
CAPACITANCE (μF)
1
10
24713 F04
–50
1
0.1
0.01
CAPACITANCE (μF)
0.001
24713 F03
Figure 4. Transition Noise RMS vs COMP and
Reference Capacitance
Figure 3. Reference Start-Up Time vs VREF and
Compensation Capacitance
24713f
8
LTC2471/LTC2473
APPLICATIONS INFORMATION
Ease of Use
I2C INTERFACE
The LTC2471/LTC2473 data output has no latency, filter
settling delay, or redundant results associated with the
conversion cycle. There is a one-to-one correspondence
between the conversion and the output data. Therefore,
multiplexing multiple analog input voltages requires no
special actions.
The LTC2471/LTC2473 communicate through an I2C interface. The I2C interface is a 2-wire open-drain interface
supporting multiple devices and masters on a single bus.
The connected devices can only pull the data line (SDA)
LOW and can never drive it HIGH. SDA must be externally
connected to the supply through a pull-up resistor. When
the data line is free, it is HIGH. Data on the I2C bus can be
transferred at rates up to 100kbits/s in the Standard-Mode
and up to 400kbits/s in the Fast-Mode.
The LTC2471/LTC2473 include a proprietary input sampling
scheme that reduces the average input current by several
orders of magnitude when compared to traditional deltasigma architectures. This allows external filter networks
to interface directly to the LTC2471/LTC2473. Since the
average input sampling current is 50nA, an external RC
lowpass filter using 1kΩ and 0.1μF results in <1LSB
additional error. Additionally, there is negligible leakage
current between IN+ and IN– (for the LTC2473).
Input Voltage Range (LTC2471)
Ignoring offset and full-scale errors, the LTC2471 will
theoretically output an “all zero” digital result when the
input is at ground (a zero scale input) and an “all one”
digital result when the input is at VREF or higher (VREFOUT
= 1.25V). In an underrange condition (for all input voltages
below zero scale) the converter will generate the output
code 0. In an overrange condition (for all input voltages
greater than VREF) the converter will generate the output
code 65535.
Input Voltage Range (LTC2473)
As detailed in the Output Data Format section, the output
code is given as INT(32767.5 • (VIN+ – VIN–)/VREF + 32767.5.
For (VIN+ – VIN–) ≥ VREF, the output code is clamped at
65535 (all ones). For (VIN+ – VIN–) ≤ –VREF, the output
code is clamped at 0 (all zeroes).
Upon entering the DATA INPUT/OUTPUT state, SDA outputs
the sign (D15) of the conversion result. During this state,
the ADC shifts the conversion result serially through the
SDA output pin under the control of the SCL input pin.
There is no latency in generating this data and the result
corresponds to the last completed conversion. A new bit
of data appears at the SDA pin following each falling edge
detected at the SCL input pin and appears from MSB to LSB.
The user can reliably latch this data on every rising edge
of the external serial clock signal driving the SCL pin.
Each device on the I2C bus is recognized by a unique
address stored in that device and can operate either as
a transmitter or receiver, depending on the function of
the device. In addition to transmitters and receivers,
devices can also be considered as masters or slaves when
performing data transfers. A master is the device which
initiates a data transfer on the bus and generates the
clock signals to permit that transfer. Devices addressed
by the master are considered a slave. The address of the
LTC2471/LTC2473 is 0010100 (if A0 is tied to GND) or
1010100 (if A0 is tied to VCC).
24713f
9
LTC2471/LTC2473
APPLICATIONS INFORMATION
The LTC2471/LTC2473 can only be addressed as a slave.
It can only transmit the last conversion result. The serial
clock line, SCL, is always an input to the LTC2471/LTC2473
and the serial data line SDA is bidirectional. Figure 5 shows
the definition of the I2C timing.
The START and STOP Conditions
A START (S) condition is generated by transitioning SDA
from HIGH to LOW while SCL is HIGH. The bus is considered to be busy after the START condition. When the data
transfer is finished, a STOP (P) condition is generated by
transitioning SDA from LOW to HIGH while SCL is HIGH.
The bus is free after a STOP is generated. START and STOP
conditions are always generated by the master.
When the bus is in use, it stays busy if a repeated START
(Sr) is generated instead of a STOP condition. The repeated
START timing is functionally identical to the START and
is used for reading from the device before the initiation
of a new conversion.
Data Transferring
After the START condition, the I2C bus is busy and data
transfer can begin between the master and the addressed
slave. Data is transferred over the bus in groups of nine
bits, one byte followed by one acknowledge (ACK) bit. The
master releases the SDA line during the ninth SCL clock
cycle. The slave device can issue an ACK by pulling SDA
LOW or issue a Not Acknowledge (NAK) by leaving the
SDA line HIGH impedance (the external pull-up resistor
will hold the line HIGH). Change of data only occurs while
the clock line (SCL) is LOW.
Output Data Format
After a START condition, the master sends a 7-bit address
followed by a read request (R) bit. The bit R is 1 for a
Read Request. If the 7-bit address matches the LTC2471/
LTC2473’s address (0010100 or 1010100, depending on the
state of the pin A0) the ADC is selected. When the device is
addressed during the conversion state, it does not accept
SDA
tf
tLOW
tSU(DAT)
tr
tf
tHD(SDA)
tSP
tr
tBUF
SCL
tHD(STA)
S
tHD(DAT)
tHIGH
tSU(STA)
tSU(STO)
Sr
P
S
24713 F05
Figure 5. Definition of Timing for Fast/Standard Mode Devices on the I2C Bus
24713f
10
LTC2471/LTC2473
APPLICATIONS INFORMATION
the request and issues a NAK by leaving the SDA line HIGH.
If the conversion is complete, the LTC2471/LTC2473 issue
an ACK by pulling the SDA line LOW.
Following the ACK, the LTC2471/LTC2473 can output data.
The data output stream is 16 bits long and is shifted out
on the falling edges of SCL (see Figure 6).
The DATA INPUT/OUTPUT state is concluded once all 16
data bits have been read or after a STOP condition.
The LTC2473 (differential input) output code is given by
INT(32767.5 • (VIN+ – VIN–)/VREF + 32767.5. The first bit
output by the LTC2473, D15, is the MSB, which is 1 for
VIN+ ≥ VIN– and 0 for VIN+ < VIN–. This bit is followed by
successively less significant bits (D14, D13, …) until the
LSB is output by the LTC2473, see Table 1.
The LTC2471 (single-ended input) output code is a direct
binary encoded result, see Table 1.
Table 1. LTC2471/LTC2473 Output Data Format
SINGLE ENDED INPUT VIN
(LTC2471)
DIFFERENTIAL INPUT VOLTAGE
VIN+ – VIN– (LTC2473)
D15
(MSB)
D14
D13
D12...D2
D1
D0
(LSB)
CORRESPONDING
DECIMAL VALUE
≥VREF
≥VREF
1
1
1
1
1
1
65535
VREF – 1LSB
VREF – 1LSB
1
1
1
1
1
0
65534
0.75 • VREF
0.5 • VREF
1
1
0
0
0
0
49152
0.75 • VREF – 1LSB
0.5 • VREF – 1LSB
1
0
1
1
1
1
49151
0.5 • VREF
0
1
0
0
0
0
0
32768
0.5 • VREF – 1LSB
–1LSB
0
1
1
1
1
1
32767
0.25 • VREF
–0.5 • VREF
0
1
0
0
0
0
16384
0.25 • VREF – 1LSB
–0.5 • VREF – 1LSB
0
0
1
1
1
1
16383
0
≤ –VREF
0
0
0
0
0
0
0
1
7
8
9
1
2
3
8
D15
D14
D13
D8
9
1
2
D7
D6
3
8
9
SCL
SDA
7-BIT
ADDRESS
R
MSB
START BY
MASTER
SLEEP
ACK BY
LTC2471/LTC2473
D5
D0
LSB
ACK BY
MASTER
DATA OUTPUT
NACK BY
MASTER
CONVERSION
24713 F06
Figure 6. Read Sequence Timing Diagram
24713f
11
LTC2471/LTC2473
APPLICATIONS INFORMATION
The sleep bit (SLP) is used to power down the on chip
reference. In the default mode, the reference remains
powered up even when the ADC is powered down. If the
SLP bit is set HIGH, the reference will power down after
the next conversion is complete. It will remain powered
down until a valid address is acknowledged. The reference
startup time is approximately 12ms. In order to ensure a
stable reference for the following conversions, either the
data input/output time should be delayed 12ms after an
address acknowledge or the first conversion following a
reference start up should be discarded.
Data Input Format
After a START condition, the master sends a 7-bit address followed by a read/write request (R/W) bit. The
R/W bit is 0 for a write. The data input word is 4 bits long
and consists of two enable bits (EN1 and EN2) and two
programming bits (SPD and SLP), see Figure 7. EN1 is
applied to the first rising edge of SCL after a valid write
address is acknowledged. Programming is enabled by
setting EN1 = 1 and EN2 = 0.
The speed bit (SPD) determines the output rate, SPD = 0
(default) for a 250sps and SPD = 1 for a 1ksps output
rate. The sleep bit (SLP) is used to power down the
on-chip reference. In the default mode, the reference remains powered up at the conclusion of each conversion
cycle while the ADC is automatically powered down at the
end of each conversion cycle. If the SLP bit is set HIGH,
the reference and the ADC are powered down once the next
conversion cycle is completed. The reference and ADC are
powered up again once a valid read/write is acknowledged.
The following conversion is invalid if the next conversion
is started before the reference has started up (see Figure 3
for reference startup times as a function of compensation
capacitor and reference capacitor).
1
2
…
7
8
9
Table 2. Input Data Format
BIT NAME FUNCTION
EN1
Should Be High (EN1 = 1) in Order to Enable Program Mode
EN2
Should Be Low (EN2 = 0) in Order to Enable Program Mode
SPD
Low (SPD = 0, Default) for 250sps, High (SPD = 1) for 1ksps
Output Rate
SLP
Low (SLP = 0, Default) for Nap Mode, High (SLP = 1)
for Sleep Mode Where Both Reference and Converter are
Powered Down
1
2
3
4
EN1
EN2
SPD
SLP
5
6
7
8
9
SCL
7-BIT ADDRESS
SDA
W
ACK BY
LTC2471/LTC2473
START BY
MASTER
SLEEP
ACK BY
LTC2471/LTC2473
DATA INPUT
24713 F07
Figure 7. Timing Diagram for Writing to the LTC2471/LTC2473
24713f
12
LTC2471/LTC2473
APPLICATIONS INFORMATION
OPERATION SEQUENCE
signal indicating the conversion cycle is in progress. See
Figure 9 for an example state diagram.
Continuous Read
Discarding a Conversion Result and Initiating a New
Conversion
Conversions from the LTC2471/LTC2473 can be continuously read, see Figure 8. The R/W is 1 for a read. At the
end of a read operation, a new conversion automatically
begins. At the conclusion of the conversion cycle, the next
result may be read using the method described above. If
the conversion cycle is not complete and a valid address
selects the device, the LTC2471/LTC2473 generate a NAK
S
CONVERSION
7-BIT ADDRESS
(0010100 OR 1010100)
R
ACK
READ
P
DATA OUTPUT
SLEEP
It is possible to start a new conversion without reading
the old result, as shown in Figure 10. Following a valid
7-bit address, a read request (R/W) bit, and a valid ACK,
a STOP command will start a new conversion.
S
7-BIT ADDRESS
(0010100 OR 1010100)
CONVERSION
READ
R ACK
P
DATA OUTPUT
SLEEP
CONVERSION
24713 F08
Figure 8. Consecutive Reading
I2C START
7-BIT ADDRESS:
0010100 OR 1010100
R/W
BIT LOW
WRITE INPUT
CONFIGURATION
(FIGURE 7)
ACK
I2C STOP
CONVERT
CONVERSION
FINISHED
WRITE INPUT
CONFIGURATION
(FIGURE 7)
FOR CYCLE N
I2C (REPEAT) START
R/W
BIT LOW
7-BIT ADDRESS:
0010100 OR 1010100
I2C START
CONVERSION
FINISHED
7-BIT ADDRESS:
0010100 OR 1010100
R/W
BIT HIGH
ACK
READ DATA FROM
CYCLE N-1
NAK
I2C STOP
CONVERT
24713 F09
ACK
Figure 9. I2C State Diagram
S
CONVERSION
7-BIT ADDRESS
(0010100 OR 1010100)
SLEEP
R
ACK READ (OPTIONAL)
DATA OUTPUT
P
CONVERSION
24713 F10
Figure 10. Start a New Conversion without Reading Old Conversion Result
24713f
13
LTC2471/LTC2473
APPLICATIONS INFORMATION
PRESERVING THE CONVERTER ACCURACY
The LTC2471/LTC2473 are designed to minimize the conversion result’s sensitivity to device decoupling, PCB layout,
anti-aliasing circuits, line and frequency perturbations.
Nevertheless, in order to preserve the high accuracy capability of this part, some simple precautions are desirable.
Digital Signal Levels
Due to the nature of CMOS logic, it is advisable to keep input
digital signals near GND or VCC. Voltages in the range of
0.5V to VCC – 0.5V may result in additional current leakage
from the part. Undershoot and overshoot should also be
minimized, particularly while the chip is converting. It is
thus beneficial to keep edge rates of about 10ns and limit
overshoot and undershoot to less than 0.3V.
Driving VCC and GND
In relation to the VCC and GND pins, the LTC2471/LTC2473
combines internal high frequency decoupling with damping
elements, which reduce the ADC performance sensitivity
to PCB layout and external components. Nevertheless,
the very high accuracy of this converter is best preserved by careful low and high frequency power supply
decoupling.
A 0.1μF, high quality, ceramic capacitor in parallel with
a 10μF low ESR ceramic capacitor should be connected
between the VCC and GND pins, as close as possible to the
package. The 0.1μF capacitor should be placed closest
to the ADC package. It is also desirable to avoid any via
in the circuit path, starting from the converter VCC pin,
passing through these two decoupling capacitors, and
returning to the converter GND pin. The area encompassed
by this circuit path, as well as the path length, should be
minimized.
The VCC pin should have two distinct connections: the
first to the decoupling capacitors described above, and
the second to the ground return for the power supply
voltage source.
REFOUT and COMP
The on chip 1.25V reference is internally tied to the
converter’s reference input and is output to the REFOUT
pin. A 0.1μF capacitor should be placed on the REFOUT
pin. It is possible to reduce this capacitor, but the transition
noise increases (see Figure 4). A 0.1μF capacitor should
also be placed on the COMP pin. This pin is tied to an
internal point in the reference and is used for stability.
In order for the reference to remain stable, the capacitor
placed on the COMP pin must be greater than or equal
to the capacitor tied to the REFOUT pin. The REFOUT pin
cannot be overridden by an external voltage.
Depending on the size of the capacitors tied to the REFOUT
and COMP pins, the internal reference has a corresponding
start up time. This start up time is typically 12ms when
INTERNAL
REFERENCE
VCC
ILEAK
RSW
15k
(TYP)
REFOUT
ILEAK
IN
(LTC2471)
IN+
(LTC2473)
VCC
ILEAK
RSW
15k
(TYP)
ILEAK
VCC
IN–
(LTC2473)
ILEAK
CEQ
0.35pF
(TYP)
RSW
15k
(TYP)
ILEAK
REF–
is used as the negative
As shown in Figure 11,
reference voltage input to the ADC. This pin can be tied
directly to ground or Kelvin sensed to sensor ground. In
the case where REF– is used as a sense input, it should
be bypassed to ground with a 0.1μF ceramic capacitor in
parallel with a 10μF low ESR ceramic capacitor.
Very low impedance ground and power planes, and star
connections at both VCC and GND pins, are preferable.
VCC
ILEAK
REF –
RSW
15k
(TYP)
24713 F11
ILEAK
Figure 11. LTC2471/LTC2473 Analog Input/Reference
Equivalent Circuit
24713f
14
LTC2471/LTC2473
APPLICATIONS INFORMATION
0.1μF capacitors are used. The first conversion following
power up can be discarded using the data abort command or simply read and ignored. Depending on the value
chosen for CCOMP and CREFOUT, the reference startup can
take more than one conversion period, see Figure 3. If
the startup time is less than 1ms (1ksps output rate) or
4ms (250sps output rate) then conversions following the
first period are accurate to the device specifications. If the
startup time exceeds 1ms or 4ms then the user can wait
the appropriate time or use the fixed conversion period
as a startup timer by ignoring results within the unsettled
period. Once the reference has settled all subsequent
conversion results are valid. If the user places the device
into the sleep mode (SLP = 1, reference powered down)
the reference will require a startup time proportional to
the value of CCOMP and CREFOUT, see Figure 3.
If the reference is put to sleep (program SLP = 1 and CS =
1) the reference is powered down after the next conversion.
This last conversion result is valid. On CS falling edge,
the reference is powered back up. In order to ensure the
reference output has settled before the next conversion,
the power up time can be extended by delaying the data
read after the falling edge of CS. Once all 16 bits are read
from the device or CS is brought HIGH, the next conversion automatically begins. In the default operation, the
reference remains powered up at the conclusion of the
conversion cycle.
PCB layout, CPAR has typical values between 2pF and 15pF.
In addition, the equivalent circuit of Figure 12 includes the
converter equivalent internal resistor RSW and sampling
capacitor CEQ.
There are some immediate trade-offs in RS and CIN without
needing a full circuit analysis. Increasing RS and CIN can
give the following benefits:
1) Due to the LTC2471/LTC2473’s input sampling algorithm, the input current drawn by either IN+ or IN– over
a conversion cycle is typically 50nA. A high RS • CIN
attenuates the high frequency components of the input
current, and RS values up to 1k result in <1LSB error.
2) The bandwidth from VSIG is reduced at the input pins
(IN+, IN– or IN). This bandwidth reduction isolates the
ADC from high frequency signals, and as such provides
simple anti-aliasing and input noise reduction.
3) Switching transients generated by the ADC are attenuated before they go back to the signal source.
4) A large CIN gives a better AC ground at the input pins,
helping reduce reflections back to the signal source.
5) Increasing RS protects the ADC by limiting the current
during an outside-the-rails fault condition.
IN
(LTC2471)
RS
Driving VIN+ and VIN–
The input drive requirements can best be analyzed using
the equivalent circuit of Figure 12. The input signal VSIG is
connected to the ADC input pins (IN+ and IN–) through an
equivalent source resistance RS. This resistor includes both
the actual generator source resistance and any additional
optional resistors connected to the input pins. Optional
input capacitors CIN are also connected to the ADC input
pins. This capacitor is placed in parallel with the input
parasitic capacitance CPAR. This parasitic capacitance
includes elements from the printed circuit board (PCB)
and the associated input pin of the ADC. Depending on the
SIG+
+
–
IN+
(LTC2473)
CIN
VCC
ILEAK
ILEAK
CEQ
0.35pF
(TYP)
CPAR
VCC
RS
SIG–
+
–
IN–
(LTC2473)
CIN
CPAR
ILEAK
ILEAK
RSW
15k
(TYP)
ICONV
RSW
15k
(TYP)
CEQ
0.35pF
(TYP)
ICONV
24713 F12
Figure 12. LTC2471/LTC2473 Input Drive Equivalent Circuit
24713f
15
LTC2471/LTC2473
APPLICATIONS INFORMATION
There is a limit to how large RS • CIN should be for a given
application. Increasing RS beyond a given point increases
the voltage drop across RS due to the input current,
to the point that significant measurement errors exist.
Additionally, for some applications, increasing the RS • CIN
product too much may unacceptably attenuate the signal
at frequencies of interest.
For most applications, it is desirable to implement CIN as
a high-quality 0.1μF ceramic capacitor and to set RS ≤
1k. This capacitor should be located as close as possible
to the actual IN+, IN– and IN package pins. Furthermore,
the area encompassed by this circuit path, as well as the
path length, should be minimized.
In the case of a 2-wire sensor that is not remotely
grounded, it is desirable to split RS and place series
resistors in the ADC input line as well as in the sensor
ground return line, which should be tied to the ADC GND
pin using a star connection topology.
Figure 13 shows the measured LTC2473 INL vs Input
Voltage as a function of RS value with an input capacitor
CIN = 0.1μF.
In some cases, RS can be increased above these guidelines.
The input current is zero when the ADC is either in sleep
or I/O modes. Thus, if the time constant of the input RC
circuit τ = RS • CIN, is of the same order of magnitude or
longer than the time periods between actual conversions,
then one can consider the input current to be reduced
correspondingly.
These considerations need to be balanced out by the input
signal bandwidth. The 3dB bandwidth ≈ 1/(2πRSCIN).
Finally, if the recommended choice for CIN is unacceptable
for the user’s specific application, an alternate strategy is to
eliminate CIN and minimize CPAR and RS. In practical terms,
this configuration corresponds to a low impedance sensor
directly connected to the ADC through minimum length
traces. Actual applications include current measurements
through low value sense resistors, temperature measure-
ments, low impedance voltage source monitoring, and so
on. The resultant INL vs VIN is shown in Figure 14. The
measurements of Figure 14 include a capacitor CPAR corresponding to a minimum sized layout pad and a minimum
width input trace of about 1 inch length.
Signal Bandwidth, Transition Noise and Noise
Equivalent Input Bandwidth
The LTC2471/LTC2473 include a sinc2 type digital filter. The
first notch is located at 500Hz if the 250sps output rate is
selected and 2kHz if the 1ksps output rate is selected. The
calculated input signal attenuation vs. frequency over a
wide frequency range is shown in Figure 15. The calculated
input signal attenuation vs. frequency at low frequencies
is shown in Figure 16. The converter noise level is about
3μVRMS and can be modeled by a white noise source connected at the input of a noise-free converter.
On a related note, the LTC2473 uses two separate A/D
converters to digitize the positive and negative inputs.
Each of these A/D converters has 3μVRMS transition noise.
If one of the input voltages is within this small transition
noise band, then the output will fluctuate one bit, regardless of the value of the other input voltage. If both of the
input voltages are within their transition noise bands, the
output can fluctuate 2 bits.
For a simple system noise analysis, the VIN drive circuit can
be modeled as a single-pole equivalent circuit characterized by a pole location fi and a noise spectral density ni.
If the converter has an unlimited bandwidth, or at least a
bandwidth substantially larger than fi, then the total noise
contribution of the external drive circuit would be:
Vn = ni π / 2 • fi
Then, the total system noise level can be estimated as
the square root of the sum of (Vn2) and the square of the
LTC2471/LTC2473 noise floor.
24713f
16
LTC2471/LTC2473
APPLICATIONS INFORMATION
6
4
CIN = 0
VCC = 5V
TA = 25°C
4
RS = 1k
3
2
RS = 1k
2
INL (LSB)
INL (LSB)
6
CIN = 0.1μF
VCC = 5V
TA = 25°C
5
1
0
0
RS = 0k
–2
–1
–2
RS = 0k
–4
–3
–4
–1.25
0.25
0.75
–0.75
–0.25
DIFFERENTIAL INPUT VOLTAGE (V)
–6
–1.25
1.25
0.25
0.75
–0.75
–0.25
DIFFERENTIAL INPUT VOLTAGE (V)
24713 F13
24713 F14
Figure 13. Measured INL vs Input Voltage
Figure 14. Measured INL vs Input Voltage
0
–20
INPUT SIGNAL ATTENUATIOIN (dB)
INPUT SIGNAL ATTENUATION (dB)
0
–40
–60
–80
–100
–20
–40
–60
–80
–100
–120
–120
–140
0
5
10
20
15
–140
0
INPUT SIGNAL FREQUENCY (MHz)
1000
3000
4000
2000
INPUT SIGNAL FREQUENCY (Hz)
24713 F15
Figure 15. LTC2473 Input Signal Attenuation vs
Frequency (250sps Mode)
Figure 16. LTC2473 Input Signal Attenuation vs
Frequency (250sps Mode)
0
0
–20
–20
–40
–60
–80
–100
5000
24713 F16
INPUT SIGNAL ATTENUATIOIN (dB)
INPUT SIGNAL ATTENUATIOIN (dB)
1.25
–40
–60
–80
–100
–120
–120
–140
–140
0
5
15
10
INPUT SIGNAL FREQUENCY (MHz)
20
24713 F17
Figure 17. LTC2473 Input Signal Attenuation vs
Frequency (1000sps Mode)
0
5
15
10
INPUT SIGNAL FREQUENCY (kHz)
20
24713 F18
Figure 18. LTC2473 Input Signal Attenuation vs
Frequency (1000sps Mode)
24713f
17
LTC2471/LTC2473
PACKAGE DESCRIPTION
MS Package
12-Lead Plastic MSOP
(Reference LTC DWG # 05-08-1668 Rev Ø)
4.039 p 0.102
(.159 p .004)
(NOTE 3)
0.889 p 0.127
(.035 p .005)
5.23
(.206)
MIN
12 11 10 9 8 7
0.254
(.010)
3.20 – 3.45
(.126 – .136)
DETAIL “A”
3.00 p 0.102
(.118 p .004)
(NOTE 4)
4.90 p 0.152
(.193 p .006)
0o – 6o TYP
0.406 p 0.076
(.016 p .003)
REF
GAUGE PLANE
0.42 p 0.038
(.0165 p .0015)
TYP
0.53 p 0.152
(.021 p .006)
0.65
(.0256)
BSC
RECOMMENDED SOLDER PAD LAYOUT
1 2 3 4 5 6
1.10
(.043)
MAX
DETAIL “A”
0.18
(.007)
0.86
(.034)
REF
SEATING
PLANE
0.22 – 0.38
(.009 – .015)
TYP
NOTE:
1. DIMENSIONS IN MILLIMETER/(INCH)
2. DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
0.650
(.0256)
BSC
0.1016 p 0.0508
(.004 p .002)
MSOP (MS12) 1107 REV Ø
24713f
18
LTC2471/LTC2473
PACKAGE DESCRIPTION
DD Package
12-Lead Plastic DFN (3mm × 3mm)
(Reference LTC DWG # 05-08-1725 Rev A)
R = 0.115
TYP
7
0.40 ± 0.10
12
0.70 ±0.05
3.50 ±0.05
2.10 ±0.05
2.38 ±0.05
1.65 ±0.05
PACKAGE
OUTLINE
2.38 ±0.10
3.00 ±0.10
(4 SIDES)
1.65 ± 0.10
PIN 1 NOTCH
R = 0.20 OR
0.25 s 45°
CHAMFER
PIN 1
TOP MARK
(SEE NOTE 6)
6
0.200 REF
0.25 ± 0.05
1
0.23 ± 0.05
0.45 BSC
0.75 ±0.05
0.45 BSC
2.25 REF
2.25 REF
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED
(DD12) DFN 0106 REV A
0.00 – 0.05
BOTTOM VIEW—EXPOSED PAD
NOTE:
1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD AND TIE BARS SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE
TOP AND BOTTOM OF PACKAGE
24713f
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
19
LTC2471/LTC2473
TYPICAL APPLICATION
10μF
VCC
0.1μF
VCC
0.1μF
VCC
1
1k
9
IN+
IN–
1k
1.7k
SCL
1.7k
5
4
SCK/SCL
7
MOSI/SDA
5
MISO/SDO
LTC2473
6
SDA
IN–
3
10
A0
COMP REF– GND
0.1μF
2
8
7, 11, 4
0.1μF
0.1μF
0.1μF
1μF
VCC
μC
12
REFOUT VCC
IN+
VCC
GND
8
24713 TA02
RELATED PARTS
PART NUMBER
DESCRIPTION
COMMENTS
LTC1860/LTC1861
12-Bit, 5V, 1-/2-Channel 250ksps SAR ADC in MSOP
850μA at 250ksps, 2μA at 1ksps, SO-8 and MSOP Packages
LTC1860L/LTC1861L
12-Bit, 3V, 1-/2-Channel 150ksps SAR ADC
450μA at 150ksps, 10μA at 1ksps, SO-8 and MSOP Packages
LTC1864/LTC1865
16-Bit, 5V, 1-/2-Channel 250ksps SAR ADC in MSOP
850μA at 250ksps, 2μA at 1ksps, SO-8 and MSOP Packages
LTC1864L/LTC1865L
16-bit, 3V, 1-/2-Channel 150ksps SAR ADC
450μA at 150ksps, 10μA at 1ksps, SO-8 and MSOP Packages
LTC2360
12-Bit, 100ksps SAR ADC
3V Supply, 1.5mW at 100ksps, TSOT 6-pin/8-pin Packages
LTC2440
24-Bit No Latency Δ∑™ ADC
200nVRMS Noise, 4kHz Output Rate, 15ppm INL
LTC2480
16-Bit, Differential Input, No Latency Δ∑ ADC, with PGA,
Temp. Sensor, SPI
Easy-Drive Input Current Cancellation, 600nVRMS Noise,
Tiny 10-Lead DFN Package
LTC2481
16-Bit, Differential Input, No Latency Δ∑ ADC, with PGA,
Temp. Sensor, I2C
Easy-Drive Input Current Cancellation, 600nVRMS Noise,
Tiny 10-Lead DFN Package
LTC2482
16-Bit, Differential Input, No Latency Δ∑ ADC, SPI
Easy-Drive Input Current Cancellation, 600nVRMS Noise,
Tiny 10-Lead DFN Package
LTC2483
16-Bit, Differential Input, No Latency Δ∑ ADC, I2C
Easy-Drive Input Current Cancellation, 600nVRMS Noise,
Tiny 10-Lead DFN Package
LTC2484
24-Bit, Differential Input, No Latency Δ∑ ADC, SPI with
Temp. Sensor
Easy-Drive Input Current Cancellation, 600nVRMS Noise,
Tiny 10-Lead DFN Package
LTC2485
24-Bit, Differential Input, No Latency Δ∑ ADC, I2C with
Temp. Sensor
Easy-Drive Input Current Cancellation, 600nVRMS Noise,
Tiny 10-Lead DFN Package
LTC6241
Dual, 18MHz, Low Noise, Rail-to-Rail Op Amp
550nVP-P Noise, 125μV Offset Max
LTC2450
Easy-to-Use, Ultra-Tiny 16-Bit ADC, SPI, 0V to 5.5V Input
Range
2 LSB INL, 50nA Sleep current, Tiny 2mm × 2mm DFN-6 Package,
30Hz Output Rate
LTC2450-1
Easy-to-Use, Ultra-Tiny 16-Bit ADC, SPI, 0V to 5.5V Input
Range
2 LSB INL, 50nA Sleep Current, Tiny 2mm × 2mm DFN-6 Package,
60Hz Output Rate
LTC2451
Easy-to-Use, Ultra-Tiny 16-Bit ADC, I2C, 0V to 5.5V Input
Range
2 LSB INL, 50nA Sleep Current, Tiny 3mm × 2mm DFN-8 or TSOT
Package, Programmable 30Hz/60Hz Output Rates
LTC2452
Easy-to-Use, Ultra-Tiny 16-Bit Differential ADC, SPI, ±5.5V
Input Range
2 LSB INL, 50nA Sleep Current, Tiny 3mm × 2mm DFN-8 or TSOT
Package
LTC2453
Easy-to-Use, Ultra-Tiny 16-Bit Differential ADC, I2C, ±5.5V
Input Range
2 LSB INL, 50nA Sleep Current, Tiny 3mm × 2mm DFN-8 or TSOT
Package
LTC2460
Ultra-Tiny 16-Bit Δ∑ ADC with 10ppm Reference
Pin and Software Compatible with LTC2471, 60Hz Output Rate
LTC2462
Ultra-Tiny 16-Bit Δ∑ ADC with 10ppm Reference
Pin and Software Compatible with LTC2473, 60Hz Output Rate
No Latency Δ∑ is a trademark of Linear Technology Corporation.
24713f
20 Linear Technology Corporation
LT 0110 • PRINTED IN USA
1630 McCarthy Blvd., Milpitas, CA 95035-7417
(408) 432-1900 ● FAX: (408) 434-0507
●
www.linear.com
© LINEAR TECHNOLOGY CORPORATION 2010