CYPRESS CY14B104L

PRELIMINARY
CY14B104L, CY14B104N
4-Mbit (512K x 8/256K x 16) nvSRAM
Features
Functional Description
■
15 ns, 25 ns, and 45 ns access times
■
Internally organized as 512K x 8 (CY14B104L) or 256K x 16
(CY14B104N)
■
Hands off automatic STORE on power down with only a small
capacitor
■
STORE to QuantumTrap® nonvolatile elements initiated by
software, device pin or AutoStore® on power down
■
RECALL to SRAM initiated by software or power up
■
Infinite read, write, and recall cycles
■
8 mA typical ICC at 200 ns cycle time
The Cypress CY14B104L/CY14B104N is a fast static RAM, with
a nonvolatile element in each memory cell. The memory is
organized as 512K words of 8 bits each or 256K words of 16 bits
each. The embedded nonvolatile elements incorporate
QuantumTrap technology, producing the world’s most reliable
nonvolatile memory. The SRAM provides infinite read and write
cycles, while independent nonvolatile data resides in the highly
reliable QuantumTrap cell. Data transfers from the SRAM to the
nonvolatile elements (the STORE operation) takes place
automatically at power down. On power up, data is restored to
the SRAM (the RECALL operation) from the nonvolatile memory.
Both the STORE and RECALL operations are also available
under software control.
■
200,000 STORE cycles to QuantumTrap
■
20 year data retention
■
Single 3V +20%, –10% operation
■
Commercial and industrial temperatures
■
FBGA and TSOP - II packages
■
RoHS compliance
Logic Block Diagram
VCC
VCAP
[1]
Address A0 - A18
[1]
DQ0 - DQ7
CE
OE
CY14B104L
CY14B104N
WE
HSB
BHE
BLE
VSS
Note
1. Address A0 - A18 and Data DQ0 - DQ7 for x8 configuration, Address A0 - A17 and Data DQ0 - DQ15 for x16 configuration.
Cypress Semiconductor Corporation
Document #: 001-07102 Rev. *F
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised January 02, 2008
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Pinouts
Figure 1. Pin Diagram - 48 FBGA
48-FBGA
48-FBGA
Top View
(not to scale)
Top View
(not to scale)
(x8)
(x16)
1
2
3
4
5
6
BLE
OE
A0
A1
A2
NC
A
DQ8 BHE
A3
A4
CE
DQ0
DQ9 DQ10
A5
A6
A7
VSS
DQ11 A17
VCC DQ12 VCAP
2
3
4
5
6
NC
OE
A0
A1
A2
NC
A
B
NC
NC
A3
A4
CE
NC
B
DQ1 DQ2
C
DQ0
NC
A5
A6
NC
DQ4
C
DQ3
VCC
D
VSS
DQ1
A17
A7
DQ5
VCC
D
A16
DQ4
VSS
E
VCC
A16
DQ6
VSS
E
1
DQ2 VCAP
DQ14 DQ13
A14
A15
DQ5 DQ6
F
DQ3
NC
A14
A15
NC
DQ7
F
DQ15 HSB
A12
A13
WE
DQ7
G
NC
HSB
A12
A13
WE
NC
G
A9
A10
A11
NC
H
A18
A8
A9
A10
A11
NC
[2]
A8
NC
[2]
H
Figure 2. Pin Diagram - 44 TSOP II
A0
A1
A2
A3
A4
CE
DQ0
DQ1
DQ2
DQ3
VCC
VSS
DQ4
DQ5
DQ6
DQ7
WE
A5
A6
A7
A8
A9
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44 - TSOP II
(x16)
Top View
(not to scale)
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A17
A16
A15
OE
BHE
BLE
DQ15
DQ14
DQ13
DQ12
VSS
VCC
DQ11
DQ10
DQ9
DQ8
VCAP
A14
A13
A12
A11
A10
NC
[3]
NC
A0
A1
A2
A3
A4
CE
DQ0
DQ1
VCC
VSS
DQ2
DQ3
WE
A5
A6
A7
A8
A9
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44 - TSOP II
(x8)
Top View
(not to scale)
44
43
42
41
40
39
38
37
36
35
34
33
32
31
HSB
NC
[2]
NC
A18
A17
A16
A15
OE
DQ7
DQ6
VSS
VCC
DQ5
DQ4
30
29
28
27
26
25
24
23
VCAP
A14
A13
A12
A11
A10
NC
NC
Notes
2. Address expansion for 8 Mbit. NC pin not connected to die.
3. Address expansion for 16 Mbit. NC pin not connected to die.
Document #: 001-07102 Rev. *F
Page 2 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Pinouts
(continued)
Figure 3. Pin Diagram - 54 Pin TSOP II (x16)
NC
[3] NC
A0
A1
A2
A3
A4
CE
DQ0
DQ1
DQ2
DQ3
VCC
VSS
DQ4
DQ5
DQ6
DQ7
WE
A5
A6
A7
A8
A9
NC
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
54 - TSOP II
(x16)
Top View
(not to scale)
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
HSB
NC [2]
A17
A16
A15
OE
BHE
BLE
DQ15
DQ14
DQ13
DQ12
VSS
VCC
DQ11
DQ10
DQ9
DQ8
VCAP
A14
A13
A12
A11
A10
NC
NC
NC
Pin Definitions
Pin Name
IO Type
A0 – A18
Input
A0 – A17
DQ0 – DQ7
Description
Address Inputs Used to Select one of the 524, 288 bytes of the nvSRAM for x8 Configuration.
Address Inputs Used to Select one of the 262,144 bytes of the nvSRAM for x16 Configuration.
Input/Output Bidirectional Data IO Lines for x8 Configuration. Used as input or output lines depending on
operation.
Bidirectional Data IO Lines for x16 Configuration. Used as input or output lines depending on
operation.
DQ0 – DQ15
WE
Input
Write Enable Input, Active LOW. When selected LOW, data on the IO pins is written to the address
location latched by the falling edge of CE.
CE
Input
Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.
OE
Input
Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read
cycles. IO pins are tri-stated on deasserting OE high.
VSS
Ground
VCC
Ground for the Device. Must be connected to the ground of the system.
Power Supply Power Supply Inputs to the Device.
HSB
Input/Output Hardware Store Busy (HSB). When LOW this output indicates that a hardware store is in progress.
When pulled LOW external to the chip it initiates a nonvolatile STORE operation. A weak internal pull
up resistor keeps this pin HIGH if not connected (connection optional).
VCAP
Power Supply AutoStore Capacitor. Supplies power to the nvSRAM during power loss to store data from the SRAM
to nonvolatile elements.
NC
No Connect
No Connect. Do not connect this pin to the die.
Document #: 001-07102 Rev. *F
Page 3 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Figure 4. AutoStore Mode
V CC
V CC
SRAM Read
WE
V CC
V CC
V CAP
0.1UF
The CY14B104L/CY14B104N performs a READ cycle when CE
and OE are LOW, and WE and HSB are HIGH. The address
specified on pins A0-18 or A0-17 determines which of the 524,288
data bytes or 262,144 words of 16 bits each is accessed. When
the read is initiated by an address transition, the outputs are valid
after a delay of tAA (read cycle #1). If the read is initiated by CE
or OE, the outputs are valid at tACE or at tDOE, whichever is later
(read cycle #2). The data outputs repeatedly respond to address
changes within the tAA access time without the need for transitions on any control input pins. This remains valid until another
address change or until CE or OE is brought HIGH, or WE or
HSB is brought LOW.
0.1UF
10k Ohm
V CAP
V CAP
The CY14B104L/CY14B104N nvSRAM is made up of two
functional components paired in the same physical cell. They are
an SRAM memory cell and a nonvolatile QuantumTrap cell. The
SRAM memory cell operates as a standard fast static RAM. Data
in the SRAM is transferred to the nonvolatile cell (the STORE
operation), or from the nonvolatile cell to the SRAM (the RECALL
operation). Using this unique architecture all cells are stored and
recalled in parallel. During the STORE and RECALL operations
SRAM read and write operations are inhibited. The
CY14B104L/CY14B104N supports infinite reads and writes
similar to a typical SRAM. In addition, it provides infinite RECALL
operations from the nonvolatile cells and up to 200K STORE
operations.
To reduce unnecessary nonvolatile stores, AutoStore and
Hardware Store operations are ignored unless at least one
WRITE operation has taken place since the most recent STORE
or RECALL cycle. Software initiated STORE cycles are
performed regardless of whether a WRITE operation has taken
place. Monitor the HSB signal by the system to detect if an
AutoStore cycle is in progress.
V CAP
Device Operation
+
-
SRAM Write
A WRITE cycle is performed whenever CE and WE are LOW and
HSB is HIGH. The address inputs must be stable before entering
the WRITE cycle and must remain stable until either CE or WE
goes high at the end of the cycle. The data on the common IO
pins DQ0–15 are written into the memory if the data is valid tSD
before the end of a WE controlled WRITE or before the end of
an CE controlled WRITE. It is recommended that OE be kept
HIGH during the entire WRITE cycle to avoid data bus contention
on common IO lines. If OE is left LOW, internal circuitry turns off
the output buffers tHZWE after WE goes LOW.
AutoStore Operation
The CY14B104L/CY14B104N stores data to the nvSRAM using
one of the following three storage operations: Hardware Store
activated by HSB; Software Store activated by an address
sequence; AutoStore on device power down. The AutoStore
operation is a unique feature of QuantumTrap technology and is
enabled by default on the CY14B104L/CY14B104N.
During a normal operation, the device draws current from VCC to
charge a capacitor connected to the VCAP pin. This stored
charge is used by the chip to perform a single STORE operation.
If the voltage on the VCC pin drops below VSWITCH, the part
automatically disconnects the VCAP pin from VCC. A STORE
operation is initiated with power provided by the VCAP capacitor.
Figure 4 shows the proper connection of the storage capacitor
(VCAP) for automatic store operation. Refer to the section DC
Electrical Characteristics on page 7 for the size of VCAP.
Document #: 001-07102 Rev. *F
Hardware STORE Operation
The CY14B104L/CY14B104N provides the HSB pin for
controlling and acknowledging the STORE operations. Use the
HSB pin to request a hardware STORE cycle. When the HSB pin
is driven LOW, the CY14B104L/CY14B104N conditionally
initiates a STORE operation after tDELAY. An actual STORE cycle
only begins if a WRITE to the SRAM took place since the last
STORE or RECALL cycle. The HSB pin also acts as an open
drain driver that is internally driven LOW to indicate a busy
condition while the STORE (initiated by any means) is in
progress.
SRAM READ and WRITE operations that are in progress when
HSB is driven LOW by any means are given time to complete
before the STORE operation is initiated. After HSB goes LOW,
the CY14B104L/CY14B104N continues SRAM operations for
tDELAY. During tDELAY, multiple SRAM READ operations may take
place. If a WRITE is in progress when HSB is pulled low it is
allowed a time, tDELAY to complete. However, any SRAM WRITE
cycles requested after HSB goes LOW is inhibited until HSB
returns HIGH.
During any STORE operation, regardless of how it was initiated,
the CY14B104L/CY14B104N continues to drive the HSB pin
LOW, releasing it only when the STORE is complete. Upon
completion
of
the
STORE
operation,
the
CY14B104L/CY14B104N remains disabled until the HSB pin
returns HIGH. Leave the HSB unconnected if it is not used.
Page 4 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Hardware RECALL (Power Up)
The software sequence may be clocked with CE controlled
READs or OE controlled READs. After the sixth address in the
sequence is entered, the STORE cycle commences and the chip
is disabled. It is important to use READ cycles and not WRITE
cycles in the sequence, although it is not necessary that OE be
LOW for a valid sequence. After the tSTORE cycle time is fulfilled,
the SRAM is activated again for the READ and WRITE operation.
During power up or after any low power condition
(VCC< VSWITCH), an internal RECALL request is latched. When
VCC again exceeds the sense voltage of VSWITCH, a RECALL
cycle is automatically initiated and takes tHRECALL to complete.
Software STORE
Software RECALL
Transfer data from the SRAM to the nonvolatile memory with a
software address sequence. The CY14B104L/CY14B104N
software STORE cycle is initiated by executing sequential
CE-controlled READ cycles from six specific address locations
in exact order. During the STORE cycle an erase of the previous
nonvolatile data is first performed, followed by a program of the
nonvolatile elements. After a STORE cycle is initiated, further
input and output are disabled until the cycle is completed.
Transfer the data from the nonvolatile memory to the SRAM with
a software address sequence. A software RECALL cycle is
initiated with a sequence of READ operations in a manner similar
to the software STORE initiation. To initiate the RECALL cycle,
the following sequence of CE controlled READ operations must
be performed.
1. Read Address 0x4E38 Valid READ
2. Read Address 0xB1C7 Valid READ
3. Read Address 0x83E0 Valid READ
4. Read Address 0x7C1F Valid READ
5. Read Address 0x703F Valid READ
6. Read Address 0x4C63 Initiate RECALL Cycle
Because a sequence of READs from specific addresses is used
for STORE initiation, it is important that no other READ or WRITE
accesses intervene in the sequence. If there are intervening
READ or WRITE accesses, the sequence is aborted and no
STORE or RECALL takes place.
To initiate the software STORE cycle, the following READ
sequence must be performed.
1. Read Address 0x4E38 Valid READ
2. Read Address 0xB1C7 Valid READ
3. Read Address 0x83E0 Valid READ
4. Read Address 0x7C1F Valid READ
5. Read Address 0x703F Valid READ
6. Read Address 0x8FC0 Initiate STORE Cycle
Internally, RECALL is a two step procedure. First, the SRAM data
is cleared and then, the nonvolatile information is transferred into
the SRAM cells. After the tRECALL cycle time, the SRAM is again
ready for READ and WRITE operations. The RECALL operation
does not alter the data in the nonvolatile elements.
Table 1. Mode Selection
CE
H
WE
X
OE
X
A15 - A0
X
Mode
Not Selected
IO
Output High Z
Power
Standby
L
H
L
X
Read SRAM
Output Data
Active
L
L
X
X
Write SRAM
Input Data
Active
L
H
L
0x4E38
0xB1C7
0x83E0
0x7C1F
0x703F
0x8B45
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
AutoStore
Disable
Output Data
Output Data
Output Data
Output Data
Output Data
Output Data
Active[4,5,6]
L
H
L
0x4E38
0xB1C7
0x83E0
0x7C1F
0x703F
0x4B46
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
AutoStore Enable
Output Data
Output Data
Output Data
Output Data
Output Data
Output Data
Active[4,5,6]
Notes
4. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.
5. While there are 19 address lines on the CY14B104L/CY14B104N, only the lower 16 lines are used to control software modes.
6. IO state depends on the state of OE. The IO table shown assumes OE LOW.
Document #: 001-07102 Rev. *F
Page 5 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Table 1. Mode Selection (continued)
CE
L
WE
H
OE
L
A15 - A0
0x4E38
0xB1C7
0x83E0
0x7C1F
0x703F
0x8FC0
Mode
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile Store
IO
Output Data
Output Data
Output Data
Output Data
Output Data
Output High Z
Power
Active ICC2[4,5,6]
L
H
L
0x4E38
0xB1C7
0x83E0
0x7C1F
0x703F
0x4C63
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile
Recall
Output Data
Output Data
Output Data
Output Data
Output Data
Output High Z
Active[4,5,6]
Preventing AutoStore
The AutoStore function is disabled by initiating an AutoStore
disable sequence. A sequence of read operations is performed
in a manner similar to the software STORE initiation. To initiate
the AutoStore disable sequence, the following sequence of CE
controlled read operations must be performed:
1. Read address 0x4E38 Valid READ
2. Read address 0xB1C7 Valid READ
3. Read address 0x83E0 Valid READ
4. Read address 0x7C1F Valid READ
5. Read address 0x703F Valid READ
6. Read address 0x8B45 AutoStore Disable
The AutoStore is re-enabled by initiating an AutoStore enable
sequence. A sequence of read operations is performed in a
manner similar to the software RECALL initiation. To initiate the
AutoStore enable sequence, the following sequence of CE
controlled read operations must be performed:
1. Read address 0x4E38 Valid READ
2. Read address 0xB1C7 Valid READ
3. Read address 0x83E0 Valid READ
4. Read address 0x7C1F Valid READ
5. Read address 0x703F Valid READ
6. Read address 0x4B46 AutoStore Enable
Document #: 001-07102 Rev. *F
If the AutoStore function is disabled or re-enabled a manual
STORE operation (hardware or software) must be issued to save
the AutoStore state through subsequent power down cycles. The
part comes from the factory with AutoStore enabled.
Data Protection
The CY14B104L/CY14B104N protects data from corruption
during low voltage conditions by inhibiting all externally initiated
STORE and write operations. The low voltage condition is
detected when VCC < VSWITCH. If the CY14B104L/CY14B104N
is in a write mode (both CE and WE LOW) at power up, after a
RECALL or STORE, the write is inhibited until a negative
transition on CE or WE is detected. This protects against
inadvertent writes during power up or brown out conditions.
Noise Considerations
Refer CY Application Note AN1064.
Page 6 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Maximum Ratings
Package Power Dissipation
Capability (TA = 25°C) ................................................... 1.0W
Exceeding maximum ratings may impair the useful life of the
device. These user guidelines are not tested.
Surface Mount Pb Soldering
Temperature (3 Seconds) .......................................... +260°C
Storage Temperature ................................. –65°C to +150°C
Output Short Circuit Current [7] .................................... 15 mA
Ambient Temperature with
Power Applied ............................................ –55°C to +150°C
Static Discharge Voltage.......................................... > 2001V
(per MIL-STD-883, Method 3015)
Supply Voltage on VCC Relative to GND ..........–0.5V to 4.1V
Latch-up Current.................................................... > 200 mA
Voltage Applied to Outputs
in High-Z State....................................... –0.5V to VCC + 0.5V
Operating Range
Input Voltage.............................................–0.5V to Vcc+0.5V
Transient Voltage (<20 ns) on
Any Pin to Ground Potential .................. –2.0V to VCC + 2.0V
Range
Commercial
Industrial
Ambient Temperature
VCC
0°C to +70°C
2.7V to 3.6V
–40°C to +85°C
2.7V to 3.6V
DC Electrical Characteristics
Over the Operating Range (VCC = 2.7V to 3.6V)[8]
Parameter
ICC1
Description
Average VCC Current
Test Conditions
tAVAV = 15 ns
tAVAV = 25 ns
tAVAV = 45 ns
Dependent on output loading and cycle
rate.Values obtained without output loads.
IOUT = 0 mA
Max
Unit
Commercial
Min
70
65
50
mA
mA
mA
Industrial
75
70
52
mA
mA
mA
ICC2
Average VCC Current
during STORE
All Inputs Don’t Care, VCC = Max
Average current for duration tSTORE
3
mA
ICC3
Average VCC Current at WE > (VCC – 0.2). All other I/P cycling.
tAVAV = 200 ns, 3V,
Dependent on output loading and cycle rate. Values obtained
without output loads.
25°C typical
13
mA
ICC4
Average VCAP Current All Inputs Don’t Care, VCC = Max
during AutoStore Cycle Average current for duration tSTORE
3
mA
ISB
VCC Standby Current
2
mA
IIX
–1
+1
μA
IOZ
Input Leakage Current VCC = Max, VSS < VIN < VCC
Off-State Output
VCC = Max, VSS < VIN < VCC, CE or OE > VIH
Leakage Current
–1
+1
μA
VIH
Input HIGH Voltage
2.0
VCC + 0.5
V
VIL
Input LOW Voltage
Vss – 0.5
0.8
V
VOH
Output HIGH Voltage
IOUT = –2 mA
VOL
Output LOW Voltage
IOUT = 4 mA
VCAP
Storage Capacitor
Between VCAP pin and VSS, 5V Rated
CE > (VCC – 0.2). All others VIN < 0.2V or > (VCC – 0.2V).
Standby current level after nonvolatile cycle is complete.
Inputs are static. f = 0 MHz.
2.4
V
0.4
V
57
μF
35
Capacitance
In the following table, the capacitance parameters are listed.[9]
Parameter
Description
CIN
Input Capacitance
COUT
Output Capacitance
Test Conditions
TA = 25°C, f = 1 MHz,
VCC = 0 to 3.0V
Max
Unit
7
pF
7
pF
Notes
7. Outputs shorted for no more than one second. No more than one output shorted at a time.
8. Typical conditions for the active current shown on the front page of the data sheet are average values at 25°C (room temperature), and VCC = 3V. Not 100% tested.
9. These parameters are guaranteed but not tested.
Document #: 001-07102 Rev. *F
Page 7 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Thermal Resistance
In the following table, the thermal resistance parameters are listed. [9]
Parameter
ΘJA
ΘJC
Description
Thermal Resistance
(Junction to Ambient)
Thermal Resistance
(Junction to Case)
Test Conditions
48-FBGA 44-TSOP II 54-TSOP II
Test conditions follow standard test methods
and procedures for measuring thermal
impedance, in accordance with EIA/JESD51.
Unit
TBD
TBD
TBD
°C/W
TBD
TBD
TBD
°C/W
AC Test Loads
577Ω
577Ω
3.0V
3.0V
R1
for tri-state specs
R1
OUTPUT
OUTPUT
30 pF
Document #: 001-07102 Rev. *F
R2
789Ω
5 pF
R2
789Ω
Page 8 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
AC Test Conditions
Input Pulse Levels ....................................................0V to 3V
Input Rise and Fall Times (10% - 90%) ........................ <5 ns
Input and Output Timing Reference Levels .................... 1.5V
AC Switching Characteristics
In the following table, the AC switching characteristics are listed.
Parameters
Cypress
Parameters
Alt
Parameters
15 ns
Description
Min
25 ns
Max
Min
45 ns
Max
Min
Max
Unit
SRAM Read Cycle
tACE
tACS
Chip Enable Access Time
tRC[10]
tAA[11]
tRC
Read Cycle Time
tAA
Address Access Time
tDOE
tOE
Output Enable to Data Valid
tOHA
tOH
Output Hold After Address Change
3
tLZCE[12]
tHZCE[12]
tLZOE[12]
tHZOE[12]
tPU[9]
tPD[9]
tLZ
Chip Enable to Output Active
3
tHZ
Chip Disable to Output Inactive
tOLZ
Output Enable to Output Active
tOHZ
Output Disable to Output Inactive
tPA
Chip Enable to Power Active
tPS
Chip Disable to Power Standby
tDBE
-
Byte Enable to Data Valid
tLZBE
-
Byte Enable to Output Active
tHZBE
-
Byte Disable to Output Inactive
15
15
25
25
15
45
25
10
12
3
0
7
0
12
0
7
ns
ns
ns
ns
ns
45
ns
22
ns
ns
0
10
ns
15
0
25
10
20
0
0
0
ns
15
10
15
ns
3
10
ns
45
3
3
7
0
45
ns
22
ns
SRAM Write Cycle
tWC
tWC
Write Cycle Time
15
25
45
ns
tPWE
tWP
Write Pulse Width
10
20
30
ns
tSCE
tCW
Chip Enable To End of Write
15
20
30
ns
tSD
tDW
Data Setup to End of Write
5
10
15
ns
tHD
tDH
Data Hold After End of Write
0
0
0
ns
tAW
tAW
Address Setup to End of Write
15
20
30
ns
tSA
tAS
Address Setup to Start of Write
0
0
0
ns
tHA
tWR
Address Hold After End of Write
0
0
0
ns
tHZWE[12,13]
tLZWE[12]
tWZ
Write Enable to Output Disable
tOW
Output Active after End of Write
3
3
3
ns
tBW
-
Byte Enable to End of Write
15
20
30
ns
7
10
15
ns
Notes
10. WE must be HIGH during SRAM read cycles.
11. Device is continuously selected with CE and OE both LOW.
12. Measured ±200 mV from steady state output voltage.
13. If CE is LOW and then WE goes LOW, the output goes into high impedance state afetr tHZWE time period.
Document #: 001-07102 Rev. *F
Page 9 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
AutoStore/Power Up RECALL
Parameters
CY14B104L/CY14B104N
Description
Min
Unit
Max
tHRECALL [14]
Power Up RECALL Duration
20
ms
tSTORE [15]
STORE Cycle Duration
15
ms
VSWITCH
Low Voltage Trigger Level
tVCCRISE
VCC Rise Time
2.65
V
μs
150
Software Controlled STORE/RECALL Cycle
In the following table, the software controlled STORE/RECALL cycle parameters are listed.[16, 17]
Parameters
15ns
Description
Min
25ns
Max
Min
45ns
Max
Min
Max
Unit
tRC
STORE/RECALL Initiation Cycle Time
tAS
Address Setup Time
0
0
0
ns
tCW
Clock Pulse Width
12
20
30
ns
tGHAX
Address Hold Time
1
tRECALL
RECALL Duration
100
100
100
μs
tSS [18, 19]
Soft Sequence Processing Time
70
70
70
μs
15
25
45
1
ns
1
ns
Hardware STORE Cycle
Parameters
CY14B104L/CY14B104N
Description
Min
Max
70
tDELAY [20]
Time allowed to complete SRAM Cycle
1
tHLHX
Hardware STORE Pulse Width
15
Unit
μs
ns
Switching Waveforms
Figure 5. SRAM Read Cycle #1: Address Controlled[10, 11, 21]
tRC
ADDRESS
t AA
t OHA
DQ (DATA OUT)
DATA VALID
Notes
14. tHRECALL starts from the time VCC rises above VSWITCH.
15. If an SRAM Write has not taken place since the last nonvolatile cycle, no STORE takes place.
16. The software sequence is clocked with CE controlled or OE controlled reads.
17. The six consecutive addresses must be read in the order listed in the mode selection table. WE must be HIGH during all six consecutive cycles.
18. This is the amount of time it takes to take action on a soft sequence command.Vcc power must remain HIGH to effectively register command.
19. Commands such as STORE and RECALL lock out IO until operation is complete which further increases this time. See the specific command
20. Read and write cycles are in progress before HSB are supplied this amount of time to complete.
21. HSB must remain HIGH during READ and WRITE cycles.
Document #: 001-07102 Rev. *F
Page 10 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Switching Waveforms (continued)
Figure 6. SRAM Read Cycle #2: CE and OE Controlled[10, 21, 23]
tRC
ADDRESS
tACE
tLZCE
CE
tPD
tHZCE
OE
tLZOE
t HZOE
tDOE
BHE , BLE
tLZBE
DQ (DATA OUT)
tHZCE
tHZBE
tDBE
DATA VALID
t PU
ACTIVE
STANDBY
ICC
Figure 7. SRAM Write Cycle #1: WE Controlled[21, 22, 23]
t WC
ADDRESS
t HA
t SCE
CE
t AW
t SA
t PWE
WE
t BW
BHE , BLE
t SD
DATA VALID
DATA IN
tHZWE
DATA OUT
t HD
PREVIOUS DATA
HIGH IMPEDANCE
t LZWE
Notes
22. CE or WE must be >VIH during address transtions.
23. BHE and BLE are applicable for x16 configuration only.
Document #: 001-07102 Rev. *F
Page 11 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Switching Waveforms (continued)
Figure 8. SRAM Write Cycle #2: CE Controlled[23]
tWC
ADDRESS
tSA
tSCE
CE
tHA
tAW
tPWE
WE
tBW
BHE , BLE
tSD
DATA IN
tHD
DATA VALID
HIGH IMPEDANCE
DATA OUT
Figure 9. AutoStore or Power Up RECALL
No STORE occurs
without atleast one
SRAM write
STORE occurs only
if a SRAM write
has happened
VCC
VSWITCH
tVCCRISE
AutoStore
tSTORE
tSTORE
POWER-UP RECALL
tHRECALL
tHRECALL
Read & Write Inhibited
Document #: 001-07102 Rev. *F
Page 12 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Switching Waveforms (continued)
Figure 10. CE-controlled Software STORE/RECALL Cycle[17]
tCW
tSCE
OE
OE
tGHAX
DATA VALID
DATA VALID
DQ (DATA)
DQ (DATA)
a
a
a
a
a
a
a
a
tGLAX
ADDRESS # 6
ADDRESS # 6
t STORE / t RECALL
t STORE / t RECALL
a
a
a
a
tAS
tSA
tRC
tRC
a
a
a
a
a
a
a
a
ADDRESS # 1
ADDRESS # 1
ADDRESS
ADDRESS
CE
CE
a
a
a
a
a
a
a a
tRC
tRC
DATA VALID
DATA VALID
HIGH IMPEDANCE
HIGH IMPEDANCE
Figure 11. OE-controlled Software STORE/RECALL Cycle[17]
tRC
ADDRESS # 1
ADDRESS
CE
tAS
ADDRESS # 6
tCW
OE
tGHAX
Document #: 001-07102 Rev. *F
DATA VALID
a
a
DQ (DATA)
t STORE / t RECALL
DATA VALID
a
a
a
a
a
a
a
a
a
a
a a
tRC
HIGH IMPEDANCE
Page 13 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Switching Waveforms (continued)
Figure 12. Hardware STORE Cycle[20]
Figure 13. Soft Sequence Processing[18, 19]
tSS
Document #: 001-07102 Rev. *F
tSS
Page 14 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Ordering Information
Speed
(ns)
15
25
Ordering Code
Package
Diagram
Package Type
Operating
Range
CY14B104L-ZS15XCT
51-85087
44-pin TSOP II
Commercial
CY14B104L-ZS15XIT
51-85087
44-pin TSOP II
Industrial
CY14B104L-ZS15XI
51-85087
44-pin TSOP II
CY14B104L-BA15XCT
51-85128
48-ball FBGA
Commercial
CY14B104L-BA15XIT
51-85128
48-ball FBGA
Industrial
CY14B104L-BA15XI
51-85128
48-ball FBGA
CY14B104L-ZSP15XCT
51-85160
54-pin TSOP II
Commercial
CY14B104L-ZSP15XIT
51-85160
54-pin TSOP II
Industrial
CY14B104L-ZSP15XI
51-85160
54-pin TSOP II
CY14B104N-ZS15XCT
51-85087
44-pin TSOP II
Commercial
Industrial
CY14B104N-ZS15XIT
51-85087
44-pin TSOP II
CY14B104N-ZS15XI
51-85087
44-pin TSOP II
CY14B104N-BA15XCT
51-85128
48-ball FBGA
Commercial
CY14B104N-BA15XIT
51-85128
48-ball FBGA
Industrial
CY14B104N-BA15XI
51-85128
48-ball FBGA
CY14B104N-ZSP15XCT
51-85160
54-pin TSOP II
Commercial
CY14B104N-ZSP15XIT
51-85160
54-pin TSOP II
Industrial
CY14B104N-ZSP15XI
51-85160
54-pin TSOP II
CY14B104L-ZS25XCT
51-85087
44-pin TSOP II
Commercial
CY14B104L-ZS25XIT
51-85087
44-pin TSOP II
Industrial
CY14B104L-ZS25XI
51-85087
44-pin TSOP II
CY14B104L-BA25XIT
51-85128
48-ball FBGA
CY14B104L-BA25XI
51-85128
48-ball FBGA
CY14B104N-BA25XCT
51-85128
48-ball FBGA
Commercial
CY14B104L-ZSP25XCT
51-85160
54-pin TSOP II
Commercial
CY14B104L-ZSP25XIT
51-85160
54-pin TSOP II
Industrial
CY14B104L-ZSP25XI
51-85160
54-pin TSOP II
CY14B104N-ZS25XCT
51-85087
44-pin TSOP II
Commercial
Industrial
CY14B104N-ZS25XIT
51-85087
44-pin TSOP II
CY14B104N-ZS25XI
51-85087
44-pin TSOP II
Industrial
CY14B104N-BA25XCT
51-85128
48-ball FBGA
Commercial
CY14B104N-BA25XIT
51-85128
48-ball FBGA
Industrial
CY14B104N-BA25XI
51-85128
48-ball FBGA
CY14B104N-ZSP25XCT
51-85160
54-pin TSOP II
Commercial
CY14B104N-ZSP25XIT
51-85160
54-pin TSOP II
Industrial
CY14B104N-ZSP25XI
51-85160
54-pin TSOP II
Document #: 001-07102 Rev. *F
Page 15 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Ordering Information (continued)
Speed
(ns)
45
Ordering Code
Package
Diagram
Package Type
Operating
Range
CY14B104L-ZS45XCT
51-85087
44-pin TSOP II
Commercial
CY14B104L-ZS45XIT
51-85087
44-pin TSOP II
Industrial
CY14B104L-ZS45XI
51-85087
44-pin TSOP II
CY14B104L-BA45XCT
51-85128
48-ball FBGA
Commercial
Industrial
CY14B104L-BA45XIT
51-85128
48-ball FBGA
CY14B104L-BA45XI
51-85128
48-ball FBGA
CY14B104L-ZSP45XCT
51-85160
54-pin TSOP II
Commercial
CY14B104L-ZSP45XIT
51-85160
54-pin TSOP II
Industrial
CY14B104L-ZSP45XI
51-85160
54-pin TSOP II
CY14B104N-ZS45XCT
51-85087
44-pin TSOP II
Commercial
Industrial
CY14B104N-ZS45XIT
51-85087
44-pin TSOP II
CY14B104N-ZS45XI
51-85087
44-pin TSOP II
CY14B104N-BA45XCT
51-85128
48-ball FBGA
Commercial
CY14B104N-BA45XIT
51-85128
48-ball FBGA
Industrial
CY14B104N-BA45XI
51-85128
48-ball FBGA
CY14B104N-ZSP45XCT
51-85160
54-pin TSOP II
Commercial
CY14B104N-ZSP45XIT
51-85160
54-pin TSOP II
Industrial
CY14B104N-ZSP45XI
51-85160
54-pin TSOP II
Document #: 001-07102 Rev. *F
Page 16 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Part Numbering Nomenclature
CY 14 B 104 L - ZS P 15 X C T
Option:
T - Tape & Reel
Blank - Std.
Pb-Free
P - 54 Pin
Blank - 44 Pin
Package:
BA - 48 FBGA
ZS - TSOP II
Voltage:
B - 3.0V
Temperature:
C - Commercial (0 to 70°C)
I - Industrial (–40 to 85°C)
Data Bus:
L - x8
N - x16
Speed:
15 - 15 ns
25 - 25 ns
45 - 45 ns
Density:
104 - 4 Mb
NVSRAM
14 - Auto Store + Software Store + Hardware Store
Cypress
Document #: 001-07102 Rev. *F
Page 17 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Package Diagrams
Figure 14. 44-Pin TSOP II (51-85087)
DIMENSION IN MM (INCH)
MAX
MIN.
PIN 1 I.D.
1
23
10.262 (0.404)
10.058 (0.396)
11.938 (0.470)
11.735 (0.462)
22
EJECTOR PIN
44
TOP VIEW
0.800 BSC
(0.0315)
OR E
K X A
SG
BOTTOM VIEW
0.400(0.016)
0.300 (0.012)
10.262 (0.404)
10.058 (0.396)
BASE PLANE
0.210 (0.0083)
0.120 (0.0047)
0°-5°
0.10 (.004)
Document #: 001-07102 Rev. *F
0.150 (0.0059)
0.050 (0.0020)
1.194 (0.047)
0.991 (0.039)
18.517 (0.729)
18.313 (0.721)
SEATING
PLANE
0.597 (0.0235)
0.406 (0.0160)
51-85087-*A
Page 18 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Package Diagrams
(continued)
Figure 15. 48-ball FBGA (6 mm x 10 mm x 1.2 mm)
BOTTOM VIEW
TOP VIEW
A1 CORNER
Ø0.05 M C
Ø0.25 M C A B
A1 CORNER
Ø0.30±0.05(48X)
2
3
4
5
6
6
5
4
3
2
1
C
C
E
F
G
D
E
2.625
D
0.75
A
B
5.25
A
B
10.00±0.10
10.00±0.10
1
F
G
H
H
1.875
A
A
B
0.75
6.00±0.10
0.53±0.05
B
0.15 C
0.21±0.05
0.25 C
3.75
6.00±0.10
0.15(4X)
Document #: 001-07102 Rev. *F
1.20 MAX
0.36
SEATING PLANE
C
51-85128-*D
Page 19 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Package Diagrams
(continued)
Figure 16. 54-Pin TSOP II (51-85160)
51-85160-**
Document #: 001-07102 Rev. *F
Page 20 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Document History Page
Document Title: CY14B104L/CY14B104N 4-Mbit (512K x 8/256K x 16) nvSRAM
Document Number: 001-07102
REV.
ECN NO.
Issue
Date
Orig. of
Change
Description of Change
**
431039
See ECN
TUP
New Data Sheet
*A
489096
See ECN
TUP
Removed 48 SSOP Package
Added 48 FBGA and 54 TSOPII Packages
Updated Part Numbering Nomenclature and Ordering Information
Added Soft Sequence Processing Time Waveform
*B
499597
See ECN
PCI
Removed 35 ns speed bin
Added 55 ns speed bin. Updated AC table for the same
Changed “Unlimited” read/write to “infinite” read/write
Features section: Changed typical ICC at 200-ns cycle time to 8 mA
Changed STORE cycles from 500K to 200K cycles
Shaded Commercial grade in operating range table
Modified Icc/Isb specs
48 FBGA package nomenclature changed from BW to BV
Modified part nomenclature table. Changes reflected in the ordering information table
*C
517793
See ECN
TUP
Removed 55ns speed bin
Changed pinout for 44TSOPII and 54TSOPII packages
Changed ISB to 1mA
Changed ICC4 to 3mA
Changed VCAP min to 35μF
Changed VIH max to Vcc + 0.5V
Changed tSTORE to 15ms
Changed tPWE to 10ns
Changed tSCE to 15ns
Changed tSD to 5ns
Changed tAW to 10ns
Removed tHLBL
Added Timing Parameters for BHE and BLE - tDBE, tLZBE, tHZBE, tBW
Removed min specification for Vswitch
Changed tGLAX to 1ns
Added tDELAY max of 70us
Changed tSS specification from 70us min to 70us max
*D
774001
See ECN
UHA
Changed the data sheet from Advance information to Preliminary
48 FBGA package code changed from BV to BA
Removed 48 FBGA package in X8 configuration in ordering information.
Changed tDBE to 10ns in 15ns part
Changed tHZBE in 15ns part to 7ns and in 25ns part to10ns
Changed tBW in 15ns part to 15ns and in 25ns part to 20ns
Changed tGLAX to tGHAX
Changed the value of ICC3 to 25mA
Changed the value of tAW in 15ns part to15ns
Changed A18 and A19 Pins in FBGA Pin Configuration to NC
Document #: 001-07102 Rev. *F
Page 21 of 22
[+] Feedback
PRELIMINARY
CY14B104L, CY14B104N
Document Title: CY14B104L/CY14B104N 4-Mbit (512K x 8/256K x 16) nvSRAM
Document Number: 001-07102
REV.
ECN NO.
Issue
Date
Orig. of
Change
*E
914220
See ECN
UHA
*F
1889928
See ECN
Description of Change
Included all the information for 45 ns part in this data sheet
vsutmp8/AESA Added Footnotes 1, 2 and 3.
Updated logic block diagram
Added 48-FBGA (X8) Pin Diagram
Changed 8Mb Address expansion Pin from Pin 43 to Pin 42 for 44-TSOP II
(x8) package.
Updated pin definitions table.
Corrected typo in VIL min spec
Changed the value of ICC3 from 25mA to 13mA
Changed ISB value from 1mA to 2mA
Rearranging of Footnotes.
Updated ordering information table
© Cypress Semiconductor Corporation, 2006-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of
any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for
medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as
critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems
application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document #: 001-07102 Rev. *F
Revised January 02, 2008
Page 22 of 22
AutoStore and QuantumTrap are registered trademarks of Simtek Corporation. All products and company names mentioned in this document are the trademarks of their respective holders.
[+] Feedback