ROHM BD6761FS-E2

Motor Drivers for Printers
Three-phase Brushless
Motor Pre-drivers for Paper Feed
BD6761FS,BD6762FV
No.10016EAT01
●Description
This product is the motor predriver for high-side/low-side N-channel MOS-FET drive, which has the built-in booster (step-up)
circuit. BD6761FS uses the drive type controlled by the servo signal input from outside and BD6762FV incorporates a servo
circuit (Speed discriminator + PLL servo).
●Features
1) Predriver for high-side/low-side N-channel MOS-FET
2) Built-in booster (step-up) circuit
3) Built-in FG and hysteresis amplifiers
4) Built-in current limit circuit
5) Built-in thermal shutdown circuit
6) Built-in forward/reverse rotation switching circuit (BD6761FS, FD6762FV)
7) Built-in short brake circuit (BD6761FS, BD6762FV)
8) Built-in low voltage protection circuit (BD6761FS, BD6762FV)
9) Built-in speed lock detection circuit (BD6762FV)
10) Built-in motor lock protection circuit (BD6762FV)
11) Built-in start-stop circuit (BD6762FV)
12) Built-in servo circuit (Speed discriminator + PLL) (BD6762FV)
13) Built-in frequency multiplication circuit (BD6762FV)
14) 180°, direct PWM drive (BD6761FS)
15) 120°, slope switchable direct PWM drive (BD6762FV)
●Applications
Main motor for paper feed of the laser beam printer and PPC
●Absolute Maximum Ratings (Ta=25℃)
Parameter
Ratings
Symbol
Unit
BD6761FS
BD6762FV
36
36
V
Applied voltage
VCC
Applied voltage
VG
36
36
V
Pin input voltage
Vin
VREG
VREG
V
Pd
(※1)
Power dissipation
950
(※2)
1100
mW
Operating temperature range
TOPR
-35 ~ +75
-25 ~ +75
℃
Storage temperature range
TSTG
-40 ~ +150
-40 ~ +150
℃
Junction temperature
Tjmax
150
150
℃
※1 Reduced by 7.6 mW/℃ over 25°℃, when mounted on a glass epoxy board (70 mm  70 mm  1.6 mm).
※2 Reduced by 8.8 mW/℃ over 25℃, when mounted on a glass epoxy board (70 mm  70 mm  1.6 mm).
●Line up Matrix
Power supply voltage (VCC)
Drive type
Servo
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
BD6761FS
BD6762FV
Unit
16~28
16~28
V
180°
120° / 120° slope
-
No
Yes
-
1/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Electrical Characteristics
BD6761FS (Unless otherwise specified, Ta=25°C, VCC=24.0V)
Limits
Parameter
Symbol
Min.
Typ.
Overall
Circuit current
ICC
10
15
VREG voltage
VREG
5.5
6
Hall amp
Input bias current
IHA
-
0.7
In-phase input voltage range
VHAR
1.5
-
Input level
VINH
30
-
PWM
High CFE voltage
VHPCFE
3.0
3.5
Low CFE voltage
VLPCFE
2.1
2.5
CFE oscillating frequency
FCFE
12
15
PWM on duty offset
DPWM
-1.5
0
Torque amplifier
High CPOUT input current
ICPOUTH
-
0
Low CPOUT input current
ICPOUTL
-1
0
Current limit
Current detection voltage 1
VCL1
0.391
0.435
Current detection voltage 2
VCL2
0.432
0.480
VCL2-VCL1
ΔVCL
40
45
FG Amp
Input bias current
IBFG
-1
-
Input offset voltage
VBFG
-10
-
High output voltage
VHFG
4.5
5.0
Low output voltage
VLFG
-
1.0
Low FGS output voltage
VLFGS
-
0.1
Open loop gain
GVFG
45
54
Bias voltage
VBIASFG
2.7
3.0
Hysteresis width
VHYS
100
180
F/R
High input current
IFRL
30
60
Low input current
IFRH
-10
0
High input level
VIHFR
2.2
-
Low input level
VILFR
0
-
ACC and DEC
High ACC input current
IACCH
30
60
Low ACC input current
IACCL
-10
0
High DEC input current
IDECH
30
60
Low DEC input current
IDECL
-10
0
Accelerating current
ISS
-260
-200
Decelerating current
ISO
140
200
High ACC input level
VIHACC
2.2
-
Low ACC input level
VILACC
0
-
High DEC input level
VIHDEC
2.2
-
Low DEC input level
VILDEC
0
-
High-side output
High-side voltage
VHG
Vcc+5
Vcc+6
Pull-down resistor
RHD
70
100
Low-side output
Low-side voltage
VLG
9.5
10.5
Pull-down resistor
RLD
70
100
Booster
Boost voltage
VG
Vcc+5
Vcc+6
CP1 oscillating frequency
FCP1
35
62.5
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
2/22
Max.
20
6.5
3.0
4.1
250
Unit
mA
V
Conditions
IVREG=-1mA
µA
V
mVpp Single-phase Hall amplitude
4.0
2.9
18
1.5
V
V
kHz
%
1
-
µA
µA
0.479
0.528
50
V
V
mV
1
10
VREG
1.5
0.3
-
3.3
250
µA
mV
V
V
V
dB
V
mV
IHFGOUT=-0.75mA
ILFGOUT=2mA
ILFGSOUT=3mA
f=3kHz
90
10
VREG
0.8
µA
µA
V
V
F/R=6V
F/R=0V
Reverse rotation
Forward rotation
90
10
90
10
-140
260
VREG
0.8
VREG
0.8
µA
µA
µA
µA
µA
µA
V
V
V
V
ACC=6V
ACC=0V
DEC=6V
DEC=0V
RCP=13.5kΩ, ACC=L
RCP=13.5kΩ, DEC=L
Vcc+7
130
V
kΩ
11.5
130
V
kΩ
Vcc+7
85
V
kHz
RFE=50kΩ, CFE=1000pF
For current sense amplifier
For current limit comparator
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
BD6762FV (Unless otherwise specified, Ta=25°C, VCC=24V)
Parameter
Symbol
Limits
Typ.
Min.
Overall
5.1
7.6
Circuit current 1
ICCS
10
17
Circuit current 2
ICC
4.5
5
VREG voltage
VREG
9.5
11.5
Low voltage protection level
VUVON
0.4
0.5
Low voltage protection hysteresis level VUVHYS
Hall amp
-
1
Input bias current
IBH
0
-
In-phase input voltage range
VHAR
50
-
Input level
VINH
PWM
2.6
2.9
High CFE voltage
VCFEH
1.2
1.4
Low CFE voltage
VCFEL
13
16
CFE oscillating frequency
FCFE
0.75
0.95
REF voltage
VRFE
FG amp
-1
-
Input bias current
IFGM
-10
-
Input offset voltage
VFGOF
3.5
4.0
High output voltage
VFGOH
-
1.0
Low output voltage
VFGOL
-
0.1
Low FGS output voltage
VFGSL
45
54
Open loop gain
GFG
2.25
2.50
Bias voltage
VBFG
100
180
Hysteresis width
VFGHYS
Integration amp
1.5
2.1
Di clamp voltage 1
VDI1
0.5
0.7
Di clamp voltage 2
VDI2
2.25
2.50
Bias voltage
VBERR
Speed discriminator
High output voltage
VDOH VREG-0.3 VREG-0.1
-
0.1
Low output voltage
VDOL
PLL
High output voltage
VPOH VREG-0.45 VREG-0.15
-
0.15
Low output voltage
VPOL
Lock detection
-
0.15
Low output voltage
VLDL
Lock protection
13
20
CLK cycle for protection circuit
TLP
VCO
0.2
-
CLK input frequency range
FCLK
2.2
-
High-level CLK input voltage
VCKH
0
-
Low-level CLK input voltage
VCKL
-10
-
High-level CLK input current
ICKH
-140
-100
Low-level CLK input current
ICKL
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
3/22
Max.
Unit
Conditions
10.2
25
5.5
13.5
0.6
mA
mA
V
V
V
3
3
-
μA
V
mVp-p
3.2
1.6
19
1.15
V
V
kHz
V
1
10
-
1.5
0.3
-
2.75
250
μA
mV
V
V
V
dB
V
mV
2.7
0.9
2.75
V
V
V
INTIN=0.1mA
INTOUT=0.1mA
INTIN=INTOUT
-
0.3
V
V
I=-0.1mA
I=0.1mA
-
0.45
V
V
I=-0.1mA
I=0.1mA
0.3
V
I=2mA
27
msec
2.5
VREG
0.8
10
-60
kHz
V
V
μA
μA
ST/SP=OPEN
ST/SP=GND
IVREG=-1mA
RFE=20K, CFE=1000pF
I=-0.5mA
I=0.5mA
I=2mA
f=3kHz
LP=0.1μF
Designed value (VCO alone)
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
BD6762FV (Unless otherwise specified, Ta=25°C, VCC=24 V)
Parameter
Start/Stop
High-level ST/SP input voltage
Low-level ST/SP input voltage
High-level ST/SP input current
Low-level ST/SP input current
Forward rotation/Reverse rotation
High-level FR input voltage
Low-level FR input voltage
High-level FR input current
Low-level FR input current
120°/Slope switching
High-level 120/slope input voltage
Low-level 120/slope input voltage
High-level 120/slope input current
Low-level 120/slope input current
Short brake
High-level SB input voltage
Low-level SB input voltage
High-level SB input current
Low-level SB input current
Current limit
Current detection voltage
Booster
CP1 oscillating frequency
VG step-up voltage
High-side output
High output voltage 1
High output voltage 2
Low output voltage 1
Low output voltage 2
Clamp voltage
Low-side output
High output voltage 1
High output voltage 2
Low output voltage 1
Low output voltage 2
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
Min.
Limits
Typ.
Max.
VSTH
VSTL
ISTH
ISTL
2.2
0
-10
-70
-
-
0
-50
VREG
0.8
10
-30
V
V
μA
μA
STOP
START
VFRH
VFRL
IFRH
IFRL
2.2
0
-10
-70
-
-
0
-50
VREG
0.8
10
-30
V
V
μA
μA
Reverse rotation
Forward rotation
VANH
VANL
IANH
IANL
2.2
0
-10
-70
-
-
0
-50
VREG
0.8
10
-30
V
V
μA
μA
120°
120° slope
VSBH
VSBL
ISBH
ISBL
2.2
0
-10
-70
-
-
0
-50
VREG
0.8
10
-30
V
V
μA
μA
Short brake operation
Short brake clear
VCL
0.23
0.26
0.29
V
FCP1
VG
75
VCC+5.7
125
VCC+6.7
175
VCC+7.7
kHz
V
VHHG1
VHHG2
VHLG1
VHLG2
VHCL
VCC+5.8
VCC+3.8
-
-
10
VCC+6.8
VCC+4.8
0.1
0.5
11
VCC+7.8
VCC+5.8
0.3
1.0
12
V
V
V
V
V
VLHG1
VLHG2
VLLG1
VLLG2
9.8
9.0
-
-
10.8
10.0
0.1
0.3
11.8
11.0
0.3
0.5
V
V
V
V
Symbol
4/22
Unit
Conditions
VG=31V
Io=-1mA
Io=5mA
Io=-5mA
Io=5mA
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Reference Data
25
35.0
6.5
15
75℃
10
6.0
25.0
75℃
20.0
25℃
15.0
75℃
5.5
5
-35℃
25℃
-35℃
30.0
VG[V]
25℃
VREG[V]
20
ICC[mA]
40.0
7.0
-35℃
10.0
5.0
0
0.0
5.0
16
21
26
31
36
0
Supply voltage :VCC[V]
5
7.5
0
10
35.0
10
-25℃
5.0
-25℃
25.0
75℃
20.0
25℃
15.0
75℃
4.5
5
5
30.0
VG[V]
VREG[V]
75℃
4
40.0
-25℃
5.5
15
3
Fig. 3 VG Voltage (BD6761FS)
6.0
20
2
VG current : IVG[mA]
Fig. 2 VREG Voltage (BD6761FS)
25
25℃
1
VREG current : IVREG[mA]
Fig.1 Circuit current (BD6761FS)
ICC[mA]
2.5
25℃
10.0
5.0
0
0.0
4.0
16
21
26
31
36
0
Supply voltage :VCC[V]
2.5
5
7.5
0
10
1
Fig.4 Circuit current (BD6762FV)
2
3
4
5
VG current : IVG[mA]
VREG current : IVREG[mA]
Fig.6 VG Voltage (BD6762FV)
Fig.5 VREG Voltage (BD6762FV)
●Power Dissipation Reduction
1200
Power Dissipation : Pd (mW)
Power Dissipation : Pd (mW)
1200
1000
950
800
600
400
200
0
1100
1000
800
600
400
200
0
0
25
50
75
100
125
150
0
Ambient Temperature: Ta( ℃)
Fig.7 BD6761FS Power Dissipation Reduction
Reduced by 7.6 mW/°C over 25°C, when mounted on a
glass epoxy board (70 mm  70 mm  1.6 mm).
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
25
50
75
100
125
150
Ambient Temperature: Ta( ℃)
5/22
Fig.8 BD6762FV Power Dissipation Reduction
Reduced by 8.8 mW/°C over 25°C, when mounted on a
glass epoxy board (70 mm  70 mm  1.6 mm)/℃で軽減。
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Block Diagram, Application Circuit Diagram, and Pin Function
1)BD6761FS
④
⑮
Output FET gate
voltage stabilization
resistor
See P.19/22.
1pin
Capacitor for setting
VG current capacity
See P. 18/22.
32pin
GND
CP2
0.01µF
(0.01µF ~ 0.1µF)
UVLO
②③
CP1
Capacitor, diode for the
protection between the
output FET drain and
source
See P. 18/22.
VCC
10.5V
MOS
FET
REGURATOR
ULG
0.1µF
VLG
10kΩ
(1kΩ ~ 100kΩ)
470pF
FGOUT
LOGIC
MOS
FET
FGSOUT
10.5V
PRE DRIVE
VHG
M
⑧
FGIN-
0.1µF
OUTPUTOFF
COMP
WLG
CL
1k
0.033µF
(0.01µF ~ 0.1µF)
PH
R2
⑯
200Ω
(200Ω
~ 1kΩ)
HU
VREG
S
Q
R
Q
C3
CPOUT
EDGE
DETECT
VCL2
PEAK
HOLD
R3
100kΩ
RCP
PUMP
HU-
HV
Capacitor for Hall
noise elimination
See P. 18/22.
HV-
⑫
RATE
SHORT
DETECT
BRAKE
F/R
0.1µF
1000pF (500pF ~ 2000pF)
TRAIANGLE
CFE
GENERATOR
HW
HW-
RFE
16pin
17pin
Fig.9 BD6761FS Block Diagram
BD6761FS pin Function
Pin
Pin
No.
Function
No.
name
name
1
GND
GND pin
17
RFE
2
CP1
CP1 pin
18
CFE
3
UHG
U-phase high-side FET gate pin
19
CNF
4
ULG
U-phase low-side FET gate pin
20
F/R
5
VHG
V-phase high-side FET gate pin
21
DEC
6
VLG
V-phase low-side FET gate pin
22
ACC
7
WHG W-phase high-side FET gate pin
23
RCP
8
WLG
W-phase low-side FET gate pin
24
CPOUT
9
CL
Motor current detection pin
10
PH
Peak hold pin
25
VREG
Hall signal input pin
11
HU+
26
FGIN+
Hall signal input pin
12
HU27
FGINHall signal input pin
13
HV+
28
FGOUT
Hall signal input pin
14
HV29 FGSOUT
Hall signal input pin
15
HW+
30
VCC
Hall signal input pin
16
HW31
VG
32
CP2
6/22
⑤
External constant for
setting PWM frequency
See P. 18/22.
WAVE
0.01µF
www.rohm.com
Capacitor for setting the
phase compensation
See P. 19/22.
CNF
HW+
© 2010 ROHM Co., Ltd. All rights reserved.
200Ω(200Ω ~ 1kΩ)
DEC
Hall AMP
0.01µF
R1
⑥
For setting Hall
input level
See P. 18/22.
Capacitor, resistor for
setting the charge pump
See P. 19/22.
CHARGE
SLEW
⑨
Capacitor for preventing
VREG oscillation
See P. 18/22.
⑭
ACC
0.01µF
HV+
⑦
100kΩ
VCL1
CURRENT
SENSE AMP
HU+
0.022µ
C4
0.33µF
TORQUE
AMP
⑪
Resistor for setting FG
amplifier gain and the
capacitor for the filter
See P. 18/22.
1kΩ
0.1µF
(0.01µF~0.1µF)
CURRENT
LIMIT
470pF
RNF
Capacitor for setting
the peak hold
See P. 19/22.
FGIN+
0.22µF
0.12Ω
CL voltage smoothing
low pass filter
See P. 18/22.
R1
820Ω C1
470pF 0.47µF
MOS
FET
Resistor for setting
the current limit
See P. 18/22.
⑩
C2
1500pF
R2
82kΩ
WHG
MOS FET
FGSOUT pull-up
resistor
See P. 20/22.
10µF
0.1µF
①
REGURATOR
UHG
Capacitor for VCC pin
noise elimination
See P. 19/22.
0.1µF
VG
TSD
BOOSTER
⑬
50kΩ
(50kΩ ~ 100kΩ)
Function
CFE current control pin
PWM frequency control pin
Phase compensation pin
Forward/reverse rotation switching pin
Deceleration signal input pin
Acceleration signal input pin
CPOUT current control pin
Charge pump output /
Torque control signal input pin
VREG pin
FG input + pin
FG input - pin
FG output pin
FGS output pin
VCC pin
Boost pin
CP2 pin
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
④
2)BD6762FV
Capacitor for setting VG
current capacity
See P. 18/22.
⑩
RF voltage smoothing low
pass filter
See P. 18/22.
CLK
GND
OSCILLATOR
CP1
BOOSTER
470pF
0.1Ω
0.01µF (0.01µF ~ 0.1µF)
RNF
⑬
CP2
RF
1kΩ
Capacitor for ⑫
VCC pin
noise elimination
See P. 19/22.
10µF
⑧
VG
Resistor for setting the current
limit
See P. 18/22.
③
Capacitor for the protection
between the output FET drain
and source
See P. 18/22.
0.1µF
UHG
0.1µF
MOS
FET
VCO
VCC
U
LD
10kΩ
C7 0.22µF (0.1µF ~ 1µF)
LP
LP
⑰
0.1µF
VHG
M
PRE
MOS
FET
VCO
V
INTOUT
DRIVER
C5 0.047µF
LOGIC
R6 220kΩ
VLG
C6 0.47µF
INTIN
①
DAC3
R4
20kΩ
WHG
0.1µF
MOS FET
MOS
FET
VCO
VELOCITY
DISCRIMINATOR
W
PLL
WLG
⑮
(0.01µF~0.1µF)
0.1µF
Integration amplifier
external constant
See P. 19/22.
DOUT
⑲
POUT
REGURATOR
C9 0.33µF
1000pF (500pF ~ 2000pF)
VCO
CFE
⑦
TRIANGULAR
Capacitor for preventing
VREG oscillation
See P. 18/22.
LPF external constant
See P. 19/22.
LPF
VREG
PHASE
COMPARISON
R7 2kΩ
CLKIN
DIVIDER
OSCILLATOR
RFE
Capacitor for the
motor lock detection
time
See P. 19/22.
⑱
R5
1MΩ
C8 0.33µF
Output FET gate voltage
stabilization resistor
See P. 19/22.
Speed lock
detection pull-up
resistor
1kΩ ~ 100kΩ
LD
ULG
FGSOUT pull-up resistor
1kΩ ~ 100kΩ
FGSOUT
10kΩ
20k (20kΩ ~ 100kΩ)
R2
⑤
FGOUT
PWM frequency external
constant
See P. 18/22.
VCC
5k (2kΩ ~ 10kΩ)
R1
0.01µF
⑥
HU+
FGIN+
4.7kΩ 0.1µF
R1
C1
1µF
120/SL
0.01µF
⑨
HV+
HV-
HV
Capacitor for Hall noise
elimination
See P. 18/22.
⑪
HALL
COMP
SB
Resistor for setting FG
amplifier gain and the
capacitor for the filter
See P. 18/22.
FR
0.01µF
⑥
For setting Hall input level
See P. 18/22.
C2
150pF
FGIN-
HU-
HU
For setting Hall input level
See P. 18/22.
390kΩ
HW
R2
HW+
ST/SP
HW2k (1kΩ ~ 5kΩ)
Fig.10 BD6762FV Block Diagram
BD6762FV pin Function
No. Pin name
Function
No. Pin name
1
GND
GND pin
21
ST/SP
2
RF
Motor current detection pin
22
FR
3
UHG
U-phase high-side FET gate pin
23
SB
Protection pin for U-phase high-side
4
U
24
120/SL
FET GS breakdown voltage
5
ULG
U-phase low-side FET gate pin
25
FGIN+
6
VHG
V-phase high-side FET gate pin
26
FGINProtection pin for V-phase high-side
7
V
27 FGOUT
FET GS breakdown voltage
8
VLG
V-phase low-side FET gate pin
28 FGSOUT
9
WHG
W-phase high-side FET gate pin
29
CLKIN
Protection pin for W-phase high side
10
W
30
LPF
FET GS breakdown voltage
11
WLG
W-phase low-side FET gate pin
31
POUT
12
VREG Internal power supply 5 V output pin
32
DOUT
13
CFE
PWM frequency control pin
33
INTIN
14
RFE
CEF charge/discharge current control pin
34 INTOUT
Hall signal input pin
15
HU+
35
LP
Hall signal input pin
16
HU36
LD
Hall signal input pin
17
HV+
37
VCC
Hall signal input pin
18
HV38
VG
Hall signal input pin
19
HW+
39
CP2
Hall signal input pin
20
HW40
CP1
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
7/22
Function
Start/Stop pin
Forward/reverse rotation switching pin
Short brake pin
120°/slope switching pin
FG amplifier input + pin
FG amplifier input - pin
FG amplifier output pin
FGS output pin
Reference CLK input pin
VCO system loop filter connection pin
PLL output pin
Speed discriminator output pin
Integration amplifier input pin
Integration amplifier output pin
Motor lock protection time setting pin
Motor rotation number lock detection pin
VCC pin
Step-up voltage output pin
Capacitor connection pin (to CP1)
Capacitor connection pin (to CP2)
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●I/O Logic
1)BD6761FS
Forward rotation (F/R=Low)
Input conditions
Pin No.
Output state
15
17
19
3
5
7
4
6
8
HU+
HV+
HW+
UHG
VHG
WHG
ULG
VLG
WLG
Condition 1
L
M
H
H
H
L
L
L
H
Condition 2
L
H
H
H
PWM
L
L
PWM
H
Condition 3
L
H
M
H
L
L
L
H
H
Condition 4
L
H
L
H
L
PWM
L
H
PWM
Condition 5
M
H
L
H
L
H
L
H
L
Condition 6
H
H
L
PWM
L
H
PWM
H
L
Condition 7
H
M
L
L
L
H
H
H
L
Condition 8
H
L
L
L
PWM
H
H
PWM
L
Condition 9
H
L
M
L
H
H
H
L
L
Condition 10
H
L
H
L
H
PWM
H
L
PWM
Condition 11
M
L
H
L
H
L
H
L
H
Condition 12
L
L
Reverse rotation (F/R=High)
H
PWM
H
L
PWM
L
H
Input conditions
Pin No.
Output state
15
17
19
3
5
7
4
6
8
HU+
HV+
HW+
UHG
VHG
WHG
ULG
VLG
WLG
Condition 1
L
M
H
L
L
H
H
H
L
Condition 2
L
H
H
L
PWM
H
H
PWM
L
Condition 3
L
H
M
L
H
H
H
L
L
Condition 4
L
H
L
L
H
PWM
H
L
PWM
Condition 5
M
H
L
L
H
L
H
L
H
Condition 6
H
H
L
PWM
H
L
PWM
L
H
Condition 7
H
M
L
H
H
L
L
L
H
Condition 8
H
L
L
H
PWM
L
L
PWM
H
Condition 9
H
L
M
H
L
L
L
H
H
Condition 10
H
L
H
H
L
PWM
L
H
PWM
Condition 11
M
L
H
H
L
H
L
H
L
Condition 12
L
L
H
PWM
L
H
PWM
H
L
<Input conditions>
Hall input voltage
H: 3.05V
M: 3.0V
L: 2.95V
<Output criteria>
High-side FET gate voltage
L≦1V, VG-1V≦H
Low-side FET gate voltage
L≦1V, 9 V≦H
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
8/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
ACC, DEC
Pin No.
Condition 1
Condition 2
Input conditions
21
22
DEC
ACC
H
H
H
L
Condition 3
L
Condition 4
L
Output state
24
Short brake
CPOUT
OPEN
OFF
H
OFF
H
L
OFF
L
L
ON
<Input conditions>
ACC, DEC input conditions
H:2.2V
L:0.8V
<Output criteria>
○CPOUT
RCP=13.5kΩ, CPOUT=3V
High: Current outflow more than 140μA from CPOUT pin
Low: Current inflow more than 140μA to CPOUT pin
OPEN: CPOUT pin current -10μA≦ICPOUT≦10μA
○Short brake function
On state
High-side FET gate voltage≦1V
Low-side FET gate voltage≧9V
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
9/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
2)BD6762FV
Forward rotation (F/R=Low), 120° (120/SL=High)
Input conditions
High-side gate
3
6
9
UHG VHG WHG
L
H
L
L
H
L
L
L
H
Output state
Low-side gate
5
8
11
ULG
VLG WLG
L
L
H
H
L
L
H
L
L
Condition 1
Condition 2
Condition 3
15
HU+
L
H
H
17
HV+
L
L
L
19
HW+
H
H
L
Condition 4
Condition 5
H
L
H
H
L
L
L
H
L
L
H
L
L
L
H
H
Condition 6
L
H
H
H
L
L
L
L
Pin No.
4
U
M
L
L
Output
7
V
H
H
M
10
W
L
M
H
L
L
M
H
L
L
H
M
H
H
M
L
4
U
M
H
H
M
L
L
Output
7
V
L
L
M
H
H
M
10
W
H
M
L
L
M
H
Reverse rotation (F/R=High), 120° (120/SL=High)
Input condition
Pin No.
Condition 1
Condition 2
Condition 3
Condition 4
Condition 5
Condition 6
15
HU+
L
H
H
H
L
L
17
HV+
L
L
L
H
H
H
19
HW+
H
H
L
L
L
H
ST/SP
Mode
OPEN or High
Standby
L
Operating mode
High-side gate
3
6
9
UHG VHG WHG
L
L
H
H
L
L
H
L
L
L
H
L
L
H
L
L
L
H
Output state
Low-side gate
5
8
11
ULG
VLG WLG
L
H
L
L
H
L
L
L
H
L
L
H
H
L
L
H
L
L
<Input condition>
Hall input voltage
HU-, HV-, HW-
H : 2.0V
M : 1.5V
L : 1.0V
: M
<Output criteria>
High-side FET gate voltage
Low-side FET gate voltage
: L≦output (U, V, W) + 1V, VG - 1V≦H
: L≦1V, 9V≦H
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
10/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Timing Chart
1) BD6761FS
Hall signal
HU+
HUHV+
HVHWHW+
SINU
SINV
SINW
Forward rotation
UHG
ULG
VHG
VLG
WHG
WLG
Reverse rotation
UHG
ULG
VHG
VLG
WHG
WLG
Triangular waveform amplitude
Fig.11 BD6761FS I/O Timing Chart
SINU, SINV, and SINW are the internal IC signals synthesized by the Hall amplifier.
2) BD6762FV
Hall signal
HU+
HUHVHV+
HWHW+
120°
UH
UL
VH
VL
WH
WL
120° slope
UH
UL
VH
VL
WH
WL
Fig.12 BD6762FV I/O Timing Chart
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
11/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●I/O Circuit Diagram
1) BD6761FS
○High-side gate
○Low-side gate
VREG
VG
VG
○Hall input
10.5V
VCC
VCC
5kΩ
VCC
100kΩ
UHG (pin3)
VHG (pin5)
WHG (pin7)
HU+ (pin11)
HV+ (pin13)
HW+ (pin15)
ULG (pin4)
VLG (pin6)
WLG (pin8)
100kΩ
5kΩ
○CFE pin
○Booster
VCC
VREG 8.5V
HU- (pin12)
HV- (pin14)
HW- (pin16)
2kΩ
2kΩ
○CPOUT pin
VREG
VREG
VCC
VREG
1kΩ
30Ω
CP1
CP2
(pin2)
(pin32)
5kΩ
VCC
30Ω
1kΩ
CFE
(pin18)
VG
(pin31)
○RCP, RFE pins
1
CPOUT (pin24)
○ACC, DEC, FR pins
VREG
VREG
33kΩ
VCC
VREG
5kΩ
44kΩ
VCC
26kΩ
5kΩ
VCC
VCC
16kΩ
30Ω
ACC (pin22)
DEC (pin21)
F/R (pin20)
30Ω
RCP
(pin23)
100kΩ
RFE
(pin17)
○Peak hold
○Current sense amplifier
○Current limit
VREF
VCC
VCC
VREF
200Ω
CL (pin9)
5kΩ
200Ω
5kΩ
VCC
5kΩ
PH
(pin10)
PH
(pin10)
5kΩ
5kΩ
PH
(pin10)
12kΩ
VCC
30Ω
CNF
(pin32)
○FG amplifier input
○FG amplifier output
VREG
VCC
VCC
VCC
30Ω
25kΩ
FGIN+
(pin26)
200Ω
○FGSOUT pin
200Ω
25kΩ
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
FGIN(pin27)
30Ω
3.1kΩ
VCC
FGSOUT
(pin29)
FGOUT
(pin28)
12/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
2)BD6762FV
○RF pin
○UHG, VHG, WHG, U, V, W pins
VG
1kΩ
VCC
RF
(pin2)
1kΩ
UHG, VHG, WHG
(pin3, 6, 9)
70kΩ
10.5V
VCC
ULG, VLG, WLG
(pin5, 8, 11)
VG
80kΩ
○CFE pin
○ULG, VLG, WLG pins
VG
14kΩ
U, V, W
(pin4, 7, 10)
○RFE pin
○ST/SP, FR, SB, 120/SL
VREG
VREG
5V
5kΩ
5kΩ
5kΩ
100kΩ
VCC
5kΩ
100k
41kΩ
VCC
VCC
9kΩ
ST/SP(pin21)
FR(pin22)
SB(pin23)
120/SL(pin24)
30Ω
5kΩ
5kΩ
5kΩ
30Ω
RFE
(pin14)
CFE
(pin13)
○ HU+, HV+, HW+, HU-, HV-, HW- pins
VREG
VREG
○FGIN+, FGIN- pins
VREG
VREG
VCC
HU+(pin15)
HV+(pin17)
HW+(pin19)
VCC
5kΩ
5k
HU-(pin16)
HV-(pin18)
HW-(pin20)
5kΩ
VREG
VREG
VCC
VCC
200Ω
200Ω
FGIN+
(pin25)
FGIN(pin26)
○FGIN+, FGOUT pins
○CLKIN
5V
VCC
VREG
50kΩ
15kΩ
30Ω
2.84kΩ
200Ω
30Ω
CLKIN
(pin29)
5kΩ
5kΩ
5kΩ
5kΩ
200Ω
VCC
VCC
15kΩ
FGIN+
(pin25)
FGOUT
(pin27)
○ FGSOUT pin
○LPF pin
VREG
○POUT, DOUT pins
5V
5V
VCC
FGSOUT
(pin28)
20kΩ
30Ω
30Ω
30Ω
1kΩ
POUT(pin31)
DOUT(pin32)
VCC
30Ω
LPF
(pin30)
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
13/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
○ INTIN pin
○INTOUT pin
VCC
VREG
VREG
VREG
VCC
5kΩ
VREG
90Ω
1kΩ
INTIN
(pin33)
INTOUT
(pin34)
INTIN
90Ω
VREG
1kΩ
1kΩ
INTOUT
○LP pin
VREG
○LD pin
VREG
5kΩ
5V
5kΩ
LD(pin36)
VCC
100kΩ
5kΩ
5kΩ
90Ω
5kΩ
LP
(pin35)
○ VG, CP2, CP1 pins
VCC
VCC
8.5V
30Ω
30Ω
CP1
(pin40)
CP2
(pin39)
VG
(pin38)
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
14/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●IC Operation
1) Hall input and output
For the hall input signal, the wave is shaped by the hall amplifier to generate the drive signal.
This drive signal is amplified in the predriver block and the gate voltage is output for N-channel MOS FET.
2)
PWM operation
PWM oscillating frequency is determined by the triangular waveform frequency which is decided by the external constant.
This triangular waveform voltage and the listed voltage in the following chart are compared to perform PWM drive.
Cfe, CFE pin
Frequency
Rfe, RFE
Cfe, CFE
Comparison voltage
charge/discharge current I
(Typ.)
Drive signal shaped by the
BD6761FS
50kΩ
1000pF
1.6V/R
16.5kHz
hall amplifier
Integration amplifier output
BD6762FV
20kΩ
1000pF
VRFE/R
16kHz
pin voltage
3)
Booster circuit (step-up circuit) (common)
BD6761FS (Frequency = 62.5 kHz) and BD6762FV (Frequency = 125 kHz) generate the triangular waveform when the
internal oscillator generates free-run oscillation and the rectangular waveform is generated at CP1. When a capacitor is
connected between CP1 and CP2, and VG and GND, the step-up voltage is generated at VG pin. In this case, set VCC
so that VG does not exceed the absolute maximum ratings (36 V).
Triangular waveform oscillating
Charge pump voltage (VG pin
frequency
voltage)
BD6761FS
62.5 kHz
VCC+6V
BD6762FV
125 kHz
VCC+6.7V
4)
FG amplifier (common)
Set the FG amplifier gain so that the FGOUT pin is within the range of high and low output voltage and the amplitude is
higher than the hysteresis width (250 mV: max) of the HYS amplifier.
FGSOUT pin uses an open collector format. Use in the condition as it is pulled up to the power supply with the resistor.
At this time, pay attention so that the voltage higher than 36 V is not applied to the FGSOUT pin.
5)
ACC, DEC circuits (BD6761FS)
When a resistor is connected to the RCP pin and the low voltage is input to the ACC pin, the current flows out from the
CPOUT pin. When the low signal is input to the DEC pin, the current flows in to the CPOUT pin. Furthermore, when the
ACC pin and DEC pin both set to low, the current flows in to the CPOUT pin. This current can be converted to the
voltage by connecting a filter between the CPOUT and GND pins.
The voltage generated at the CPOUT pin controls the PWM's on-duty and maintains the constant motor rotation by
inputting the controlled signal to ACC and DEC pins.
6)
Current limit operation
When the CL voltage (BD6761FS) and RF voltage (BD6762FV) become the current limit voltage, the current limit circuit
operates and works to limit PWM on_dutty. It also turns off the current limit circuit (current limit clear) at the peak of PWM
triangular waveform and makes the current flow again. Output current Iomax at this time are shown in the table.
Current limit current
BA6761FS
Iomax=0.48/RNF [A]
BA6762FV
Iomax=0.26/RNF [A]
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
15/22
2010.06 - Rev.A
BD6761FS,BD6762FV
7)
Technical Note
Output simultaneous on prevention circuit (BD6761FS, BD6762FV)
When the low-side gate voltage becomes high while the high-side gate voltage is low, or when the high-side gate
voltage becomes high while the low-side gate voltage is low, the simultaneous on prevention time is provided with t=3.2
s (TYP value). When the input capacity of external FET is C and the gate connection resistor is R, set R to satisfy the
following equation so that the simultaneous on prevention time as mentioned above is not exceeded.
1.8µ
C≦
10 ×( 24 + R )
Check that the simultaneous on is not made in the actual operation and then set C and R.
High-side gate
Low-side gate
t
t
t
t
t
t
Fig.13 High/Low-side Simultaneous On Prevention Timing Chart
8)
Short brake (BD6761FS and BD6762FV)
BD6761FS operates the short brake action with the ACC and DEC pins set to low, and BD6762FV does with the SB pin set to
OPEN or high. At the time of short brake, the high-side gate is turned off and the low-side is turned on. At the time of short
brake operating, the current flows to the output FET, which is decided by the motor's counter electromotive voltage and coil
impedance. Since this current flows via path which does not run through the overcurrent protection (current limit) detection
resistor, the overcurrent protection does not operate as IC operating. Therefore, the current more than the overcurrent
protection set current may flow to the output FET, pay attention so that it does not exceed the output FET rating.
9)
Forward/reverse rotation circuit (BD6761FS and BD6762FV)
Forward /reverse rotation of motor can be switched according to the FR pin input conditions. Logics of the hall input and
output conditions according to the FR pin input conditions are shown in the I/O conditions table (P.10). If the FR pin is
switched during the motor rotation, since the simultaneous on prevention circuit in IC operates, the feed through current
does not flow. However, since the motor current flows in the direction to the power source due to the electromotive force,
the voltage may be raised if the power source does not have the power supply voltage absorption ability. Examine the
capacitor characteristics between the power supply and ground sufficiently and then pay attention so that the power
supply voltage and step-up voltage do not exceed the absolute maximum ratings. When the physical measures are
taken such as increasing the capacitor value which is connected between the power supply and ground, check the
characteristics enough prior to use.
10) Start/stop circuit (BD6762FV)
When the ST/SP pin is in the sate of OPEN or high, IC becomes standby. In the case of standby, some circuits operation
are turned off to reduce the current consumption.
When the ST/SP pin is in the state of low, IC becomes operating.
11) Low voltage protection circuit (BD6761FS and BD6762FV)
This IC builds in the low voltage protection circuit. When VCC becomes lower than 11.5 V (Typ.), the high-side and
low-side gates are both turned off to make the coil turn off. Protection off voltage is 12.0 V (Typ.) and hysteresis width is
0.5 V (Typ.).Since the motor locking protection detection circuit operates in BD6762FV during the low voltage protection
operation, if the low voltage protection operating time becomes longer than the motor locking protection detection time,
the operation moves to the motor locking protection operation after the low voltage protection operation.
12) Built-in 120° slope PWM logic (BD6762FV)
It is possible to perform 120° drive by setting 120/SL pin to OPEN or making high. 120° slope drive is possible by setting
the 120/SL pin to OPEN or making high. Low noise design is realized by reducing the electromagnetic sound generated
at the time of phase switching by means of gradually changing the output PWM on-duty during 120° slope energization.
However, at the time of startup or the hall input frequency is lower than about 3 Hz (Typ. value), it becomes 120° drive.
When the hall input frequency is more than about 3 Hz (Typ. value) and the rise of hall U-phase is detected 7 times, it
switches to the 120° slope drive.
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
16/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
13) Servo circuit (BD6762FV)
・Frequency multiplication circuit (Dividing period) (BD6762FV)
This IC builds in the frequency multiplication circuit.
Servo circuit is composed of the feedback loop as shown in the diagram and flows in/out the current (22μA: Typ.) to
the LPF pin (30 pin) by detecting the phase difference between the CLKIN pin (29 pin) and the frequency dividing unit
output FCOMP. The phase difference signal output to the LPF pin (30 pin) is smoothed by the filter which is connected
at the IC external of the LPF pin (30 pin) and this voltage is input to the VCO (Voltage control oscillation circuit) to
decide the frequency for the internal signal FVCO. Since the dividing ratio of this frequency dividing unit is set to 1024,
the relation of
FVCO[Hz]=1024・FCOMP[Hz]
can be obtained, and the FCOMP and CLKIN have the same frequency according to the feedback loop as shown in
the following diagram, therefore the multiplied frequency of 1024 times of FCOMP or CLKIN is acquired as the FVCO
frequency.
CLKIN
LPF
Phase comparator
FCOMP
Frequency dividing
unit (1024 dividing)
VCO (Voltage control
oscillation circuit)
FVCO
・Speed discriminator (BD6762FV)
The FGSOUT signal (28 pin) which detects the motor rotation speed and the reference clock in IC are compared and
the acceleration/deceleration signal is output to the DOUT pin (32 pin). Reference clock is the signal (FVCO) that the
CLKIN signal (29 pin) is multiplied by 1024. When the FG period is short to the reference clock period, it is determined
that the motor revolution speed is too fast and the difference from the reference clock period is output to the DOUT pin
as the deceleration command. When the FG period is long, the difference is output as an accelerating command.
・PLL (BD6762FV)
Phases of the FGSOUT (28 pin) signal which detected the motor revolution speed and the CLKIN (29 pin) input from
the external are compared, and if the FG phase leads to CLKIN (28 pin), the difference is output as the deceleration
command. If the FG phase lags, the difference is output as the acceleration command.
・Integration amplifier (BD6762FV)
Speed error of the reference clock which is obtained in the speed discriminator block and the FG signal, and the
phase difference signal of the CLKIN acquired in PLL block and the FG are integrated together and smoothed to
become the DC voltage. This smoothed signal determines the PWM on-duty.
14) Speed lock detection circuit (BD6762FV)
When the motor speed is within 6.25% range to the CLKIN signal (29 pin), L is output to the LD pin (36 pin) output.
Since the LD pin (36 pin) has the open/drain output format, use as it is pulled up to the power supply with the resistor
(100kΩ). At this time, pay attention so that the voltage more than 36 V is not applied to the LD pin.
15) Motor locking protection (BD6762FV)
Motor locking protection circuit judges he motor is in the locking condition when the motor speed is not in the lock range
(preset value: 6.25%) and the motor locking detection time TLP elapsed, the high-side and low-side output gates are
both turned off.Motor locking protection can be cleared by making the condition Low after setting the ST/SP pin or the
SB pin to OPEN or making high. Motor locking detection time TLP is determined by the capacitor C7 which is connected
to the LP pin and the count number CLP (preset value: 96) of the internal counter.
5
TLP=2×10 ×C7×CLP [S]
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
17/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Selecting application components
Design method
①Output FET
This IC is the predriver for high-side and low-side N-channel
MOS FET drive. Select the FET with the required current
capacity to drive the motor.
②Diodes (BD67861FS)
Diodes are required to protect between the gate and source of
output FET.
③Protection capacitor between the output FET drain and source
Check the operation so that the voltage between the output FET
drain and source does not exceed the absolute maximum
ratings due to the fluctuation of VCC at the time of PWM driving
and then set the value.
④VB current capacitance capacitor
Current capacity from VG changes according to the capacitance
to be connected. However, if the capacitance is too large, the
following action is delayed when VCC starts up, and the
magnitude relation becomes VCC > VG which should be VCC <
VG usually and the large current may flow in internal block
circuits and result in damaging the circuits. When VG is directly
supplied from the external block without using the internal
circuits, disconnect the capacitor between CP1 and CP2, and
connect the 20kΩ resistor (for noise reduction) between CP1
and ground to use.
⑤PWM frequency
PWM frequency can be adjusted by the capacitance and
resistance to connect. When the frequency is high, the heat
generation increases due to switching loss. When the frequency
is low, it enters audible range. Check the operation with the
actual product and determine the constant.
⑥Hall input level
The current value to feed to the hall element changes by
changing the resistance and the amplitude level of hall element
can be adjusted.
Amplitude level increases when the resistance value is chosen
smaller by considering the noise affect, but pay attention also to
the hall input voltage range. BD6761FS (1.5V to 4.1V) and
BD6762FV (0V to 3V)
⑦VREG
VREG which is the internal voltage output pin drives the circuits
in IC. Connect the capacitor to stabilize it.
⑧Current limit
The current flowing to FET can be controlled by setting the
resistance value. Determine the constant according to the motor
specifications.
⑨Hall input noise
Insert capacitors between the hall phases in order to eliminate
the hall input noise due to the effect by the pattern routing
design.
⑩CL (RF) voltage smoothing low pass filter
Smooth the CL (RF) voltage which has PWM noise through the
low pass filter.
⑪FG AMP constant setting
FG AMP gain: GFG is the ratio of R1 and R2 calculated by the
following equation.
GFG=20log R2/R1 [dB]
Set up the gain so that the FGOUT amplitude is large enough to
the hysteresis level of the hysteresis comparator and it cannot
be clamped by the high and low output voltages
(VFGOH and VFGOL).
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
18/22
Design example
Recommended FET RDS035L03 (A)
Recommended diode 1SS355
Insert the diode in the direction from high-side
FET source to the gate side (in the forward direction).
A value of 0.01μ to 0.1μF is recommended.
A value of 0.1μF is appropriate for the capacitance.
Insert the capacitor between the output FET drain and
source. (Position at the close point to FET as much as
possible.)
A value of 0.01μF is appropriate for the capacitor
between CP1 and CP2
(A value of 0.01μF 0.1μF is recommended.)
A value of 0.1μF is appropriate for the capacitor
between VG and VCC.
The following constants are appropriate.
BD6761FS Cfe=1000pF, Rfe=50kΩ, fo=16.5kHz(TYP.)
BD6762FV Cfe=1000pF, Rfe=20kΩ, fo=16.0kHz(TYP.)
Connect to the transistor base via 1k resistor (base
current limit) from the VREG pin. Connect the transistor
collector to VCC, the emitter to the hall element via R1.
Connect the ground side of hall element to the ground
via R2.
A value of 200Ω to 1kΩ is recommended. A value of
200Ω is appropriate, respectively. When connecting to
the VCC side directly with R1, values of R1=5kΩ and
R2=2kΩ are appropriate.
A value of 0.01μF to 0.1μF is recommended. A value of
0.1μ is appropriate.
Following equation shows the current value.
BD6761FS Iomax=0.48/RNF [A]
BD6762FV Iomax=0.26/RNF [A]
A value of 0.01μF is appropriate for the capacitor to be
installed between the hall phases.
A value of 0.01μF to 0.1μF is recommended.
A value of C = 470pF and R=1k is appropriate for the
low pass filter.
For the external constant, since the impedance is high,
make sure to design the pattern with the shortest circuit
route so that the circuit is hard to be affected by noise.
R1 and C1 form a high pass filter and R2 and C2 form a
low pass filter. Each cut off frequency; fMPF and fLPF
is determined by the following equation.
fMPF=1/2πR1C1, fLPF=1/2πR2C2
Set the value so that the main signal from PG by the
motor is not attenuated but the unnecessary noise can
be attenuated.
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
Design method
⑫Phase compensation capacitor (BD6761FS)
Phase compensation is performed in the output of the CS
amplifier. The capacitance value should be selected according
to the servo constant, and proper motor operation should be
confirmed. When the capacitance is large, the I/O response
becomes bad. When it is small, the output becomes easy to
oscillate.
⑬VCC pin
Set up the capacitance for the stabilization and noise reduction
on the power line.
⑭Charge pump filter(BD6761FS)
Filter composed of C3, C4 and R3 smoothes the current pulses
output from the CPOUT pin and converts it to DC.
This impedance Z is shown by the following equation.
S+ω2
C4
×
Z = R3×
S
C3+C4
S 1+ ω
1
When the pole frequency is set to fP1 and fP2, they are:
fP1=ω1/2π=1/2π(C3//C4)R3
fP2=ω2/2π=1/2πC4R3
⑮Output FET gate voltage stabilization resistor
When the noise is generated at the time of external MOSFET
on/off due to the rise and fall speed of the IC output, insert the
resistor between the IC output and external MOSFET gate.
⑯Peak hold setting capacitor (BD6761FS)
Charges the peak hold on the voltage at the current detection
pin CL.
⑰Motor locking detection time setting capacitor (BD6762FV)
Motor locking detection time TLP is determined by the capacitor
C7 which is connected to the LP pin and the count number CLP
(Preset value: 96) of the internal counter. The TLP is shown by
the following equation.
5
TLP=2×10 ×C7×96
⑱Integration amplifier constant setting (BD6762FV)
Speed discriminator side current value ID is shown by|ID|=2.5/R4
and the PLL side current value IP is shown by|IP|=2.5/R5.
Therefore, the current IIN which flows in the integration AMP
input pin INTIN is shown by IIN=ID+IP.
The larger the IIN is, the higher the integration amplifier gain
becomes.
Gains of the speed discriminator and PLL can be set by
adjusting R4 and R5.
Gain G is shown by the following equation.
G=
R6
R4 // R5
C6
C5+C6
×
C9
C8+C9
×
S
A value of value 1μF to 10μF is recommended.
A value of 10μF is appropriate.
Recommended value
C3: 0.01μF to 0.1μF; a value of 0.01μF is appropriate.
C4: 0.033μF to 0.33μF; a value of 0.1μF is appropriate.
R3 : 30kΩ to 300kΩ; a value of 100kΩ is appropriate.
Establish R so that the simultaneous on prevention time
is not exceeded as shown in 7). Output simultaneous on
prevention circuit in P.17/24 Operating Explanation.
A value of R = 0Ω is appropriate.
A value of 0.33μF is appropriate.
A value of 0.22μF is appropriate.
Recommended value
R4: 10kΩ to 40kΩ; a value of 20 kΩ is appropriate.
R5: 300kΩ to 3MΩ; a value of 1 MΩ is appropriate.
R6: 100kΩ to 500kΩ; a value of 220 kΩ is appropriate.
C5: 0.01μF to 0.1μF; a value of 0.047μF is appropriate.
C6: 0.033μF to 1.0μF; a value of 0.47μF is appropriate.
S+ω2
×
S
S
1+ ω
1
When the pole frequency is set to fP1 and fP2, they are:
fP1=ω1/2π=1/2π(C5//C6)×R6
fP2=ω2/2π=1/2πC6R6
⑲LPF external constant (BD6762FV)
Filter composed of C8, C9 and R7 smoothes the current pulses
output from the LPF pin and converts it to DC.
This impedance Z is shown by the following equation.
Z = R7×
Design example
A value of 0.001μF to 0.1μF is recommended.
A value of 0.001μF is appropriate for BA6680FS.
A value of 0.1μF is appropriate for BD6761FS.
Recommended value
C8: 0.1μF to 0.6μF; a value of 0.33μF is appropriate.
C9: 0.1μF to 0.6μF; a value of 0.33μF is appropriate.
R7: 0.5kΩ to 10kΩ; a value of 2kΩ is appropriate.
S+ω2
S
1+ ω
1
When the pole frequency is set to fP1 and fP2, they are:
fP2=ω2/2π=1/2πC9R7
fP1=ω1/2π=1/2π(C8//C9)R7
※Setting values in these materials are only for reference. Actual set may change its characteristics due to the boards layout, wiring and components type to use.
Please perform the sufficient verification using the actual product for the field operation.
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
19/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Notes for use
(1) Absolute maximum ratings
This product is subject to a strict quality management regime during its manufacture. Use of the IC in excess of absolute
maximum ratings such as the applied voltage or operating temperature range may result in IC damage. Assumptions
should not be made regarding the state of the IC (short mode or open mode) when such damage is suffered. A physical
safety measure such as a fuse should be implemented when use of the IC in a special mode where the absolute
maximum ratings may be exceeded is anticipated.
(2)
Connecting the power supply connector backward
Connecting the power supply connector backwards may result in damage to the IC. For the protection of the IC from
reversed connections, provide an appropriate measure, such as the insertion of an external diode each between the
power supply and the power supply pin of the IC and between the motor coils.
(3)
Power supply lines
The regenerated current resulting from the back EMF of the motor will return. Therefore, take an appropriate measure,
such as the insertion of a capacitor between the power supply and GND. Determine the capacitance in full consideration
of all the characteristics of the electrolytic capacitor, because the electrolytic capacitor may loose some capacitance at
low temperatures. If the connected power supply does not have sufficient current absorption capacity, regenerative
current will cause the voltage on the power supply line to rise, which combined with the product and its peripheral
circuitry may exceed the absolute maximum ratings. It is recommended to implement a physical safety measure such as
the insertion of a voltage clamp diode between the power supply and GND pins.
(4)
GND potential
Ensure a minimum GND pin potential in all operating conditions.
(5)
Setting of heat
Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating
conditions.
(6)
Pin shorts and mistake fitting
Use caution when orienting and positioning the IC for mounting on printed circuit boards. Improper mounting may result
in damage to the IC. Shorts between output pins or between output pins and the power supply and GND pins caused by
the presence of a foreign object may result in damage to the IC.
(7)
Actions in strong magnetic field
Use caution when using the IC in the presence of a strong magnetic field as doing so may cause the IC to malfunction.
(8)
ASO
When using the IC, set the output transistor so that it does not exceed absolute maximum ratings or ASO.
(9)
Thermal shutdown circuit (TSD)
This IC incorporates a TSD circuit. If the chip becomes the following temperature, coil output to the motor will be open.
The TSD circuit is designed only to shut the IC off to prevent runaway thermal operation. It is not designed to protect the
IC or guarantee its operation. Do not continue to use the IC after operating this circuit or use the IC in an environment
where the operation of the TSD circuit is assumed.
BD6761FS
TSD on temperature [°C]
(Typ.)
175
Hysteresis temperature [°C]
(Typ.)
35
BD6762FV
175
23
(10) PWM drive
Voltage between the output FET drain and source may exceed the absolute maximum ratings due to the fluctuation of
VCC at the time of PWM driving. If there is the threat of this problem, it is recommended to take physical
countermeasures for safety such as inserting the capacitor between the VCC pin of FET and the detection resistor pin.
(11) Testing on application boards
When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to
stress. Always discharge capacitors after each process or step. Ground the IC during assembly steps as an antistatic
measure, and use similar caution when transporting or storing the IC. Always turn the IC's power supply off before
connecting it to or removing it from a jig or fixture during the inspection process.
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
20/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
(12) Regarding input pin of the IC
This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them
isolated.
P/N junctions are formed at the intersection of these P layers with the N layers of other elements to create a variety of
parasitic elements.
For example, when a resistor and transistor are connected to pins as shown in Fig. 14,
○ the P/N junction functions as a parasitic diode
when GND > (Pin A) for the resistor or GND > (Pin B) for the transistor (NPN).
○ Similarly, when GND > (Pin B) for the transistor (NPN), the parasitic diode described above combines
with the N layer of other adjacent elements to operate as a parasitic NPN transistor.
The formation of parasitic elements as a result of the relationships of the potentials of different pins is an inevitable result
of the IC's architecture. The operation of parasitic elements can cause interference with circuit operation as well as IC
malfunction and damage. For these reasons, it is necessary to use caution so that the IC is not used in a way that will
trigger the operation of parasitic elements, such as by the application of voltages lower than the GND (P substrate)
voltage to input pins.
Resistor
Transistor (NPN)
Pin A
Pin B
C
Pin B
B
E
Pin A
N
P
+
N
P+
P
N
N
Parasitic
element
P
+
P substrate
Parasitic element
GND
B
N
P+
P
N
C
E
Parasitic
element
P substrate
Parasitic element
GND
GND
GND
Other adjacent elements
Fig. 14 Mimetic Diagram of Parasitic Element
(13) Ground Circuit Pattern
When using both small signal and large current GND patterns, it is recommended to isolate the two ground patterns,
placing a single ground point at the application's reference point so that the pattern wiring resistance and voltage
variations caused by large currents do not cause variations in the small signal ground voltage. Be careful not to change
the GND wiring pattern of any external parts, either.
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
21/22
2010.06 - Rev.A
BD6761FS,BD6762FV
Technical Note
●Ordering part number
B
D
6
Part No.
7
6
1
F
Part No.
6761
6762
S
-
Package
FS : SSOP-A32
FV : SSOP-B40
E
2
Packaging and forming specification
E2: Embossed tape and reel
SSOP-A32
<Tape and Reel information>
13.6 ± 0.2
(MAX 13.95 include BURR)
17
Embossed carrier tape
Quantity
2000pcs
Direction
of feed
0.3MIN
5.4±0.2
7.8±0.3
32
Tape
1
E2
The direction is the 1pin of product is at the upper left when you hold
( reel on the left hand and you pull out the tape on the right hand
)
16
1.8±0.1
0.15 ± 0.1
0.11
0.36 ± 0.1
0.1
0.8
1pin
Reel
(Unit : mm)
Direction of feed
∗ Order quantity needs to be multiple of the minimum quantity.
SSOP-B40
<Tape and Reel information>
13.6 ± 0.2
(MAX 13.95 include BURR)
0.5 ± 0.2
1
2000pcs
Direction
of feed
E2
The direction is the 1pin of product is at the upper left when you hold
( reel on the left hand and you pull out the tape on the right hand
)
20
0.15 ± 0.1
0.1
1.8 ± 0.1
Embossed carrier tape
Quantity
21
5.4 ± 0.2
7.8 ± 0.3
40
Tape
0.1
S
0.65
0.22 ± 0.1
0.08
M
1pin
Reel
(Unit : mm)
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
22/22
Direction of feed
∗ Order quantity needs to be multiple of the minimum quantity.
2010.06 - Rev.A
Notice
Notes
No copying or reproduction of this document, in part or in whole, is permitted without the
consent of ROHM Co.,Ltd.
The content specified herein is subject to change for improvement without notice.
The content specified herein is for the purpose of introducing ROHM's products (hereinafter
"Products"). If you wish to use any such Product, please be sure to refer to the specifications,
which can be obtained from ROHM upon request.
Examples of application circuits, circuit constants and any other information contained herein
illustrate the standard usage and operations of the Products. The peripheral conditions must
be taken into account when designing circuits for mass production.
Great care was taken in ensuring the accuracy of the information specified in this document.
However, should you incur any damage arising from any inaccuracy or misprint of such
information, ROHM shall bear no responsibility for such damage.
The technical information specified herein is intended only to show the typical functions of and
examples of application circuits for the Products. ROHM does not grant you, explicitly or
implicitly, any license to use or exercise intellectual property or other rights held by ROHM and
other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the
use of such technical information.
The Products specified in this document are intended to be used with general-use electronic
equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).
The Products specified in this document are not designed to be radiation tolerant.
While ROHM always makes efforts to enhance the quality and reliability of its Products, a
Product may fail or malfunction for a variety of reasons.
Please be sure to implement in your equipment using the Products safety measures to guard
against the possibility of physical injury, fire or any other damage caused in the event of the
failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM
shall bear no responsibility whatsoever for your use of any Product outside of the prescribed
scope or not in accordance with the instruction manual.
The Products are not designed or manufactured to be used with any equipment, device or
system which requires an extremely high level of reliability the failure or malfunction of which
may result in a direct threat to human life or create a risk of human injury (such as a medical
instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuelcontroller or other safety device). ROHM shall bear no responsibility in any way for use of any
of the Products for the above special purposes. If a Product is intended to be used for any
such special purpose, please contact a ROHM sales representative before purchasing.
If you intend to export or ship overseas any Product or technology specified herein that may
be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to
obtain a license or permit under the Law.
Thank you for your accessing to ROHM product informations.
More detail product informations and catalogs are available, please contact us.
ROHM Customer Support System
http://www.rohm.com/contact/
www.rohm.com
© 2010 ROHM Co., Ltd. All rights reserved.
R1010A