PI6LC48P02

PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Features
Description
ÎÎTwo differential LVPECL output pairs
The PI6LC48P02 is a 2-output LVPECL synthesizer optimized
to generate Fibre Channel, Ethernet and storage reference clock
frequencies and is a member of Pericom’s HiFlex family of high
performance clock solutions. Using a 26.5625MHz crystal, the
most popular Fibre Channel (FC) frequencies can be generated
based on the settings of 2 frequency select pins. Using 25MHz
Xtal, most Ethenrnet frequencies inckuding 100MHz can be
generated, while using 26.041667MHz Xtal, 156.25MHz can be
generated for Networking applications.
ÎÎSelectable crystal oscillator interface or LVCMOS/LVTTL
single-ended clock input
ÎÎSupports the following output frequencies:
ÎÎ
Ethernet: 50MHz, 100MHz, 150MHz, 156.25MHz,
200MHz
ÎÎ
Fibre Channel: 53.125MHz, 106.25MHz, 159.375MHz,
187.5MHz, 212.5MHz
The PI6LC48P02 uses Pericom’s proprietary low phase noise
PLL technology to achieve ultra low phase jitter, it is ideal for
Networking, data center, and storage systems.
ÎÎRMS phase jitter @ 212.5MHz, using a 26.5625MHz crystal
(12kHz – 20MHz): 0.28ps (typical)
ÎÎRMS phase jitter @ 100MHz, using a 25MHz crystal (12kHz
– 20MHz): 0.32ps (typical)
ÎÎRMS phase jitter @ 156.25MHz, using a 26.041667MHz
Applications
crystal (12kHz – 20MHz): 0.30ps (typical)
ÎÎNetworking and Data Center Server systems
ÎÎFull 3.3V or 2.5V supply modes
ÎÎFibre Channel (FC) and Storage systems
ÎÎIndustrial operating temperature
ÎÎAvailable in lead-free package: 20-TSSOP
Block Diagram
XTAL_IN
XTAL_OUT
OSC
PFD
VCO
CLK0
/N
CLK0#
Ref_IN
IN_SEL
CLK1
M
CLK1#
PLL_ByPass
N_SEL[0:1]
M_reset
15-0102
1
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Pin Configuration
NC
1
20
VDDO
VDDO
2
19
CLK1
CLK0
3
18
CLK1#
CLK0#
4
17
GND
M_reset
5
16
VDD
PLL_ByPass
6
15
IN_SEL
NC
7
14
Ref_IN
VDDA
8
13
XTAL_IN
N_SEL0
9
12
XTAL_OUT
VDD
10
11
N_SEL1
Pinout Table
Pin No.
Pin Name
1, 7
NC
2, 20
VDDO
Power
-
Output Power Supply
3,4
CLK0, CLK0#
Output
-
LVPECL Output clock 0
5
M_reset
Input
Pull-down
Master reset. “1”, CLK0/CLK1 go to “low”, CLK0#/CLK1# go to
“high”; “0” outputs are enabled
6
PLL_ByPass
Input
Pull-down PLL bypass select. “0” PLL is enabled, “1” PLL is bypassed
8
VDDA
Power
-
9, 11
N_SEL0, N_SEL1 Input
Pull-down Output frequency select
10, 16
VDD
Power
-
Core Power Supply
12, 13
XOUT, XIN
Crystal
-
Crystal input and output
14
Ref_IN
Input
Pull-down CMOS reference clock input
15
IN_SEL
Input
Pull-down “0” selects Crystal, “1” selects reference input
17
GND
Ground
-
Ground
Output
-
LVPECL Output clock 1
18, 19
CLK1#,
CLK1
15-0102
I/O Type
Description
No connection
Analog Power Supply
2
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Output Frequency Selection Table
Xtal Frequency (MHz)
N_SEL1 N_SEL0
Output Frequency (MHz)
00
200
01
150
10
100
11
50
00
212.5
01
159.375
10
106.25
11
53.125
23.4375
00
187.5
26.041667
01
156.25
25
26.5625
Typical Crystal Requirement
Parameter
Minimum
Maximum
Units
28.33
MHz
Equivalent Series Resistance
(ESR)
50
Ω
Shunt Capacitance
7
pF
Drive Level
1
mW
Mode of Oscillation
Frequency
Typical
Fundamental
23.33
Recommended Crystal Specification
Pericom recommends:
a) FL2650003, SMD 3.2x2.5(4P), 26.5625MHz, CL=18pF, +/-25ppm, http://www.pericom.com/pdf/datasheets/se/FL.pdf
b) FY2650002, SMD 5x3.2(4P), 26.5625MHz, CL=18pF, +/-30ppm, http://www.pericom.com/pdf/datasheets/se/FY_F9.pdf
c) FL2500047, SMD 3.2x2.5(4P), 25MHz, CL=18pF, +/-20ppm. http://www.pericom.com/pdf/datasheets/se/FL.pdf
d) FY2500091, SMD 5x3.2(4P), 25MHz, CL=18pF, +/-30ppm. http://www.pericom.com/pdf/datasheets/se/FY_F9.pdf
For other crystal options, please contact Pericom sales.
15-0102
3
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Maximum Ratings (Over operating free-air temperature range)
Note:
Stresses greater than those listed under MAXIMUM
RATINGS may cause permanent damage to the device. This
is a stress rating only and functional operation of the device
at these or any other conditions above those indicated in
the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for
extended periods may affect reliability.
Storage Temperature............................................... -65ºC to+155ºC
Ambient Temperature with Power Applied..........-40ºC to+85ºC
Supply Voltage..............................................................-0.5 to +3.7V
ESD Protection (HBM).......................................................... 2000V
DC Electrical Characteristics
Power Supply DC Characterisitcs, (TA = -40ºC to 85ºC)
Symbol
Parameter
Condition
Min
Typ
Max
Units
VDD,
Supply Voltage
VDDA, VDDO
2.97
3.3
3.63
V
VDD,
Supply Voltage
VDDA, VDDO
2.375
2.5
2.625
V
IGND
Power Supply Current
110
mA
IDDA
Analog Supply Current
30
mA
Max
Units
LVCMOS/LVTTL DC Characterisitcs, (TA = -40ºC to 85ºC)
Symbol
Parameter
VIH
Input High Voltage
VIL
Input Low Voltage
IIH
Input High Current
M_reset, PLL_ByPass, N_SEL[0:1],
IN_SEL, Ref_IN
VDD = VIN = 3.63V
Input Low Current
M_reset, PLL_ByPass, N_SEL[0:1],
IN_SEL, Ref_IN
VDD = 3.63V, VIN = 0V
-5
Condition
Min
IIL
Condition
Min
Typ
VDD = 3.3 V +/- 10%
2
VDD+ 0.3
V
VDD = 2.5 V +/- 5%
1.7
VDD+ 0.3
V
VDD = 3.3 V +/- 10%
-0.3
0.8
V
VDD = 2.5 V +/- 5%
-0.3
0.7
V
150
µA
µA
Pin Characterisitcs
Symbol
Parameter
CIN
Input Capacitance
4
pF
R PULLDOWNN Pull down resistor
51
kΩ
15-0102
4
www.pericom.com
Typ
PI6LC48P02
Max
Rev. C
Units
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
LVPECL DC Characterisitcs, (TA = -40ºC to 85ºC)
Symbol
Parameter
VOH
Output High Voltage(1)
VOL
Output Low Voltage(1)
Condition
Min
Typ
Max
VDD = 3.3V
1.9
2.4
VDD = 2.5V
1.1
1.6
VDD = 3.3V
1.2
1.6
VDD = 2.5V
0.4
0.8
Units
V
V
Note: 1. LVPECL Termination: Source 150ohm to GND and 100ohm across CLK and CLK#.
AC Electrical Characteristics, (TA = -40ºC to 85ºC)
LVPECL Termination: Source 150ohm to GND and using 0.01uF ac-coupled to 50ohm to GND
Symbol
fOUT
tsk(o)
t jit(Ø)
Parameter
Output Frequency
Output Skew(1, 3)
RMS Phase Jitter,
(Random)(2)
15-0102
Condition
Min.
N_SEL[1:0] = 00
Typ.
Max
Units
186.67
226.67
MHz
N_SEL[1:0] = 01
140
170
MHz
N_SEL[1:0] = 10
93.33
113
MHz
N_SEL[1:0] = 11
46.67
56.67
MHz
Outputs at the same same loading
30
ps
212.5MHz, (637kHz - 10MHz)
0.17
ps
212.5MHz, (12kHz - 20MHz)
0.28
ps
200MHz, (1.875MHz - 20MHz)
0.10
ps
200MHz, (12kHz - 20MHz)
0.29
ps
156.25MHz, (1.875MHz - 20MHz)
0.15
ps
156.25MHz, (12kHz - 20MHz)
0.30
ps
159.375MHz, (637kHz - 10MHz)
0.20
ps
159.375MHz, (12kHz - 20MHz)
0.30
ps
150MHz, (1.875MHz - 20MHz)
0.15
ps
150MHz, (12kHz - 20MHz)
0.31
ps
106.25MHz, (637kHz - 10MHz)
0.20
ps
106.25MHz, (12kHz - 20MHz)
0.32
ps
100MHz, (1.875MHz - 20MHz)
0.18
ps
100MHz, (12kHz - 20MHz)
0.32
ps
53.125MHz, (637kHz - 10MHz)
0.25
ps
53.125MHz, (12kHz - 20MHz)
0.42
ps
50MHz, (1.875MHz - 10MHz)
0.36
ps
50MHz, (12kHz - 20MHz)
0.60
ps
187.5MHz, (1.875MHz - 10MHz)
0.11
ps
187.5MHz, (12kHz - 20MHz)
0.28
ps
5
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
AC Electrical Characteristics, (TA = -40ºC to 85ºC) Cont.
LVPECL Termination: Source 150ohm to GND and using 0.01uF ac-coupled to 50ohm to GND
Symbol
Parameter
Condition
tR / tF
Output Rise/Fall Time
20% to 80%
oDC
Output Duty Cycle
Min.
Typ.
48
Max
Units
400
ps
52
%
Note:
1. Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.
2. Please refer to the Phase Noise Plots.
3. This parameter is defined in accordance with JEDEC Standard 65.
Phase Noise Plots
fOUT = 212.5MHz
fOUT = 187.5MHz
fOUT = 159.375MHz
fOUT = 156.25MHz
fOUT = 106.25MHz
fOUT = 53.125MHz
15-0102
6
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Phase Noise Plots
fOUT = 200MHz
fOUT = 150MHz
fOUT = 100MHz
fOUT = 50MHz
15-0102
7
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
LVPECL Test Circuit
ZO = 50Ω
0.01µF
L = 0 ~ 10in
Device
ZO = 50Ω
150Ω
50Ω
0.01µF
50Ω
150Ω
Power Supply Filtering Techniques
As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The PI6LC48P02 provides separate power supplies to isolate any high switching noise
from the outputs to the internal PLL. VDD, VDDA and VDDO should be individually connected to the power supply plane through
vias, and 0.1μF bypass capacitors should be used for each pin. Figure below illustrates this for a generic VDD pin and also shows that
VDDA requires that an additional 10Ω resistor along with a 10μF bypass capacitor be connected to the VDDA pin.
3.3V or 2.5V
VDD
0.1µF
10Ω *
VDDA
0.1µF
10µF
* If VDD is 2.5V, the resistor value will be different, see app note for details
15-0102
8
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Recommendations for Unused Input and Output Pins
Inputs:
Crystal Inputs:
For applications not requiring the use of the crystal oscillator input, both XTAL_IN and XTAL_OUT can be left floating. A 1kΩ
resistor can be tied from XTAL_IN to ground for additional protection.
Ref_IN Input:
For applications not requiring the use of the clock, it can be left floating. A 1kΩ resistor tied from the Ref_IN to ground can provide
additional protection.
LVCMOS Control Pins:
All control pins have internal pulldowns; A 1kΩ resistor tied from each control pin to ground can provide additional protection.
Outputs:
LVPECL Outputs:
All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output
pair should either be left floating or terminated.
Crystal Input Interface
The clock generator has been characterized with 18pF parallel resonant crystals. The capacitor values shown in the figure below
were determined using a 26.5625MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.
XTAL_IN
C1
33pF
X1
18pF Parallel Crystal
XTAL_OUT
C2
27pF
15-0102
9
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
LVCMOS to XTAL Interface
The XTAL_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram
is shown in the figure below. The XTAL_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS
signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with
the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in
half. This can be done in one of the two ways. First, R1 and R2 in parallel should equal the transmission line empedance. For most
50Ω applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and making R2 50Ω. By overdriving the
crystal oscillator, the device will be functional, but note, the device performance is quaranteed by using a quartz crystal.
VDD
VDD
R1
Rs
Ro
50Ω
0.1µF
XTAL_IN
Zo = Ro + Rs
R2
XTAL_OUT
Thermal Information
Symbol
Description
QJA
Junction-to-ambient thermal resistance
84.0 OC/W
QJC
Junction-to-case thermal resistance
17.0 OC/W
15-0102
10
www.pericom.com
PI6LC48P02
Rev. C
08/13/15
PI6LC48P02
2-Output LVPECL Fibre Channel (FC) and Ethernet Clock Generator
Packaging Mechanical: 20-Contact TSSOP (L)
DATE: 05/03/12
Notes:
1. Refer JEDEC MO-153F/AC
2. Controlling dimensions in millimeters
3. Package outline exclusive of mold flash and metal burr
DESCRIPTION: 20-pin, 173mil Wide TSSOP
PACKAGE CODE: L
DOCUMENT CONTROL #: PD-1311
REVISION: F
12-0373
Ordering Information
Ordering Code
Packaging Type Package Description
Operating Temperature
PI6LC48P02LIE
L
Pb-free & Green, 20-pin TSSOP
Industrial
PI6LC48P02LIEX
L
Pb-free & Green, 20-pin TSSOP, Tape & Reel Industrial
Notes:
• Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
• "E" denotes Pb-free and Green
• Adding an "X" at the end of the ordering code denotes tape and reel packaging
Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com
15-0102
11
www.pericom.com
PI6LC48P02
Rev. C
08/13/15