eWLB (FOWLP Technology)

eWLB (FOWLP Technology)
Embedded Wafer Level Ball Grid Array
STATS ChipPAC offers a high performance fan-out
wafer level packaging (FOWLP) solution that provides
significant bandwidth, performance, form factor and
cost benefits compared to other packaging technologies
available today.
Proven Leadership in Innovative FOWLP Solutions
• Versatile FOWLP platform for advanced system level integration
• Highest integration density commercially available in the
industry today
Market Leader in Embedded FOWLP Technology
• Flexibility to integrate die from diverse processes, manufacturing sources & silicon wafer nodes for increased functionality
A breakthrough technology, embedded Wafer Level Ball Grid Array
(eWLB) is a versatile fan-out wafer level packaging platform (FOWLP)
designed to address the growing mismatch in interconnect gap, higher
levels of integration, improved electrical performance and shorter
vertical interconnects. The eWLB platform provides a more spaceefficient package design enabling a smaller footprint, higher density
input/output (IO) and lower package profiles.
• Excellent mechanical, electrical & thermal performance
• Effectively accommodates new lithography nodes
• Flexible, cost effective 2D, 2.5D & 3D solutions across a broad
range of market segments & applications
FEATURES
PERFORMANCE
• Unprecedented flexibility in 2.5D & 3D integration with Si partitioning capabilities
• Advanced dielectric materials for highly reliable, power-efficient
solutions
• Strong electrical performance (capable to beyond 60GHz)
• Highly effective heat dissipation for strong thermal performance
• KGD process helps achieve strong yields (99.9%)
FORM FACTOR
• Maximum I/O density; 1.5-2X increase in routing density in the
smallest, thinnest footprint commercially available today
• Thin film processing enables very fine lines for X,Y routing (linewidth/line-space ratios <10mm/10mm), very fine via pitches &
thin dielectrics
• Die-to-die, die-to-passives, & passives-to-passives placement
distances below 100mm
• Fine pitch copper (Cu) column bumps provide tighter pitch for
2.5D/3D designs
• Industry’s thinnest 3D PoP solutions (ultra thin z-height of 0.3mm
with stacked thickness down to 0.8mm height)
COST
• Well established, high volume manufacturing process enables
scaling devices to larger panel sizes for compelling cost reduction
• Thin film interconnection offers lowest cost structure over competing advanced manufacturing approaches
• Elimination of substrate results in a thinner package with lower
warpage, simplifes supply chain & reduces costs
• 2.5D and 3D options offers a more cost effective & infrastructurefriendly alternative to expensive TSV integration
www.statschippac.com
Assembled directly on a silicon wafer, this FOWLP approach is
unconstrained by die size, providing the design flexibility to
accommodate an unlimited number of interconnects between the
package and the application board for maximum connection density,
finer line/spacing, improved electrical and thermal performance
and small package dimensions to meet the relentless form factor
requirements and performance demands of the mobile market.
eWLB’s flexible manufacturing process can reduce substrate complexity
and costs while achieving very dense interconnection in a range of
reliable, low-warpage 2D, 2.5D and 3D solutions including small die,
large die, stacked or side-by-side multi-die and ultra-thin options
across a broad range of market segments and applications.
The basic structure of eWLB, thin film processing, has enabled STATS
ChipPAC to create eWLB-based interposers that can connect one
active die to another, enabling very dense interconnection with more
effective heat dissipation, improved processing speed and the flexibility
to integrate die from different manufacturing sources. The result is a
proven 2.5D solution that is superior to TSV in terms of overall cost
effectiveness and process simplicity.
STATS ChipPAC’s 3D SiP and PoP solutions include embedded multiple
passives and active components, face-to-back or face-to face
options, and single-sided, 1.5-sided and double-sided ultra-thin PoP
configurations. For applications requiring full 3D integration, STATS
ChipPAC’s face-to-face (marsupial) eWLB PoP configuration provides
a direct vertical interconnection between an application processor
die and a memory die through the eWLB mold layer to enable a high
bandwidth, very fine pitch structure with performance that parallels
TSV technology.
eWLB (FOWLP Technology)
Embedded Wafer Level Ball Grid Array
APPLICATION SPACE for FOWLP
eWLB PROCESS FLOW
When determining the optimal platform among the space of device
I/O densities and product architectures, early stage co-design helps
ensure the lowest cost solution. As the gap between chip I/O and PCB
density increases, STATS ChipPAC has analyzed the fan-out ratio of
different package designs and identified the “sweet spot” for eWLB.
1) Reconstituted wafer
• Wafer saw and pick-and-place from incoming wafer
• Probed good die
• Molded reconstituted wafer using proven materials
• Molded artificial wafer starting point for thin film technology
2) Redistribution
• Thin film technology with advanced design rules
• Standard thin film equipment
• Proven and reliable material set
3) Ball Mount and Singulation
• Standard back-end assembly flow (and equipment)
1500
1500
Ball Count
fcFBGA/FBGA
800
SPECIFICATIONS
eWLB(FOWLP)
Package Thickness
Bump Pitch
Bump Height
Backside Coating
Marking
Inspection
Packing Options
FIWLP
0
8
Body Size (mm/side)
eWLB expands the application space for Wafer Level Packaging
RELIABILITY
COMPONENT LEVEL RELIABILITY
Moisture Sensitivity Level MSL1 @ lead free condition (260°C)
Temperature Cycling (after precon) -55°C/125°C, 1000 cycles
Unbiased HAST
130°C/85% RH, 96 hrs
High Temperature Storage 150°C, 1000 hrs
Temperature Humidity Bias Test 85°C/85%/5V, 1000 hrs
High Temperature Operating Life JESD22-A109, 125°C, 1000 hrs
Multiple Solder Reflow 5x, 10x and 20x reflows with minimal
reduction in bump shear strength
BOARD LEVEL RELIABILITY
Temperature Cycling on Board -40°C/125°C, 2 cycles/hr, 500 cycles
Drop Test
Passed JEDEC drop test for 8 x 8mm,
183 balls (0.5mm pitch)
Bend Test
Passed JEDEC bend test, 300 cycles
Temperature Humidity Bias Test 85°C/85%, RH, 5V, 1000 hrs
(performed mounted on PCB)
eWLB PRODUCTS PORTFOLIO
3D
eWLL
Body Size Die Size Thermal Performance θja(ºC/W) Thermal Vias (on test board)
Notes: Thermal performance in the 20-40°C/W range without thermal enhancement. Application
specific thermal characterization available upon request.
ELECTRICAL PERFORMANCE • Dependent on application design, but capable to beyond 60GHz
• Application specific electrical characterization available upon request
• Thick Cu for high current low inductance applications
Corporate Office
Global Offices
Flip Chip eWLB
2D
Single chip eWLB
simulation data
simulation data
3D Face-to-Face (2S)
2.5D/Extended eWLB
2.5D
Thermal performance is highly dependent on package size, die size, substrate layers
and thickness and solder ball configuration. Simulation for specific applications
should be performed to obtain maximum accuracy.
32.5
21.7
3D eWLB with Interposer
eWLB-PoP (1.5S)
THERMAL PERFORMANCE θja (°C/W) 8 x 8mm
5 x 5mm
12 x 12mm 8 x 8mm
0.4mm - 0.6mm
0.3mm minimum
0.2mm / 0.23mm (0.4mm / 0.5mm pitch)
Laminated coating (optional)
Laser marking
Automatic optical inspection w/ electronic wafer mapping
Fully automated die pick/place into custom pocket
tape/reel or waffle pack media
Multi-chip eWLB
• The most comprehensive FO portfolio in the industry
• Wide range of small die, large die, flip chip, stacked or side-by-side multidie & ultra-thin options
• Body sizes: 2.2 x 2.2mm–14 x 14mm & expanding (package size dependent
on die size)
• 2D solutions in single & multi-die configurations down to 0.4mm
• 2.5D eWLB interposer solutions (replaces stacked package configurations
or to enable 3D TSV)
• 3D SiP & PoP solutions include embedded multiple heterogenous passives
& active components, face-to-back or face-to face options & single-sided,
1.5 & double-sided PoP configurations (total stacked PoP height <1.0mm)
• MCP versions with flip chip & IPD integration capability
10 Ang Mo Kio St. 65, #05-17/20 Techpoint, Singapore 569059 Tel: 65-6824-7777 Fax: 65-6720-7823
USA 510-979-8000
CHINA 86-21-5976-5858
KOREA 82-31-639-8911
TAIWAN 886-3-593-6565
SWITZERLAND 41-22-929-5658
The STATS ChipPAC logo is a registered trademark of STATS ChipPAC Ltd. Trademark registered in the United States. Singapore company registration number 199407932D. All other product names and other company names herein are for identification purposes
only and may be the trademarks or registered trademarks of their respective owners. STATS ChipPAC disclaims any and all rights to those marks. STATS ChipPAC makes no guarantee or warranty of its accuracy in the information given, or that the use of such
information will not infringe on the intellectual rights of third parties. Under no circumstances shall STATS ChipPAC be liable for any damages whatsoever arising out of the use of, or inability to use the materials in this document. STATS ChipPAC reserves the
right to change the information at any time and without notice.
©Copyright 2014. STATS ChipPAC Ltd. All rights reserved.
August 2014