PL613-21

PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
15
PDB1
16
1
VDD_CORE
VDD4
10
9
P61321
XXX(I)
LLL
2
3
4
GND
14
XOUT
CLK4
11
GND
12
13
XIN/FIN
PDB4
VDD1
GND
 Designed for PCB Space Savings with 3 LowPower Programmable PLLs
 Ultra Low-Power Consumption
 Ultra-Low Power Down Mode, <5A Typical
 CLK1 Capable of Generating 32.768kHz
 Individual Output Buffer V DD Pins for Flexible
Output Voltages, 1.8V to 3.3V, ±10%
 Individual PLL Power Down Control
 Output Frequency (based on V DD_CORE voltage):
o <65MHz @ 1.8V operation
o <90MHz @ 2.5V operation
o <125MHz @ 3.3V operation
 Input Frequency:
o Fundamental Crystal: 10MHz to 40MHz
o Reference Input: 10MHz to 200MHz
 Active Low or Hi-Z Disabled Output State
 1.8V to 3.3V, ±10% Core Power Supply
 1.8V to 3.3V, ±10% Buffer Power Supply
 Operating Temperature Ranges:
o Commercial: 0C to 70C
o Industrial: -40C to 85C
 Available in GREEN/RoHS Compliant 3x3 QFN
Package
PIN CONFIGURATION
CLK1
FEATURES
8
CLK3
7
PDB2_3
6
VDD2_3
5
CLK2
QFN-16L Package
DESCRIPTION
The PL613-21 is an advanced three PLL design based on PhaseLink’s PicoPLL, the world’s smallest
programmable clock technology. This advanced technology allows the PL613-21 to fit in to a small 3x3mm QFN
package for high performance, low-power, small form-factor applications. By using the individual output buffer
V DD pins, the PL613-21 can support multiple output voltage requirements. In addition, CLK1 has the ability to
generate kHz outputs and is ideal for generating 32.768kHz outputs.
The unique power down features of the PL613-21 allows the user to shut down individual PLLs when the corresponding
clock output is disabled using the PDB pins. The output drive strength can be individually programmed on each output to
Low (4mA), Standard (8mA) or High (16mA) drive. In addition, the disabled state of the clock outputs can be
programmed as Hi-Z or Active Low.
Besides its small form factor and multiple outputs that can reduce overall system costs, the PL613-21 offers superior
phase noise, jitter and power consumption performance.
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 1
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
BLOCK DIAGRAM
PACKAGE PIN ASSIGNMENT
Package Pin #
QFN-16L
Type
CLK1
1
O
Programmable clock output
V DD1
2
P
V DD connection for output buffer CLK1
GND
3, 4, 12
P
GND connection
CLK2
5
O
Programmable clock output
V DD2_3
6
P
V DD connection for output buffers CLK2 and CLK3
PDB2_3*
7
I
Power down input for PLL1, CLK2 and CLK3
CLK3
8
O
Programmable clock output
V DD_CORE
9
P
V DD connection for core
XOUT
10
O
Crystal output pin. Do Not Connect when using FIN
XIN/FIN
11
I
Crystal or Reference Clock input
PDB4*
13
I
Power down input for PLL3 and CLK4
CLK4
14
O
Programmable clock output
V DD4
15
P
V DD connection for output buffer CLK4
PDB1*
16
I
Power down input for PLL2 and CLK1
Name
Description
*Note: The PDB pins have no internal pull up or pull down resistors. These pins must be driven to a logic 1 (>1.62V) or logic 0 (<
0.4V) at startup to stabilize the corresponding output(s).
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 2
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
POWER DOWN OPERATION
The PL613-21 has three pins which allow the user to power down each PLL and its corresponding clock output(s)
when not in use. When all three PDB pins are pulled low the device enters full power down mode and draws
<5A typical. The disabled state of the clock outputs can be programmed as Hi-Z or Active Low.
PDB INPUT
INTERNAL BLOCK
PDB1 PDB2_3 PDB4
OUTPUT
Oscillator
PLL1
PLL2
PLL3
CLK1
CLK2
CLK3
CLK4
1
1
1
running
running
running
running
ON
ON
ON
ON
1
1
0
running
running
running
power down
ON
ON
ON
OFF
1
0
1
running
power down
running
running
ON
OFF
OFF
ON
1
0
0
running
power down
running
power down
ON
OFF
OFF
OFF
0
1
1
running
running
power down
running
OFF
ON
ON
ON
0
1
0
running
running
power down
power down
OFF
ON
ON
OFF
0
0
1
running
power down
power down
running
OFF
OFF
OFF
ON
0
0
0
power down
power down
power down
power down
OFF
OFF
OFF
OFF
Note: Typical output enable time is <100s for single PDB operation when any other PDB pin is high. When part is in full power down mode (all three
PDB pins in low state) the typical output enable time is <2mS.
The PDB pins have no internal pull up or pull down resistors. These pins must be driven to a logic 1 ( >1.62V) or
logic 0 (<0.4V) at startup to stabilize the corresponding output(s).
If the output from CLK1 and/or CLK4 will not be used in a design then the corresponding PDB pin must be tied to GND.
Power up in Power Down
The PDB pins should be grounded or connected to the corresponding V DD s during power-up. If the PDB pins are grounded during power up the power
down current is not guaranteed immediately after power-up. The Power Down current will be in spec if at least one PDB pin is pulled high for at least
2mS after power-up and then pulled low.
CORE AND BUFFER POWER SUPPLIES
The PL613-21 is capable of supporting multiple voltage levels for the core and buffers. The core voltage is
supplied at pin 9 (V DD_CORE ) and can operate at a nominal V DD_CORE between 1.8V and 3.3V. The tolerance of
V DD_CORE is ±10%.
There are three output buffer voltage inputs which allow multiple output voltages to be supported by one device.
Pin
CLK Buffer
Operating Voltage
V DD1 (Pin 2)
CLK1
1.8V to 3.3V, ±10%
V DD2_3 (Pin 6)
CLK2
CLK3
1.8V to 3.3V, ±10%
V DD4 (Pin 15)
CLK4
1.8V to 3.3V, ±10%
(See VDD_CORE vs. VDD4 Design Considerations an d Requirements below)
This flexible power supply structure allows the core device to run at the lowest available V DD and still support
higher V DD swing outputs.
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 3
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
V DD_CORE vs. V DD4 DESIGN CONSIDERATIONS AND REQUIREMENTS
Power supply voltage (DC) at V DD4 must be greater than or equal to power supply voltage (DC) at V DD_CORE (V DD4 ≥
V DD_CORE ). If V DD4 = V DD_CORE , V DD4 and V DD_CORE must be supplied from the same power supply.
The ramp time of V DD_CORE and V DD4 must be between 100µS and 250mS from 0V to 90% of VDD target. These
VDD ramps need to be monotonic rising.
LAYOUT RECOMMENDATIONS
The following guidelines are to assist you with a performance optimized PCB design:
Signal Integrity and Termination Considerations
Decoupling and Power Supply Considerations
- Keep traces short!
- Place decoupling capacitors as close as possible to
the V DD pin(s) to limit noise from the power supply
- Trace = Inductor. With a capacitive load this
equals ringing!
- Long trace = Transmission Line. Without proper
termination this will cause reflections (looks like
ringing).
- Design long traces (<1 inch) as “striplines” or
“microstrips” with defined impedance.
- Match trace at one side to avoid reflections
bouncing back and forth.
- Multiple V DD pins should be decoupled separately
for best performance.
- Addition of a ferrite bead in series with V DD can
help prevent noise from other board sources
- Value of decoupling capacitor is frequency
dependant. Typical values to use are 0.1F for
designs using frequencies < 50MHz and 0.01F for
designs using frequencies > 50MHz.
Crystal Tuning Circuit
Series and parallel capacitors used to fine tune the crystal load to the circuit load.
Crystal
Cst
XIN
XOUT
1
Cpt
8
Cpt
CST – Series Capacitor, used to lower circuit load to match crystal load. Raises frequency offset.
This can be eliminated by using a crystal with a Cload of equal or greater value than the oscillator.
CPT – Parallel Capacitors, Used to raise the circuit load to match the crystal load. Lowers
frequency offset.
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 4
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
ELECTRICAL SPECIFICATIONS
ABSOLUTE MAXIMUM RATINGS
PARAMETERS
SYMBOL
MIN
MAX
UNITS
V DD
-0.5
4.6
V
Input Voltage Range
VI
-0.5
V DD +0.5
V
Output Voltage Range
VO
-0.5
V DD +0.5
V
260
C
Supply Voltage Range
Soldering Temperature
10
Data Retention @ 85C
Storage Temperature
TS
Ambient Operating Temperature
Year
-65
150
C
-40
85
C
Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product
reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this
specification is not implied.
DC SPECIFICATIONS
PARAMETERS
SYMBOL
CONDITIONS
Supply Current, All V DD = 3.3V
I DD
Supply Current, All V DD = 2.5V
I DD
Supply Current, All V DD = 1.8V
I DD
Input 16.368MHz fundamental
mode crystal, CLK2,3,4 outputs
at 40MHz, CLK1 output at
32.768kHz, No Load.
Supply Current
I DD
When all PDB=0, 25°C
MIN
TYP
MAX
UNITS
9.2
mA
6.5
mA
4.7
mA
5
µA
3.3V Operation
2.97
3.3
3.63
2.5V Operation
2.25
2.5
2.75
1.8V Operation
Time for V DD_CORE and V DD4 to
reach 90% target V DD . Power
ramp must be monotonic rising.
1.62
1.8
1.98
Typical V DD_CORE
Operating Voltages
V DD_COR
Power Supply Ramp
t PU
V DDx Buffer Voltage
V DDx
Output Low Voltage
V OL
I OL = +4mA, V DDX = 3.3V
Output High Voltage
V OH
I OH = -4mA, V DDX = 3.3V
2.4
V
Output Current, Low Drive
I OLD
V OL = 0.4V, V OH = 2.4V, V DD =3.3V
±4
mA
Output Current, Std Drive
I OSD
V OL = 0.4V, V OH = 2.4V, V DD =3.3V
±8
mA
Output Current, High Drive
I OHD
V OL = 0.4V, V OH = 2.4V, V DD =3.3V
±16
mA
E
V
0.1
250
ms
1.62
3.63
V
0.4
V
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 5
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
AC SPECIFICATIONS
PARAMETERS
Input (XIN) Frequency
Input (FIN) Frequency
CONDITIONS
Output Frequency CLK1
TYP
V DD_CORE > 2.5V
10
200
V DD_CORE = 1.8V
10
100
0.8
3.3
V DDx = 3.3V
V DDx = 2.5V
1
90
65
V DD1 = 3.3V
13
V DD1 = 2.5V
Output Enable Time
PDBx Function, In operating mode (at least
one other PDB=1); Ta=25ºC, 15pF Load.
Add one clock period to this measurement for
a usable clock output.
0.0002
Duty Cycle for
CLK2, CLK3 & CLK4
Duty Cycle for CLK1
Period Jitter, Pk-to-Pk*
(10,000 samples)
13
2
MHz
MHz
2
-2
5
ms
100
s
5
ms
2
ppm
15pF Load, 10/90% V DD , High Drive, 3.3V
1.2
1.7
15pF Load, 10/90% V DD , Std Drive, 3.3V
2.0
3.0
15pF Load, 10/90% V DD , Low Drive, 3.3V
6.0
8.0
15pF Load, 90/10% V DD , High Drive, 3.3V
1.2
1.7
15pF Load, 90/10% V DD , Std Drive, 3.3V
2.0
3.0
15pF Load, 90/10% V DD , Low Drive, 3.3V
6.0
8.0
PLL Enabled, @ V DD /2, Entire Frequency
Range, High Drive
45
50
55
PLL Enabled, V DD /2, CLK1 < 1MHz
45
50
55
PLL Enabled, V DD /2, 1MHz < CLK1 < 13MHz
(See Output Frequency CLK1)
40
50
60
Configuration Dependent, Outputs > 10MHz
V PP
1
PDBx Function, from full power down (all
PDB=0); Ta=25ºC, 15pF Load, F IN or crystal
present and > 10MHz
Frequency vs. V DD ±10%
MHz
125
V DDx = 1.8V
At power-up (after V DD_CORE & V DD4 >90% V DD )
Output Fall Time
MHz
40
Settling Time
Output Rise Time
UNITS
10
V DD1 = 1.8V
VDD Sensitivity
MAX
Fundamental Crystal
Input (FIN) Signal Amplitude Internally AC coupled (High Frequency)
Output Frequency
CLK2, CLK3, CLK4
MIN
300
ns
ns
%
%
ps
*: Jitter performance depends on programming parameters
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 6
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
CRYSTAL SPECIFICATIONS
PARAMETERS
Fundamental Crystal Resonator Frequency
Crystal Loading Rating
SYMBOL
MIN
F XIN
10
C L (xtal)
Operating Drive Level
Metal Can Crystal
Small SMD Crystal
TYP
ESR Max
Shunt Capacitance
ESR Max
UNITS
40
MHz
15
0.1
Shunt Capacitance
MAX
pF
1.0
mW
C0
5.5
pF
ESR
40
Ω
C0
2.5
pF
ESR
60
Ω
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 7
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
PACKAGE DRAWING (GREEN PACKAGE COMPLIANT)
QFN-16L
L
Dimension (mm)
Nom
Max
0.70
0.75
0.80
A1
0.00
-
0.05
D1
DED
Min
A
0.203 Ref
A3
b
0.20
0.25
0.30
D
2.95
3.00
3.05
E
2.95
3.00
3.05
D1
1.65
1.70
1.75
E1
1.65
1.70
1.75
L
0.250
0.300
0.350
e
DDD
E1
Symbol
e
Pin1 Dot
b
A
0.50BSC
A3
SEATING
PLANE
A1
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 8
PL613-21
Ultra Low Power PicoPLL, Programmable 3-PLL Clock IC
ORDERING INFORMATION (GREEN PACKAGE COMPLIANT)
For part ordering, please contact our Sales Department:
2880 Zanker Rd., Suite 103, San Jose, CA 95134, USA
Tel: (408) 571-1668 Fax: (408) 571-1688
PART NUMBER
The order number for this device is a combination of the following:
Part number, Package type and Operating temperature range
PL613-21-XXX
PART NUMBER
QX R
R=TAPE and REEL
3 DIGIT ID Code * (will be
assigned at programming time)
TEMPERATURE
C=COMMERCIAL (0C to 70C)
I= INDUSTRIAL (-40C to 85C)
PACKAGE TYPE
Q=QFN-16L
* PhaseLink will assign a unique 3-digit ID code for each approved programmed part number.
Part Number/Order Number
PL613-21-XXXQC-R
†
Marking †
P61321
XXX(I)
LLL
Package Option
16-Pin QFN (Tape and Reel)
Marking Notes :
1) The “I” after the three digit programming code will be marked for Industrial Temperature grade products only. Commercial
grade products will not have a character in this position.
2) LLL represents the production lot number
PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information
furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no gua rantee or warranty concerning the accuracy of said
information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.
LIFE SUPPORT POLICY: PhaseLink’s products are not authorized for use as critical components in life support devices or systems without the
express written approval of the President of PhaseLink Corporation.
Solder reflow profile available at www.phaselink.com/QA/solderingGreen.pdf
2880 Zanker Road, San Jose, California 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 8/11/10 Page 9