TDA7572 - STMicroelectronics

TDA7572
200 W mono bridge PWM amplifier with built-in step-up converter
Features
■
Input stage and gain compressor
■
Over-modulation protection and current limiting
■
Modulator
■
DAC
■
Step-up
■
Mode control
■
Diagnostics / safety
■
Power control
HiQUAD-64
Broad operating voltage is supported, allowing
operation from both 14 V and 42 V automotive
power buses, as well as from split supplies for
consumer electronics use.
Description
TDA7572 is a highly integrated, highly versatile,
semi-custom IC switch mode audio amplifier. It
integrates audio signal processing and power
amplification tailored for standalone remote bass
box applications, while providing versatility for full
bandwidth operation in either automotive or
consumer audio environments. It's configured as
one full bridge channel, using two clocked PWM
modulators driving external, complementary
FET's.
Table 1.
A current mode control boost converter controller
is provided to allow high power operation in a
14 V environment. Turn-on and turn-off transients
are minimized by soft muting/unmuting and
careful control of offsets within the IC.
Digital Audio input is supported by an integrated
one channel DAC. Sophisticated diagnostics and
protection provide fault reporting via I2C and
power shutdown for safety related faults.
TDA7572 is packaged in a HiQUAD-64 package.
Device summary
Order code
Package
Packing
TDA7572
HiQUAD-64
Tray
September 2013
Doc ID 13875 Rev 2
1/64
www.st.com
1
Contents
TDA7572
Contents
1
Detailed features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
2
Interface description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
3
Pins description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
4
Electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
4.1
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
4.2
Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
4.3
Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
4.4
5
6
Operating voltage and current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
4.3.2
Under voltage lockout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
4.3.3
Input stage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
4.3.4
Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
4.3.5
Modulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
4.3.6
Gate drive and output stage control . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
4.3.7
Diagnostics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Voltage booster . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
4.4.1
Digital to analog converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
4.4.2
I/O pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
4.4.3
Operational amplifier cells . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
4.4.4
Shunt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
4.4.5
Application information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
I2C and mode control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
5.1
Input control register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
5.2
Faults 1 register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
5.3
Faults 2 register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
5.4
Control register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
5.5
Modulator register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
5.6
Testing register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Input stage and gain compressor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
6.1
2/64
4.3.1
Input stage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Doc ID 13875 Rev 2
TDA7572
Contents
6.2
7
Gain compressor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
6.2.1
Setting in I2C bus mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
6.2.2
Soft-mute function, without pre-limiter . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Modulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
7.1
FET drive . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
7.2
Anti-pop shunt driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
8
DAC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
9
Step-up . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
10
Diagnostics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
10.1
Faults during operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
10.1.1
DC offset across the speaker . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
10.1.2
Die temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
10.1.3
External temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
10.1.4
Output clipping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
10.1.5
Output over-current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
10.1.6
Power supply overcurrent . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50
10.1.7
Fault handling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50
10.1.8
Faults during power-up: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
11
Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53
12
Under voltage lock out (UVLO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
13
14
12.1
VSP-UVLO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
12.2
V14 - UVLO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
12.3
SVR - UVLO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
Start-up procedures, modulator turn-on after a tristate condition . . . 56
13.1
Start-up . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56
13.2
Tristate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
14.1
Single supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
14.2
Split supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
Doc ID 13875 Rev 2
3/64
Contents
TDA7572
14.3
THD+N step-up on . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61
15
Package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
16
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
4/64
Doc ID 13875 Rev 2
TDA7572
List of tables
List of tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10.
Table 11.
Table 12.
Table 13.
Table 14.
Table 15.
Table 16.
Table 17.
Table 18.
Table 19.
Table 20.
Table 21.
Table 22.
Table 23.
Table 24.
Table 25.
Table 26.
Table 27.
Table 28.
Table 29.
Table 30.
Table 31.
Table 32.
Table 33.
Table 34.
Table 35.
Device summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Pin list by argument . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Pin list . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Thermal data. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Operating voltage and current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Under voltage lockout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Input stage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Modulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Gate drive and output stage control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Diagnostics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Voltage booster. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Digital to analog converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
I/O pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Op. amp. cells . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Shunt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Analog operating characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Power-up mode control. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
I2C chip address . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Example of write instruction with increment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Example of read instruction with increment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Input control register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Faults 1 register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Faults 2 register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Control register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
Modulator register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Testing register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Distortion versus gain step size . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Sets the maximum release rate of the gain compressor. . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Sets the maximum attack rate of the gain compressor. . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Attack/release rate and gain compression effort selection . . . . . . . . . . . . . . . . . . . . . . . . . 39
PWMClock table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
Fault handling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
Doc ID 13875 Rev 2
5/64
List of figures
TDA7572
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Figure 15.
Figure 16.
Figure 17.
6/64
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Pins connection (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Mute by external command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Mute by I2C bus command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
Modulator block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
Current sourced by the shunt pin in NO I2C bus mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
DAC circuit diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Two interpolator structure diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
I2S format diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Step-up application diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
Threshold of current limiting diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
Single supply evaluation board schematic.. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
Single supply evaluation PCB. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58
Split supply evaluation board schematic. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
Split supply evaluation PCB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60
THD+N step-up on . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61
HiQUAD-64 mechanical data and package dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
Doc ID 13875 Rev 2
TDA7572
1
Detailed features
Detailed features
●
●
Input Stage and Gain Compressor
–
Differential, high CMRR, analog input
–
Programmable input attenuation/gain to support up to four drive levels
–
Noiseless Gain compression of up to 16 dB with programmable attack and decay.
–
Compressor controlled by monitoring estimated THD
–
Soft mute / un-mute for pop control
Over-modulation Protection and Current Limiting
–
Adaptive pulse injection prevents missing pulses due to over modulation which
maximizes useful output swing.
–
●
●
●
●
●
Programmable current limiting based on FET VDS
Modulator
–
Optimized for low distortion at low switching frequency (approximation 110 kHz)
–
Dual Clocked PWM modulators for 3 state switching
–
External gain control / internal integrator components
–
Controls 4 external FETS with switching optimized for low EMI
–
Oscillation frequency selectable by I2C
–
Anti-pop shunt driver
DAC
–
18bit, mono
–
I2S inputs 38-48 kHz, 96 kHz, 192 kHz
–
Hybrid architecture, area optimized for Bass
–
Full bandwidth supported by off loading the interpolator function
–
Synchronization with modulator
Step-Up
–
On board STEP-UP step up converter, synchronized to the modulator frequency
–
Drives external NFET switch
–
Externally compensated
–
Soft start and current limiting
Mode Control
–
Critical modes controllable by mode pins for bus-less operation
–
I2C provides additional mode control
Diagnostics / Safety
–
Offset, short, open, overcurrent, over temperature
–
I2C used to report errors, and for configuration control
–
Faults pin used to report errors in bus-less environment
–
Clipping reported at a separate pin
–
Abnormal supply current detection disables input power for fail safe operation
–
Output current limiting
–
Power control
–
Latching control of an external PMOS power switch for safety related faults.
–
Power is switched off for safety related faults of abnormal supply current,
excessive internal or external temperature, or persistent output stage over-current
that fails to be controlled by the pulse-by-pulse current limiting method
Doc ID 13875 Rev 2
7/64
Interface description
2
TDA7572
Interface description
I2C bus and mode control pins are use to control operation. Default values of all the
operating modes are deterministic, some of these values are intrinsic to the IC and some
are determined by configurations pins. The configuration pins are read at power-up and
copied into registers, which may later be modified using the I2C bus, if one is present. This
allows varied operation in an environment where NO I2C bus is present, while allowing full
control and override of pin programmed modes when used with I2C.
MOD1
DACM
DACP
SCL / InputLevel1
PLL / InLevel0
WS / CLIP_L
Regulators
DC/DC Converter
SDA / SCR_ENB
DGND
VDIG
VM2.5
VP2.5
BSTVSource
BSTVSense
CSense
BSTGate
V14Sense
Block diagram
V14
Figure 1.
LSD1SourceSensing
LSD1GateDrive
PWM Channel 1
DAC
Pulse Inj .
ISSENP
ISSENM
LSD1GateSensing
+Vs current
protection
Integrator
HB1OutFilter
HB1Out
Mode 0
Mode 1
Automute Voltage Setting
ILimit threshold
Mode sel .
and
Mute
LOGIC
Drivers
Mute
HSD1GateSensing
HSD1GateDrive
Prot. & supply
HSD1SourceSensing
Vs/2 or SVR
VSP_Pow1
I2C data / attack sel.
I2C clock
I2Cbus
HSD2SourceSensing
PWM Channel 2
Addr 0 / Fault / CLIP_L
UVLO
HSD2GateDrive
Pulse Inj .
Addr1 / CompEnable
NTC
HSD2GateSensing
Integrator
Thermal management
VSP_Pow2
HB2Out
ShuntDrive
TestC
Diagnostics
+
clipdet
LSD2OutFilter
Diff -to-S.E.
Compressor
and
Limiter
Channel 1
Oscillators
Drivers
LSD2GateSensing
-1
LSD2GateDrive
Protections
LSD2SourceSensing
Iset
8/64
Doc ID 13875 Rev 2
VSM1,2,3,4
MOD2
InvOut
InvIn
AOUT
INM
INP
OscOut
DITH -sel
CLKin -out
Controls and Diagnostics
AC00014
TDA7572
Pins description
64 63 62 61 60 59
VP2.5
Mode1
Mode0
AutoMuteVSetting
MUTE_L
VSM3
VSM4
ADDR1/CompEnable
ADDR0/Fault/Clip_L
I2CDATA/AttackSel
I2CLK
Pins connection (top view)
IlimitThresh
Figure 2.
58 57 56 55 54 53
Iset
1
52
SVR
TestC
2
51
VM2.5
LSD2SS
3
50
VDIG
LSD2GD
4
49
DGND
LSD2GS
5
48
NTC
HB2OutFilt
6
47
SCL/InLevel1
HB2Out
7
46
WS/Clip_L
HSD2GS
8
45
SDA/SCR_ENB
HSD2GD
9
44
PLL/InLevel10
10
43
ShuntDriver
HSD2SS
VSP_POW2
11
42
DITH
VSP_POW1
12
41
CLKIN/Out
HSD1SS
13
40
OscOut
HSD1GD
14
39
MOD2
HSD1GS
15
38
MOD1
HB1Out
16
37
InvOut
HB1OutFilt
17
36
InvIn
LSD1GS
18
35
AOUT
LSD1GD
19
34
INP
LSD1SS
20
33
INM
Doc ID 13875 Rev 2
DAC1
DAC2
ISSENP
ISSENM
VSM1
27 28 29 30 31 32
BSTVSense
VSM2
V14
V14Sense
CSense
BSTGate
21 22 23 24 25 26
BSTSource
3
Pins description
AC00013
9/64
Pins description
Table 2.
TDA7572
Pin list by argument
Pin #
Pin name
Description
11
VSP_POW2
Positive supply power for low power, non gate-drive functions with a separate
bonding to power the gate drive of modulator two
53
VP2.5
+2.5 V analog supply output
51
VM2.5
-2.5 V analog supply output
50
VDIG
5 V logic supply decoupling
49
DGND
Digital gnd
52
SVR
55
Mode0
Mode control bit0, selects standby/normal/ I2C/diagnostic operation
54
Mode1
Mode control bit1, selects standby/normal/ I2C/diagnostic operation
57
MUTE_L
56
AutoMuteVSetting
On/off circuitry
Vs/2 analog reference filter capacitor. Reference for input stage.
Mute input and / or timing cap, assertion level low
Auto-mute voltage setting
Input/gain compressor
34
INP
Non inverting audio input
33
INM
Inverting audio input
35
AOUT
-
-
Input stage gain selection – see PLL pin in DAC Section 8
-
-
Compressor attack/decay select – see I2C data pin in DAC Section 8
Compressed audio output
Inverter
36
InvIn
37
InvOut
Inverter input
Inverter output
Modulator
64
IlimitThresh
Output stage current limiting trip voltage set point
32
LVLSFT
Gain program pin for SVR to HVCC level shifting
38
MOD1
20
LSD1SS
Low-side1 Source Sensing
19
LSD1GD
Low-side1 Gate Drive
18
LSD1GS
Low-side1 Gate sense
17
HB1OutFilt
16
HB1Out
Half-bridge1 output, HSD 1 drain sense, LSD1 Drain Sense
15
HSD1GS
High-side1 Gate sense
14
HSD1GD
High-side1 Gate Drive
13
HSD1SS
High-side1 Source sense
12
VSP_POW1
10/64
Modulator1 Inverting / Summing node
Half bridge1 post-LC filter – for diagnostics
Positive supply voltage connection for gate drive circuitry
Doc ID 13875 Rev 2
TDA7572
Table 2.
Pins description
Pin list by argument (continued)
Pin #
Pin name
Description
39
MOD2
10
HSD2SS
Highside2 Source sense
9
HSD2GD
Highside2 Gate Drive
8
HSD2GS
Highside2 Gate sense
7
HB2Out
Half-bridge2 output, HSD 1 drain sense, LSD1 Drain Sense
6
HB2OutFilt
5
LSD2GS
Lowside2 Gate sense
4
LSD2GD
Lowside2 Gate Drive
3
LSD2SS
Lowside2 Source Sense
27
VSM1
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
26
VSM2
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
58
VSM3
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
59
VSM4
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
43
ShuntDriver
Shunt driver
28
BSTVSense
Voltage feedback input for voltage booster
22
BSTSource
Boost converter NFET source
21
BSTGate
Boost converter NFET gate drive
23
CSense
Inverting input for booster current sensing and digital test enable (operating
when is more then about 3V under the V14 pin level)
24
V14Sense
25
V14
Modulator2 Inverting / Summing node
Half bridge2 post-LC filter – for diagnostics
DC-DC
Non-inverting input for booster current sensing
Power for boost converter gate drive and Output LSD’s
Oscillator
41
CLKIN/Out
Clock input
42
DITH
Dither capacitor
40
OscOut
Oscillator output
Diagnostics / Bus
62
I2CDATA/AttackSel
63
I2CLK
I2C data (I2C mode)
Compressor aggressiveness selection (non-bus mode)
I2C clock
Doc ID 13875 Rev 2
11/64
Pins description
Table 2.
Pin #
TDA7572
Pin list by argument (continued)
Pin name
Description
I2
2
61
ADDR0/Fault/Clip_L
C address set (I C mode)
Fault output in non bus mode (non-bus mode)
Clipping indicator, assertion level low, (when DAC is enabled)
60
ADDR1/CompEnable
I2C address set (I2C mode)
Compressor Enable/disable (non-bus mode)
48
NTC
Connection for NTC thermistor
2
TestC
Test cap used to generate the slow current pulses
1
ISet
30
ISSENP
Supply non-inverting current sense
29
ISSENM
Supply inverting current sense
Program pin for current level used in Short/Open test
DAC
I2S Word select / Clipping indicator, assertion level low (non-DAC mode)
46
WS / Clip_L
45
SDA/SCR_ENB
47
SCL/ InLevel1
I2C serial data bit clock/ Input Level selection bit1 (non-DAC mode)
44
PLL/InLevel0
DAC clock PLL filter/ Input Level selection bit 0 (non-DAC mode)
31
DAC2
DAC output voltage p
32
DAC1
DAC output voltage n
Table 3.
I2C serial data / SCR ENABLE (non DAC mode)
Pin list
Pin #
Pin name
1
Iset
2
TestC
3
LSD2SS
Lowside2 source sense
4
LSD2GD
Lowside2 Gate Drive
5
LSD2GS
Lowside2 Gate sense
6
HB2OutFilt
7
HB2Out
Half-bridge2 output, HSD 1 drain sense, LSD1 Drain Sense
8
HSD2GS
Highside2 Gate sense
9
HSD2GD
Highside2 Gate Drive
10
HSD2SS
Highside2 Source sense
11
VSP_POW2
Positive supply power for low power, non gate-drive functions with a separate
bonding to power the gate drive of modulator two
12
VSP_POW1
Positive supply voltage connection for gate drive circuitry
13
HSD1SS
Highside1 Source sense
14
HSD1GD
Highside1 Gate Drive
15
HSD1GS
Highside1 Gate sense
12/64
Description
Program pin for current level used in Short/Open test
Test cap used to generate the slow current pulses
Half bridge2 post-LC filter – for diagnostics
Doc ID 13875 Rev 2
TDA7572
Table 3.
Pins description
Pin list (continued)
Pin #
Pin name
Description
16
HB1Out
17
HB1OutFilt
18
LSD1GS
Low-side1 Gate sense
19
LSD1GD
Low-side1 Gate Drive
20
LSD1SS
Low-side1 Source Sensing
21
BSTGate
Boost Converter NFET gate drive
22
BSTSource
23
CSense
24
V14Sense
25
V14
26
VSM2
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
27
VSM1
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
28
BSTVSense
29
ISSENM
Supply inverting current sense
30
ISSENP
Supply non-inverting current sense
31
DAC2
Half VCC (VSP- VSM)/2 Used for output stage reference.
32
DAC1
Gain program pin for SVR to HVCC level shifting
33
INM
Inverting audio input
34
INP
Non inverting audio input
35
AOUT
36
InvIn
37
InvOut
Inverter Output
38
MOD1
Modulator1 Inverting / Summing node
39
MOD2
Modulator2 Inverting / Summing node
40
OscOut
Oscillator output
41
CLKIN/Out
42
DITH
43
ShuntDriver
Shunt Driver
44
PLL/InLevel0
DAC clock PLL filter/ Input Level selection bit 0 (non-DAC mode)
45
SDA/SCR_ENB
46
WS / Clip_L
47
SCL/ InLevel1
48
NTC
Half-bridge1 output, HSD 1 drain sense, LSD1 Drain Sense
Half bridge1 post-LC filter – for diagnostics
Boost Converter NFET Source
Inverting input for Booster Current Sensing and Digital Test Enable (operating
when is more then about 3V under the V14 pin level)
Non-inverting input for Booster Current Sensing
Power for Boost converter gate drive and Output LSD’s
Voltage feedback input for Voltage Booster
Compressed Audio Output
Inverter input
Clock input
Dither capacitor
I2C serial data / SCR ENABLE (non DAC mode)
I2S Word select / Clipping indicator, assertion level low (non-DAC mode)
I2C serial data bit clock/ Input Level selection bit1 (non-DAC mode)
Connection for NTC thermistor
Doc ID 13875 Rev 2
13/64
Pins description
Table 3.
TDA7572
Pin list (continued)
Pin #
Pin name
49
DGND
GND logic supply decoupling
50
VDIG
5V logic supply decoupling
51
VM2.5
-2.5 V analog supply output
52
SVR
53
VP2.5
+2.5 V analog supply output
54
Mode1
Mode control bit1, selects standby/normal/I2C/diagnostic operation
55
Mode0
Mode control bit0, selects standby/normal/ I2C/diagnostic operation
56
AutoMuteVSetting
57
MUTE_L
58
VSM3
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
59
VSM4
Die tab connection to lowest supply voltage – gnd for single ended supplies,
negative supply for split supplies
60
ADDR1/CompEnable
I2C address set (I2C mode)
Compressor Enable/disable (non-bus mode)
61
ADDR0/Fault/Clip_L
I2C address set (I2C mode)
Fault output in non bus mode (non-bus mode)
Clipping indicator, assertion level low, (when DAC is enabled)
62
I2CDATA/AttackSel
63
I2CLK
64
IlimitThresh
14/64
Description
Vs/2 analog reference filter capacitor. Reference for input stage.
Auto-Mute Voltage Setting
Mute input and / or timing cap, assertion level low
I2C data (I2C mode)
Compressor aggressiveness selection (non-bus mode)
I2C Clock
Output stage Current Limiting trip voltage setpoint
Doc ID 13875 Rev 2
TDA7572
Electrical specifications
4
Electrical specifications
4.1
Absolute maximum ratings
Table 4.
Absolute maximum ratings
Symbol
VSP
Parameters
Test conditions
Min.
Max.
Units
VSM -0.6
VSM +58
V
-
68
V
VS—0.6
6V
V
Supply voltage
-
Vpeak
Peak supply voltage
(VS+ - VS-) time  50 ms
VDATA
Data pin voltage
w.r.t Dgnd
TJ
Junction temperature
-
-40
150
C
TStg
Storage temperature
-
-55
150
C
Power dissipation
Any operating condition
For thermal budgeting
-
2.5
W
PDMAX
4.2
Thermal data
Table 5.
Thermal data
Symbol
Rth j-case
4.3
Parameters
Thermal resistance junction-to-case
Value
Units
3
°C/W
Electrical characteristics
Unless otherwise specified, all ratings below are for -40 °C < TJ < 125 °C, VSP = 42 V,
VSM = 0V and the application circuit of Figure 12. Operation of the IC above this junction
temperature will continue without audible artifacts until thermal shutdown, but these
parameters are not guaranteed to be within the specifications below. FPWM =110 kHz,
Booster not enabled.
4.3.1
Operating voltage and current
Table 6.
Operating voltage and current
Symbol
VSP42
VSP14
Parameters
Test conditions
Min.
Typ.
Max.
42
58
Operating voltage 42 V
automotive range
Normal operation without audible
defects required
Single ended supply 42 V
configuration, VSM=0
30
Operating voltage 14.4 V
automotive range
Normal operation without audible
defects required
Single ended supply 14 V
configuration, VSM=0
9
Doc ID 13875 Rev 2
Units
V
14.4
-
15/64
Electrical specifications
Table 6.
Operating voltage and current (continued)
Symbol
VSPLIT
TDA7572
Parameters
Operating voltage VSP VSM split supply rails
Test conditions
Min.
Typ.
Max.
Units
8
48
58
V
-
-
50 at
T = 85 °C
10 at
T = 25 °C
A
-
13
20
-
15
25
V14
-
15
-
VSP
-
20
-
Normal operation required
Split supply application
configuration, VSM<VSVR-4,
VSP>VSVR+4
Stand-by current
IC in standby, Mode 0, and Mode 1
low Vs = 42 V
Itristate
Tristate current
V14
Outputs tristated
Booster not running,
VSP
Fpwm = nominal
IMUTE
Mute mode current
Istdby
MUTE asserted,
4.3.2
Under voltage lockout
Table 7.
Under voltage lockout
Symbol
mA
Test conditions
Min.
Typ.
Max.
Units
Voltage limit respect to the SVR pin
Allowed voltage range on Automute
pin
0.5
-
2.1
V
Auto-mute supply
voltage VSP
Mute is forced if VSP-VSVR or
VSVR-VSM is less than this value
Vautomute VSetting-VSVR=VVSVR
-15 %
VVSVR*
+15 %
7
V
VPO-
Auto-tristate supply
voltage VSP negative
slope
The IC is set in tristate if VSP-VSM
is less than this value
Vautomute VSetting-VSVR=VVSVR
-15 %
VVSVR
*12
+15 %
V
VPO+
Auto-tristate supply
voltage VSP positive
slope
The IC is set out from tristate if
VSP-VSM is higher than this value
Vautomute VSetting-VSVR=VVSVR
-15 %
VVSVR
*13
+15 %
V
VU
The IC is set in tristate if VSP-VSM
Auto-tristate supply
is more than this value
voltage VSP
Relative maximum value Vautomute VSetting-VSVR=VVSVR
-15 %
VVSVR*
+15 %
48
V
VUC
Auto-tristate supply
voltage VSP Absolute
maximum value
The IC is set in tristate if VSP-VSM
is higher than this value
60
63
66
V
Auto-tristate supply
voltage V14 negative
slope
The IC is kept in tristate if
14 V VSM become lower than this
value
5.5
-
7
V
VLimAM
Parameters
mA
AutomuteVSetting pin
voltage limit
VSP UVLO
VAM
V14 – UVLO
V14-
16/64
Doc ID 13875 Rev 2
TDA7572
Electrical specifications
Table 7.
Under voltage lockout (continued)
Symbol
Parameters
Test conditions
The IC is goes out from tristate if
14 V-VSM become higher than
this value
Min.
Typ.
Max.
Units
6.5
-
8
V
0.8
-
-
V
V14+
Auto-tristate supply
voltage V14 positive
slope
V14h
Auto-tristate 14V voltage Comparator hysteresis for autohysteresis
tristate threshold
V14su
Step-up tristate
The step-up is in tristate when
voltage lower than this threshold
5
-
8
V
V14mute-
Auto-mute supply
voltage V14 negative
slope
The IC goes in mute if 14 V-VSM
become lower than this value
V14+
0.7 V
-
V14+
1.2 V
V
V14mute+
Auto-mute supply
voltage V14 positive
slope
The IC goes in play if 14 V-VSM
become higher than this value
V14V+
+
40 mV
-
V14V+
+
170 mV
V
Vsvr-
Auto-tristate SVR
voltage negative slope
The IC is kept in tristate if VSvr VSM become less than this value
Vautomute VSetting-VSVR=VVSVR
-15 %
5.2
x
VVSVR
+15 %
V
Vsvr+
Auto-tristate SVR
voltage positive slope
The IC is goes out from tristate if
VSvr - VSM become higher than
this value
Vautomute VSetting-VSVR=VVSVR
-15 %
6
x
VVSVR
+15 %
V
VPOH
Auto-tristate SVR
voltage hysteresis
Comparator hysteresis for autotristate threshold
Vautomute VSetting-VSVR=VVSVR
0.40
x
VVSVR
-
1.2V
x
VVSVR
V
Test conditions
Min.
Typ.
Max.
Units
INLEVEL1=0, INLEVEL0=0
-30%
22
+30%
INLEVEL1=0, INLEVEL0=1
-30%
12
+30%
INLEVEL1=1, INLEVEL0=0
-30%
24
+30%
INLEVEL1=1, INLEVEL0=1
-30%
12
+30%
INLEVEL1=0, INLEVEL0=0
-30%
17
+30%
INLEVEL1=0, INLEVEL0=1
-30%
12
+30%
INLEVEL1=1, INLEVEL0=0
-30%
17
+30%
INLEVEL1=1, INLEVEL0=1
-30%
12
+30%
SVR – UVLO
4.3.3
Input stage
Table 8.
Input stage
Symbol
Parameters
Input differential amplifier/ gain attenuator
RIN,
No
compress
ion
Input resistance
RIN max
compress
ion
k
Doc ID 13875 Rev 2
17/64
Electrical specifications
Table 8.
TDA7572
Input stage (continued)
Symbol
Parameters
VInMax
Input clipping level
Voltage level of the input
that trespassed cause
clipping in the preamplifier
Test conditions
Min.
Typ.
Max.
Units
INLEVEL1=0, INLEVEL0=0
2
-
-
VRMS
INLEVEL1=0, INLEVEL0=1
7
-
-
VRMS
INLEVEL1=1, INLEVEL0=0
2.6
-
-
VRMS
INLEVEL1=1, INLEVEL0=1
9.5
-
-
VRMS
AIN_0
(VAOUT-VSVR) / (VInP-VinM)
INLEVEL1=0, INLEVEL0=0,
no compression
-4
-3
-2
dB
AIN_2
(VAOUT- VSVR) / (VInP-VinM)
INLEVEL1=0, INLEVEL0=1,
no compression
-15
-14
-13
dB
AIN_1
(VAOUT- VSVR) / (VInP-VinM)
INLEVEL1=1, INLEVEL0=0
no compression
-6.3
-5.3
-4.3
dB
AIN_3
(VAOUT- VSVR) / (VInP-VinM)
INLEVEL1=1, INLEVEL0=1,
no compression
-17.6
-16.6
-15.6
dB
Input stage gain
VoutH
AOUT output voltage swing
With respect to SVR, 10 K loading
to a buffered version of SVR
2
-
-
V
VoutL
AOUT output swing
With respect to SVR, 10 K loading
to a buffered version of SVR
-
-
-2
V
Vin=1 Vrms, f=20-20 kHz,
INLEVEL1=0, INLEVEL0=0,
no compression
-
0.01
0.05
%
Output slew rate
Vin=1KHz square wave, 2 Vpp,
INLEVEL1=0, INLEVEL0=0,
no compression
Time to transition from 10 % to
90 %
-
-
8
µs
AOUT clip detector
Duty cycle of the Clipping signal
when there is 5 % distortion at the
output of AOUT, f=1 kHz,
RL =10 kohm
15
-
25
%
Frequency response
Vin=1Vrms,
INLEVEL1=0, INLEVEL0=0
20
-
-
kHz
Common mode rejection
ratio
VCM=1 VRMS @1 kHz
CMRR= AVDIFF/AVCM
INLEVEL1=0, INLEVEL0=0
No compressor
47
-
-
dB
AOUTTHD THD
-
-
f-3dB
CMRR
18/64
Doc ID 13875 Rev 2
TDA7572
Table 8.
Electrical specifications
Input stage (continued)
Symbol
CG
Parameters
Test conditions
Min.
Typ.
Max.
Units
VCM=1VRMS @1 kHz
INLEVEL1=0, INLEVEL0=0
No compressor
51
-
-
dB
VCM=1 VRMS @1 kHz
INLEVEL1=1, INLEVEL0=0
No compressor
51
-
-
dB
VCM=1 VRMS @1 kHz
INLEVEL1=0, INLEVEL0=1
No compressor
51
-
-
dB
VCM=1 VRMS @1 kHz
INLEVEL1=1, INLEVEL0=1
No compressor
51
-
-
dB
Common gain
PSRR
Power supply rejection,
Vsp supply
freq < 10 kHz
60
80
Voffset
Output offset
VOffset with respect to SVR
Rin=100 ohms, Mute state
-4
0
+4
mV
Noise
Noise at output of this stage
f = 20-20 kHz, Rinput = 100 ohm
A weighting
-
7
10
µVRMS
INLEVEL1 = 0, INLEVEL0 = 0
-21
-19
-17
INLEVEL1 = 0, INLEVEL0 = 1
-30
-28
-26
INLEVEL1 = 1, INLEVEL0 = 0
-25
-23
-21
INLEVEL1 = 1, INLEVEL0 = 1
-34
-32
-30
-
INLEVEL1 = 0, INLEVEL0 = 0
0.5-0.25
0.5
0.5+
0.25
-
INLEVEL1 = 0, INLEVEL0 = 1
0.440.25
0.44
0.44+
0.25
-
INLEVEL1 = 1, INLEVEL0 = 0
0.550.25
0.55
0.55+
0.25
-
INLEVEL1 = 1, INLEVEL0 = 1
0.480.25
0.48
0.48+
0.25
-
Gain Change ZC
comparator offset
(in the diff. – S.E. block)
offset
Observed at AOUT pin
ZC crossing must be detected
within 50mV of the actual zero
crossing,
-80
-
80
mV
-
Gain Change ZC
comparator offset
(in the diff. – S.E. block)
offset
Observed at InvOut pin
ZC crossing must be detected
-220
-
+220
mV
Eno
dB
Gain compressor
-
Maximum attenuation
dB
Attenuation step size
dB
Doc ID 13875 Rev 2
19/64
Electrical specifications
Table 8.
TDA7572
Input stage (continued)
Symbol
Parameters
Test conditions
Min.
Typ.
Max.
Units
90
-
-
dB
Mute
-
Mute attenuation
Mute pin voltage = Dgnd
Vin=1 Vrms
-
Charge current
Mute Pin Voltage(57) = 1.5 V
-30%
100
+30%
µA
-
Discharge current
Mute Pin Voltage(57) = 1.5 V
-30%
100
+30%
µA
-
Mute threshold
Maximum voltage where we must
be in complete mute
-
-
1.5
V
-
Unmute threshold
-
2.5
-
-
V
-
Mute to unmute transition
voltage
-
0.2
0.3
0.44
V
-
Vol
IC in mute mode, FastMute=1
Iout=0
-
-
Digital
GND +
0.1
V
-
Voh
IC in unmute, Iout=0
-
-
V
-
Fast mute Resistance
FASTMUTE =1
Vmutepin =1.5 V
550
680
Ohm
20/64
Doc ID 13875 Rev 2
VDIGITAL0.1
420
TDA7572
Electrical specifications
4.3.4
Oscillator
Table 9.
Oscillator
Symbol
Parameters
Test conditions
Min.
Typ.
Max.
Units
PWMCLOCK=[0 1]
100K
120
140K
PWMCLOCK=[1 0]
-
FPWM_NOM
*2
-
PWMCLOCK=[0 0]
-
FPWM_NOM
/2
-
48
50
52
%
Internal oscillator
FPWM_NOM Switching frequency
kHz
Duty cycle
-
VCLK_High
Maximum voltage level
Clock output high value
Load = 20 kohm and 100 pF
to buffered SVR
VP25-0.1
-
VP25
V
VCLK_Low
Minimum voltage level
Clock output low value
Load = 20 kohm and 100 pF
to buffered SVR
VM25-0.1
-
VM25
V
VCLK-P-P
Peak-peak voltage
Load = 20 kohm and 100 pF
to SVR
-10%
4.7
+10%
V
CLKDC
-
Dither cap charge current Dither pin voltage = 2.5 V
±30%
100
±30%
µA
-
Dither cap discharge
current
-
±30%
100
±30%
µA
-
Peak-peak dither voltage
swing
-
1.4
1.6
1.7
V
-
Dither external clock
determination
Voltage at the dither pin at to
select external clock function
VDIG-0.2
-
-
V
-
No dither
Voltage at the dither pin at
which no dither will occur
-
-
VDGND
+0.2
V
-
Peak FPWM increase due
to dither
Cdither = 100 nF
+8
+10
+12
%
-
Peak FPWM decrease due
Cdither = 100 nF
to dither
-8
-10
-12
%
-
Triangular peak value
VGND+
1V
-
VDIG1V
-
-
Doc ID 13875 Rev 2
21/64
Electrical specifications
4.3.5
Modulator
Table 10.
Modulator
Symbol
TDA7572
Parameters
Test conditions
Min.
Typ.
Max.
Units
-2.5
-
+2.5
mV
Integrator operational amplifier
Int_Voff
Input offset voltage
-
Int_ibias
Input bias current
Guaranteed by design
-
-
500
nA
Maximum duty cycle
Vsp =1 4.4V
-
-
1.1
µs
Min.
Typ.
Max.
Units
-
-
1.75
0.080
V
7
9.2
-
-
V
-
-
VSP-7
VSP-9.2
V
VSP1.75
VSP0.080
-
-
V
Toff
4.3.6
Gate drive and output stage control
Table 11.
Gate drive and output stage control
Symbol
Parameters
Test conditions
VOL_LSD
LSG low voltage
Isink = 0.5 A
Isink = 20 mA
VOH_LSD
LSG high voltage
Isource = 0.5 A
Isource = 20 mA
VOL_HSD
HSG low voltage
Isink = 0.5 A
Isink = 20 mA
Isource = 0.5 A
VOH_HSD
HSG high voltage
Isource = 20 mA
-
HSG low Z drive tdelay
After a commutation
2
-
10
µs
-
LSG low Z drive tdelay
After a commutation
2
-
10
µs
-
HSG HiZ sink current
VHSG=VSP t > 10 µs
-
-
150
mA
-
LSG HiZ source current
VLSG=VSM, t > 10 µs
-
-
150
mA
0.3
-
1.1
V
Overcurrent sensing
IlimThresh
Range of Ilim Trthresh
-
Vilim
Engagement of the current limiting
VlimitTreshold = 1 V w.r.t. VM2p5
Vlim*
3.0
-
Vlim*
5.0
V
Vitrip
Start of cycle by cycle current
limiting
-15%
Vlim *
6.0
+15%
V
Vilim
Anti-shoo through
PVGS_ON
PFET gate voltage that will
block NFET enhancement
-2.5
-
-
V
PVGS_OFF
PFET gate voltage that will
allow NFET enhancement
-
-
-3.5
V
22/64
Doc ID 13875 Rev 2
TDA7572
Table 11.
Electrical specifications
Gate drive and output stage control (continued)
Symbol
Parameters
Test conditions
Min.
Typ.
Max.
Units
NVGS_ON
NFET gate voltage that will
block PFET enhancement
2.5
-
-
V
NVGS_OFF
NFET gate voltage that will
allow PFET enhancement
-
-
3.5
V
Min.
Typ.
Max.
-15 %
2.45/
(3*Riset)
+15 %
-15 %
15
+15 %
4.3.7
Diagnostics
Table 12.
Diagnostics
Symbol
Parameters
Test conditions
Units
Turn-on diagnostics/ Power-up diagnostics
ITEST
Test current for short/open
Ri set = 56ohm
mA
RISET allowed range
-
5.6
-
-
ohm
Short threshold to lower
supply rail
-
-
-
-Vs +1
V
Normal operation
thresholds
-
-Vs+2
-
-Vs+5.5
V
-
Short to supply
-
-Vs+8
-
-
V
-
Shorted load
-
-
6
mV
-
Normal load
-
0.025
-
1
V
-
Open load
-
2
-
-
V
-
Test charge current
-
-30 %
10 µA
+30 %
µA
Test time
-
60
80
100
ms
VLSSHRT
VNOP
tTEST
Permanent diagnostics
VoffACT
DC offset detected
-
±3
-
-
V
VoffACT
DC offset not detected,
normal operation allowed
-
-
-
±1.2
V
Temperature
TWARN
Chip thermal warning
-
135
150
165
°C
TWH
Chip thermal warning
hysteresis
-
3
5
7
-
TSH
Chip thermal shutdown
-
155
160
175
°C
Shutdown hysteresis
-
3
5
7
°C
TEW
External thermal warning
-
-10 %
VDIG *.4
+10 %
V
TEWH
External thermal warning
hysteresis
-
Vdig*0.0
30
-
Vdig*0.
044
V
-
Doc ID 13875 Rev 2
23/64
Electrical specifications
Table 12.
TDA7572
Diagnostics (continued)
Symbol
Parameters
Test conditions
Min.
Typ.
Max.
Units
TES
External thermal shutdown -
-15 %
VDIG
*0.36
+15 %
V
TESH
External thermal shutdown
hysteresis
Vdig*
0.032
-
Vdig*
0.046
V
Supply current sense
VSSenT
Supply sense trip voltage
-
16
20
25
mV
-
AOUT levels that allow
sensing of supply current
-
-
-
3
V
-
Duration of AOUT under
threshold to allow supply
current sensing
-
-25 %
80
+25 %
ms
Issenp
Input bias current
-
200
-
700
µA
IssenM
Input bias current
-
-500
-
500
nA
Min.
Typ.
Max.
Units
4.4
Voltage booster
Table 13.
Voltage booster
Symbol
Parameters
Test conditions
Current mode control topology
BSTDCMAX
Max duty cycle
-
-
-
88
%
BSTDCMIN
Min duty cycle
-
0
-
-
%
Vref
-
-8 %
2.5
+8 %
V
-
-200
-
200
nA
BSTREF
IBIASBSTREF Vsense input bias current
VSENSE_UL
Vsense pin allowed voltage
range
-
-0.6
-
58
V
BSTVGain
Voltage-error gain
Duty cycle/BSTVSense
-
0.4
0.8
1.2
% D.C.
per mV
-
55
-
65
% D.C.
BSTDCNOM Nominal duty cycle
Csense_UL
Csense pin allowed voltage
range
-
-0.6
-
58
V
Csense gain
Csense gain
Duty cycle / Csense
-
0.120
-
0.350
% D.C.
per mV
CsenseTrip
limit trip point
-
0.220
-
0.440
V
Soft-start step period
not yet tested (to be
confirmed)
-
-
3
-
ms
Soft start steps
-
-
16
-
-
TSS
-
24/64
Doc ID 13875 Rev 2
TDA7572
Table 13.
Symbol
Electrical specifications
Voltage booster (continued)
Parameters
Test conditions
VOH_BST
BST gate high voltage
Isource = 0.5 A
Isource = 20 mA
VOL_BST
BST gate low voltage
Isink = 0.5 A
Isink = 20 mA
4.4.1
Digital to analog converter
Table 14.
Digital to analog converter
Symbol
Parameters
Test conditions
Min.
Typ.
Max.
Units
7
9.2
-
-
V
-
-
1.75 V
0.080
V
Min.
Typ.
Max.
Units
80
90
-
dB
-
Dynamic range at
-60 dBFS
At output of analog filter
-60dBFS input 1KHz sine tone
-
Noise floor
At output of analog filter after >
25 ms of –97dBFS input 20-20 kHz
flat
-
-
20
µV
-
THD+N
at maximum useful input
level
Input = -1.5 dBFS
The DAC output is limited to
prevent operation in regions of
degraded DAC performance. This
spec represents the performance
at this maximum practical value
-
-
-60
dB
-
Silent Mute
Must engage after 25 mS of <96 dbFS input signal
20
30
ms
-
Differential output voltage
Magnitude of –1.5 dBFS sine,
1 kHz
-10 %
2.1
+10 %
Vrms
-
Output resistance
-
1.8
2.5
3.0
k
Doc ID 13875 Rev 2
25/64
Electrical specifications
TDA7572
4.4.2
I/O pin characteristics
Table 15.
I/O pin characteristics
Symbol
Parameters
Test conditions
SCL/CLIP_L pin leakage
current
ISCL/CLIP_L
Min.
Typ.
Max.
Units
-15
-
15
µA
1
-
-
mA
-
1.5
V
-
ISCL/CLIP_L SCL/CLIP_L pin sink
VSCL/CLIP_L < 375 mV
-
VINL
-
-
VINH
-
2.3
-
-
ADDR0 ADDR1 threshold low
-
-
-
1
-
-
ADDR0 ADDR1 threshold high -
4
-
-
-
4.4.3
Operational amplifier cells
Table 16.
Op. amp. cells
Symbol
Parameters
Int_OLGain
Test conditions
V
Min.
Typ.
Max.
Units
Open loop voltage gain
Guaranteed by design
80
-
-
dB
PSRR
VSP power supply
rejection
PSRR = 20*log10
(Vsp/ = F < 10 kHz VSP ripple =
1 Vrms); Guaranteed by design
-50
-
-
dB
Int_Voff
Input offset voltage
Guaranteed by design
-3
-
3
mV
Int_ibias
Input bias current
Guaranteed by design
-
-
500
nA
Min.
Typ.
Max.
Units
4.4.4
Shunt
Table 17.
Shunt
Symbol
Parameters
Test conditions
Source current
-
70
100
130
µA
Isink
Sink current
-
70
100
130
µA
Vsd
Shunt drive current
activation Vs. Mute pin
voltage
(the shunt current is
sourced when Vmute is
lower than the threshold).
-
0.8
-
1.2
V
Vsdh
Shunt drive current
activation hysteresis
-
80
-
140
mV
Isource
26/64
Doc ID 13875 Rev 2
TDA7572
4.4.5
Electrical specifications
Application information
These are required parameters of the overall operation of the TDA7572 IC in its application
circuit and will form the overall functional testing for TDA7572
Table 18.
Symbol
Analog operating characteristics
Parameters
Min.
Typ.
Max.
Units
1 W, 100 Hz, VSP = 14.4 V
Rl = 2 ohm
Only modulator (1)
-
-
0.5
%
-
4W VCC = 14 V and VCC = 42 V
FR =100 Hz (1)
-
-
0.3
%
-
50 W FR =1 kHz VCC = 42 V
-
-
0.4
%
-
-
400
µVrms
THD+Noise
Test conditions
V(1)
-
Output noise
VSP = 14.4
-
Output offset
VCC = 14.4 V
VCC = 42 V
-100
-200
0
0
100
200
mV
-
Output offset
Offset modulator only (VCC =14.4 V)
-70
0
70
mV
1. Note: the measure is affected by the testing board noise.
Doc ID 13875 Rev 2
27/64
I2C and mode control
5
TDA7572
I2C and mode control
The Mode1 and Mode0 pins are used to enable TDA7572. These perform the function of
bringing the IC out of standby (typically handled by a single standby pin on most audio IC's)
as well as determining if the I2C bus is active or if power-up Diagnostics shall automatically
occurs.
The Auto-mute voltage pin is used to provide an under-voltage-lockout for the IC. Using a
resistor divider between V2P5 and SVR a series of comparator prevent the IC from powerup further until sufficient voltage is present at VSP and SVR (equal to GND) in the split
supply case. Once this voltage requirement is met, the chip is forced into mute (a special,
direct form of mute that does not use or act upon the MUTE pin) under a second, higher
voltage threshold is met. At this point the IC performs its normal power-up, controlled by the
state of the MODE pins and the various configuration pins. Refer to the under-voltage
lockout (UVLO) section of the documentation for details on these thresholds.
The Auto-mute voltage pin is also used to provide an over-voltage shutdown based on
absolute voltage of VSP-VSM.
Table 19.
Power-up mode control
Mode1
Mode0
0
0
Standby, or “Off”
1
No I2C bus mode
TDA7572 enabled
Configuration defaults read from pin
I2C disabled
Power-Up-Diagnostics disabled
1
I2C bus mode
TDA7572 enabled
I2C enabled
Power-Up-Diagnostics disabled
TDA7572 enabled
Configuration defaults read from pins
I2C disabled
Power-Up-Diagnostics enabled
0
DIAGNOSTIC mode
TDA7572 enabled
Configuration defaults read from pins
I2C disabled
Power-Up-Diagnostics enabled
0
1
1
State/function
When I2C bus is active, determined by the Mode0 and Mode1 pins, any operating mode of
the IC may be modified and diagnostics may be controlled and results read back.
28/64
Doc ID 13875 Rev 2
I2C and mode control
TDA7572
The protocol used for the bus is the following and comprises:
●
a start condition (S)
●
a chip address byte (the LSB bit determines read / write transmission)
●
a subaddress byte
●
a sequence of data (N-bytes + acknowledge)
●
a stop condition (P)
Addresses
Chip address
Subaddress
MSB
S
A
LSB
A A A A A A R/W ACK
MSB
X
Data [7:0]
LSB
X I A A A A
MSB
LSB
A ACK
DATA
ACK P
S = Start
R/W = "0" -> Receive-Mode (Chip could be programmed by µP)
"1" -> Transmission-Mode (Data could be received by µP)
I = Auto increment - when 1, the address is automatically increased for each byte transferred
X: not used
ACK = Acknowledge
P = Stop
MAX CLOCK SPEED 500kbits/s
2
The I C address is user determined by pins ADDR1 and ADDR0. See table below:
I2C chip address
Table 20.
MSB
LSB
A6
A5
A4
A3
A2
A1
A0
R/W
0
1
0
0
0
ADDR1
ADDR0
X
Write procedure:
Two possible write procedures are possible:
Table 21.
1.
without increment: the I bit is set to 0 and the register is addressed by the subaddress.
Only this register is written by the data following the subaddress byte.
2.
with increment: the I bit is set to 1 and the first register read is the one addressed by
subaddress. Are written the register from this address up to stop bit or the reaching of
last register.
Example of write instruction with increment
-
Device
Address
R/W
S
0011000
0
Register
Address
A
ADDR
DATA 1
A
MS1
A
LS1
DATA 2
A
Doc ID 13875 Rev 2
MS2
A
LS2
DATA n
A
MSn
A
LSn
A
P
29/64
I2C and mode control
TDA7572
Read Procedure:
Two possible read procedures are possible:
1.
without increment: the I bit is set to 0 and the register is addressed by the subaddress
sent in the previous write procedure. Only this register is written by the data following
the address.
2.
with increment: the I bit is set to 1 and the first register read is the one addressed by
subaddress sent in the previous write procedure. Are written the register from this
address up to stop bit or the reaching of last register.
Example of read instruction with increment and previous addressing by write instruction and
restart bit (Sr).
Table 22.
-
Example of read instruction with increment
Register
Address
Device
R/W
Address
S 0011000
0
A
ADDR
-
Device
R/W Address
A Sr 0011000
1
DATA 1
DATA 2
DATA n
A MS1 A LS1 A MS2 A LS2 A MSn A LSn NA P
In the following tables are reported the meaning of each I2C bus present in the device.
30/64
-
Doc ID 13875 Rev 2
I2C and mode control
TDA7572
5.1
Input control register
Subaddress: XXI00001.
Table 23.
Input control register
MSB
LSB
Function
D7
D6
D5
D4
D3
D2
D1
D0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
1
1
1
1
0
0
0
1
Power-up default, I2C
enabled
Read
from
PLL/Gain
pin
0
Power-up default I2C
disabled
AttackSel
(pin)=1  [11]
AttackSel
(pin)=0  [10]
AttackSel
(pin)=1  [11]
AttackSel
(pin)=0  [10]
CompEnable
(pin)=1  [01]
CompEnable
(pin)=0  [00]
Mute
1
0
0
1
0
0
1
1
0
0
1
1
0
0
0
1
1
0
1
1
Mute
Play
INLEVEL0
Low Gain
High Gain
Gain table
Compressor disabled
THD=0.02; Nb. step=1
THD=3.0; Nb. step=2
THD=0.02; Nb. step=1
THD=3.0; Nb. step=2
THD=5.0; Nb. step=3
Not used
Release
(400kHz clock)
20.48 ms
40.96 ms
81.92 ms
163.4 ms
0
1
0
1
Attack
(400kHz clock)
160 µs
320 µs
640 µs
1.28 ms
0
1
0
1
Doc ID 13875 Rev 2
31/64
I2C and mode control
5.2
TDA7572
Faults 1 register
Subaddress: XXI 00010.
Table 24.
Faults 1 register
MSB
LSB
Function
D7
D6
D5
D4
D3
D2
D1
D0
R/W1TC
R/W1TC
R/W1TC
R/W
R/W1TC
R/W1TC
R/W1TC
R/W1TC
0
0
0
0
0
Power-up default
0
1
GNDshort
Short to ground
detected
VCCshort
0
1
0
1
0
1
Short to a “Vcc” detected
Open/offset
Open load detected
during
LOADshort
Short across the load
detected
DiagnENB
Diagnostic disabled or
finished
To run the
Diagnostic/diagnostic
in progress
0
1
UVLO flag
UVLO event
Not used
Not used
32/64
Doc ID 13875 Rev 2
I2C and mode control
TDA7572
5.3
Faults 2 register
Subaddress: XXI 00011.
Table 25.
Faults 2 register
MSB
D7
LSB
D6
D5
D4
D3
D2
D1
D0
R/W1TC
R/W1TC
R/W1TC
R/W1TC
R/W1TC
R/W1TC
0
0
0
0
0
0
0
1
Function
Power-up
default
Clip
Clipping of modulator
and/or preamplifier
Offset
0
1
0
1
Offset detected
IsenTrip
Power supply current
threshold trespass
IoutTrip
Output stage current
limiting has been enabled
0
1
ExtTwarn
External thermal warning
threshold trespassed
0
1
TJwarn
Internal thermal warning
threshold trespassed
0
1
Not used
Not used
Doc ID 13875 Rev 2
33/64
I2C and mode control
5.4
TDA7572
Control register
Subaddress: XXI 00100.
Table 26.
Control register
MSB
LSB
Function
D7
D6
D5
D4
D3
D2
D1
D0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0
0
0
0
1
0
1
0
Power-up default I2C
enabled
0
0
0
0
1
SDA/SCR_ENB
1
0
Power-up Default I2C
disabled
0
1
0
1
0
1
Mute speed
Slow Mute
Fast Mute
OffsetENB
Enable the offset
detection
PassFET Control ENB
Enable the SCR
intervention
BOOST
0
1
Enable the step-up
L/R
Read left channel from
I2S
Read right channel from
I2S
0
1
Fratio1
Fs = 96 kHz
Fs= 192 kHz
0
1
Fratio0
Bass range digital input
Fs= 38 to 48 kHz
Full band digital input
(Fs=96 or 192 kHz
selectable by Fratio1)
0
1
DACEnb
0
1
34/64
Enable DAC operation
Doc ID 13875 Rev 2
I2C and mode control
TDA7572
5.5
Modulator register
Subaddress: XXI 00101.
Table 27.
Modulator register
MSB
LSB
Function
D7
D6
D5
D4
D3
D2
D1
D0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0
1
1
0
0
1
0
Power-up default I2C disabled
0
1
0
0
0
SCL/InLevel1
pin
1
Power-up default I2C enabled
SHUNT
0
1
Turn-on shunt
Not used
INLEVEL1
0
1
High level couple
DAC synchronization
Synchronize the modulator with
the DAC
0
1
SVR
0
1
Turn On the charge of SVR
Tristate
Tristate modulator
0
1
0
0
1
1
PWMClock
55 kHz
110 kHz
220 kHz
110 kHz
0
1
0
1
Doc ID 13875 Rev 2
35/64
I2C and mode control
5.6
TDA7572
Testing register
Subaddress: XXI 00110.
Table 28.
Testing register
MSB
LSB
D7
D6
D5
D4
D3
D2
D1
D0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0
0
0
0
0
1
0
1
0
1
Function
Power-up
default
Or ZC
(nIN xnor pIN) or (nOUT xnor pOUT)
are put on the clipping output
Ramp
Generate a ramp on the compressor
gain
TestDriving
Turn off limitation of driving current for
the external MOS
Fast
All time constant used in the logic
block are divided by 100
0
1
Not used
Not used
36/64
Doc ID 13875 Rev 2
TDA7572
Input stage and gain compressor
6
Input stage and gain compressor
6.1
Input stage
The input stage accepts differential analog audio and provides a single ended output that is
referenced to SVR, a slowly changing reference signal that is close to VCC/2. This signal is
present on the pin 6 (SVR). Four input stage gains are selectable, chosen such that input
signal levels of either 2 VRMS, 2.6 VRMS, 7 VRMS, or 9.7 VRMS will provide full scale
unclipped output swing of this stage.
The variable gain is realized by a single ended input attenuator (with respect to SVR), such
that both differential and common-mode voltages are attenuated, and by, mean of a
reconfiguration of the Op-Amp feedback.
These are controlled by two bits, one controlling the input attenuator, and the other
controlling the Op-Amp configuration. The bits INLEVEL0 in the InputControl register
(register addr 1, bit 1) and INLEVEL1 in the Modulator register (register addr. 5, bit 2)
determine the gain selection. The default value of INLEVEL0 and INLEVEL1 bits are
determined by the voltage levels at power-up on pins PLL/INLEVEL0 (pin 63) pin and
SCL/INLEVEL1 (pin 62) respectively allowing gain selection without the requirement of an
I2C bus. INLEVEL0 controls the input attenuator, and INLEVEL1 controls the configuration
of the feedback around the Op. Amp.
INP - pin 12
: positive input
INM - pin 13
: negative input
AOUT - pin 14
: output
SCL/INLEVEL1 - pin62
: gain selection bit 1
PLL/INLEVEL0 - pin63
: gain selection bit 0
This stage is powered from ±2.5Volts, centered around SVR. Output swing is nominally ±2
volts. The input common mode range is a function of the gain setting, the electrical
parameters section must be consulted for details. It is expected that the inputs will be ac
coupled, and because of this consideration must be given to the rate of change of SVR, as
rapid changes to SVR could cause the inputs of this amplifier to run out of common mode
range. i.e. the input decoupling capacitors can not charge fast enough to keep up with SVR
6.2
Gain compressor
A gain compressor is integrated in the front end of this stage, which provides up to 16dB of
differential attenuation in approximately 0.5dB steps, varying somewhat depending on gain
configuration. Compressor aggressiveness is programmable by the I2C data/AttackSel pin
(providing a choice from two attack-time/decay-time pairs) in non-I2C bus mode, or by I2C
bus with 2 bits each for attack and decay and 2 bits for the distortion-to-attenuation table.
These are bits ATTACK[1:0], DECAY[1:0], and TABLE[1:0] in the InputControl register. The
ADDR1/CompEnable pin is used in non-I2C mode to enable or disable gain compression
entirely.
The gain compressor operates by monitoring the estimated in THD due to clipping, overmodulation or over-current and commanding a change in the input attenuation based on the
THD estimate. The input attenuator has 32 discrete steps. THD is estimated by measuring
the time period between zero crossings where there is no clipping and the time when there
Doc ID 13875 Rev 2
37/64
Input stage and gain compressor
TDA7572
is clipping during that period. The THD estimate is calculated from the ratio between these
times. Clipping means are any of the following conditions occurred: maximum modulation
reached, output current limiting active, or voltage clipping at the AOUT pin. These are used
to estimate THD, which is then mapped to a desired number of discrete steps of gain
reduction. Attenuation is then changed at the next zero crossing of the signal at the Input
Stage block
The attack time sets the minimum time allowed between gain reductions. At low frequency
signals, where the time between zero crossings is greater than the attack time, the attack
rate is dictated by the signal frequency, rather than this setting. Similarly, the decay time sets
the minimum time allowed between gain increases, with the same caveats about rate
dictated by the signal frequency.
The major tuning control here is the distortion-to-attenuation lookup table. It will determine
how aggressively to operate and thus the relative amount of audible artifact. Decay time
adjustment can be varied for audible effect and to mange average power.
Following are reported the correspondence between I2C bus registers and coefficients for
Attack and decay time. The first table reports the one for compressor setting:
6.2.1
Setting in I2C bus mode
GainTable[1:0]: Selects the distortion versus gain step size table to be used, including the
ability to disable the gain compressor.
Table 29.
Distortion versus gain step size
Gain table [1:0]
Pseudo THD,% / T2/T1 ratio
00
Number of gain steps
Gain compressor disabled
01
0.02
3.0
1
2
10
0.02
3.0
5.0
1
2
3
11
0.02
3.0
5.0
15.0
1
2
3
4
RELEASE[1:0]: Sets the maximum release rate of the gain compressor according to the
table below:
Table 30.
Sets the maximum release rate of the gain compressor
Release [1:0]
Clock counts
Nominal time at 400 kHz clock
00
213
20.48ms
01
214
40.96ms
10
15
81.92ms
16
163.4ms
11
38/64
2
2
Doc ID 13875 Rev 2
TDA7572
Input stage and gain compressor
ATTACK[1:0]: Sets the maximum Attack rate of the gain compressor according to the table
below:
Table 31.
Sets the maximum attack rate of the gain compressor
Attack [1:0]
Clock counts
Nominal time at 400 kHz clock
00
2
6
160 µs
01
27
320 µs
10
2
8
640 µs
2
9
1.28 ms
11
Setting in NOI2CBUS mode:
I2CDATA/AttackSel - pin 51 -> Attack/release rate selection
ADDR1/CompEnable - pin 54 -> Gain compression effort selection
Table 32.
6.2.2
Attack/release rate and gain compression effort selection
Input pin/value
DGND
VDIG
Pin 51
Attack[1:0] = “10”
Release[1:0] = “10”
Attack[1:0] = “11”
Release[1:0] = “11”
Pin 54
GainTable[1:0]=”00”
GainTable[1:0]=”01”
Soft-mute function, without pre-limiter
Well-behaved over-modulation protection and current-limiting allow this IC to not require a
pre-limiter before the modulator. This allows the amplifier to always take advantage of the
available supply voltage. A limited output voltage can be done in a crude manner by using
AOUT's max output swing, and counting on its clipping signal to drive the compressor.
A soft mute/unmute is incorporated at AOUT. It works by slowly muxing AOUT from the input
signal to SVR. In this way, dc offsets occurring in any upstream stages are kept inaudible.
The mux slew time is determined by the voltage slew rate at the MUTE_L pin (pin 10), which
is asserted low. Mute can by driven either be by external means, or controlled by I2C
command.
The MUTE bit, present in the input control register (D0, InputControl register), controls
muting by discharging or charging the MUTE_L pin. The default value for this bit for NOI2C
mode is 0 that lead to a charging of mute cap. Abrupt muting is available by use of the
MuteSpeed bit. When MuteSpeed is asserted, MUTE_L is rapidly charged and discharged
by a small resistance (approximately 500 ohms). In the pictures below are reported the two
application circuits and the internal circuitry of mute correspondent to.
Figure 3.
Mute by external command
100µA
External
Mute
Mute_L
AC00015
Doc ID 13875 Rev 2
39/64
Input stage and gain compressor
Figure 4.
TDA7572
Mute by I2C bus command
100µA
Mute_L
200µA
500Ohm
Mute and
not(MuteSpeed)
Mute and
MuteSpeed
AC00016
Note:
40/64
when the modulator is set in TRISTATE the mute pin is fast-discharged by the fast-mute
internal circuitry. When the modulator is take back out of TRISTATE the preamplifier is put in
play back by a fast un-mute transient.
Doc ID 13875 Rev 2
TDA7572
7
Modulator
Modulator
The modulator PWM is the main function of device. Two modulators are provided which are
operated independently but configured for bridged mono operations. They are synchronized
by virtue of the common clock that drives them and operate as a three-state modulator
(phase shifting PWM modulation type) when the audio is inverted going to one modulator.
This inversion is accommodated by a dedicated inverter block present between the InvIn
and InvOut pin.
Figure 5.
Modulator block diagram
RQ
R2
R1
MOD0
Aout
HB1Out
InvOut
Inv
VHB1OutF
MOD1
Diff -To S.E.
SVR
VHB2OutF
InvIn
MOD2
OSC
OSCOut
HB2Out
MOD1
R1
RQ
R2
AC00017
The above scheme reports the application circuits and internal block involved in the PWM
modulator. The analog signal is differential to single ended converted by the amplifier. The
signal obtained is inserted as current in the virtual ground of modulator MOD0. The
conversion is obtained trough R1 resistor. The same signal, output of AOUT, is inverted and
inserted in the virtual ground MOD1 through the resistor R1.
In order to obtain a PWM signal a square wave is inserted in both MOD0 and MOD1 through
the RQ resistor. The Gain of Modulator is equal to the ratio of R1/R2. In Order to choose the
value of RQ has to take into account the stability of modulator, guarantee if the following
relation is respected:
VP2.5 VAOUTmax VSP – VSVR
Equation 1 -----------------  ---------------------------------- + -----------------------------------RQ
R1
R2
Clocked PWM modulators using an integrated T-network double integrator are implemented.
The end user has the ability to trade distortion for EMI by switching faster or slower,
controlled by PWMClock[1:0] in the modulator register.
Doc ID 13875 Rev 2
41/64
Modulator
TDA7572
Table 33.
PWMClock table
PWMClock [1:0]
Ratio
Nominal frequency
00
FNOM/2
55 kHz
01
FNOM
110 kHz
10
FNOM*2
220 kHz
11
FNOM
110 kHz
Pulse injection is being used with the clocked PWM scheme to prevent missing pulses from
an over-modulation condition. The minimum pulse width is dynamically determined by
looking at the delay from the comparator output to the actual switching of the FET stage.
This delay is used to extend any pulses from the modulator that would otherwise be too
short. Circuitry is provided to keep the integrator hovering near the level at which limiting
first occurred, which prevents transients once we leave the over modulation condition. This
is done by summing in a current that is proportional to the amount of time that the pulse is
extended.
Since only three- state modulation is supported, it may prove necessary to slightly delay the
clock going to one modulator to prevent the noise from the switching of one modulator
affecting the second modulator when there is no audio input. This can be done with a small
RC on the clock feeding one modulator. The same result could be obtained adding the RC
on the feedback feeding one modulator.
The reference voltage of the modulator changes from SVR at it's input, to Vcc/2 at its output.
This allows output signal to be centered between the supply rails, increasing unclipped
output voltage swing by preventing asymmetric clipping. This is accomplished using the
LVLSFT pin, as described in the previous paragraph. It has been pointed out that there is
potential for abrupt transients at the output stage, as this scheme will attempt to have the
outputs track VCC/2, while it may be better for avoiding pops to have them rise slowly with
SVR. The end user needs to make this decision by making or not the connection between
HVCC and LVLSFT pin. Will not be present pop noise in a system with perfect symmetry
between the two modulators branch. Pop noise will rise with increasing of asymmetry.
7.1
FET drive
Gate drive circuits are provided to drive complementary external FETS. An internal regulator
to supply the low side gate drivers provides a voltage 10V above VSM. This fully enhances
the FETs without exceeding their VGS limits. A separate regulator 10V below VSP, is used
for the high side gate drivers.
Shoot-through is prevented by sensing VGS of each FET with a dedicated sense line
(GateSensing), and blocking the opposite FET turn-on if the active FET in a ½ bridge has a
|VGS|> |VThreshold|. This allows discrete components to be used to adjust gate charging
without concern over shoot-through.
The drivers are capable to provide high current for a short time (about 5 µs) and a lower
current after this time(~150 mA). This is done to give enough charge current at the
commutation and avoid short-cut overcurrent.
The VDS of the enhanced FET of each ½ bridge is used monitor current and detect
overcurrent condition. The sensed VDS signal is blanked such that sensing is only active
when the FET is enhanced and any turn on transients have settled. There are two type of
overcurrent intervention: current limitation, cycle-by-cycle limitation. The current limitation
42/64
Doc ID 13875 Rev 2
TDA7572
Modulator
consists in a clipping of current when the first threshold for VDS is trespassed. It is obtained
by sink or source current to the virtual ground of modulator integrator. The cycle-by-cycle
limitation is a strong limitation. If the second VDS threshold is trespassed for more than
about 2µs the half bridge is tri-stated. If this condition persists for more then four PWM
periods the modulator is definitely tri-stated. It is possible setting the threshold VDS voltage
for the current limiting by the pin IlimitThreshold: the first threshold is the value voltage value
of this pin (referred to VN2.5), the second one is the same value multiply by the factor 1.5.
7.2
Anti-pop shunt driver
The device is provided by a driver able to control an anti-pop shunt MOS which is
connectable in series or in parallel to the load. During the mute-to-play or play-to-mute
transition an external MOS is able to disconnect (MOS in series) or short (MOS in parallel)
the speaker in order to reduce the audible pop noise.
The shunt driver is able to source or sink a predefined current (see Table 17). The following
diagram reports the temporal behave of current at the shunt pin respect to the voltage on the
mute pin in NO I2C bus mode.
Figure 6.
Current sourced by the shunt pin in NO I2C bus mode
Vmute
Vsd+Vsdh
Isource
AC00018
In I2C bus mode it is possible to change the driver current direction only by change the bit
D0 of byte 5. When the bit is set to 1 the current is sourced. By default the current is
sourced.
Doc ID 13875 Rev 2
43/64
DAC
8
TDA7572
DAC
A one channel DAC is provided. A balance between die area and functionality has been
made - the interpolator function required for full bandwidth operation has been off-loaded to
an external DSP. This allows Bass-only operation of the DAC without any processing
assistance, while full bandwidth audio requires external interpolation assistance.
The DAC has a differential output:
●
positive output DAC1(32)
●
negative output DAC2(31)
On these pins are present a four level squared wave, composed by the differences of two
PWM wave have one an amplitude 16 times lower than the other. The output voltage on
DAC1 and DAC2 is compatible to the digital supply VDIG.
Figure 7.
DAC circuit diagram
CF
R=2.5k
R=20k
RF
INP
CF
RF=4.7k
INM
DAC2
SVR/DGND
AC00019
where is filtered by means of capacitors and put in the AOUT Differential to single-ended
input, as reported in the picture above. The maximum signal present output of converter is
1.4 Vrms. The setting to use for the Diff-to-SE converter is Gain= -3 dB
(INLEVEL1=0,INLEVEL0=0).
Communication is through a standard I2S port. I2C is available too.
Acting on the I2C Control registers it is possible turn-on the DAC (DACEnb) and choose the
configuration (Fratio(1:0). With Fratio = "00"/"01" the configuration is for bass only. The Input
sample frequency is 48 kHz (Fs). In case of Fratio = "10" the configuration is for full band.
The input sample rate for this case is 96 kHz (Fs) and the first x2 interpolator has to be
implemented off-line in the DSP. A well checked structure to realize could be the following:
Oversampling
Increasing word rate from Fs to 2Fs.
Filter
Type
Remez filter, half band
Taps, bit
57, 12
Attenuation
50 db attenuation out of 0.55 Fs
Coefficients It is an Half-Band filter then we have only 15
coefficients (see following)
Coefficients: -11,11,-16,22,-30,40,-53,69,-91,122,-168,247,-426,1300,2047,1300,….
44/64
Doc ID 13875 Rev 2
TDA7572
DAC
In case of Fratio = "11" the configuration is still for full band. The input sample rate for this
case is 192 kHz (Fs) and the first x4 interpolator has to be implemented off-line in the DSP.
For the first x2 interpolator could be used the precedent, for the second one should be used
the following:
Oversampling
Increasing word rate from 2 Fs to 4 Fs.
Filter
Type
Remez filter, half band
Taps, bit
7, 12
Attenuation 50db attenuation out of 0.77*(2 Fs)
Coefficients It is an Half-Band filter then we have only 3
coefficients (see following)
Coefficients: -190, 1199,2047,…
To implement the first interpolator are necessary 28 memory access, 14 sum and14 MAC
(multiply with accumulation) at rate Fs. For the second one are, instead, enough 4 memory
access, 2 sum and 2 MAC at rate 2 Fs. In the following schematic is reported the structure
for the two interpolator eventually to implement in the DSP.
Figure 8.
Two interpolator structure diagram
18
bit
19
bit
RAM
32x18bit
30
bit
34
bit
12
bit
18
bit
REG
ROM
16x12bit
AC00020
The I2S format is used to transfer audio samples:
Figure 9.
I2S format diagram
WS
LEFT
RIGHT
SCL
SDA
MSB
LSB
MSB
LSB
MSB
AC00021
Where the WS is a clock at frequency Fs(48,96,192 kHz) and discern which channel is
transferred, where the SCL is the interface clock at 64*Fs(3.07, 6.14, 12.29 MHz). The SDA
are the bit transferred, 32 for each channel. Only the first 18 bits are taken into account and
only one channel. The Control register bit L/R selects the channel amplified.
The internal clock used to clock the DAC logic is obtained from the PLL that lock to the I2S
clock present on pin SCL. In order to work the PLL needs a RC series network connected to
pin PLL/INLEVEL0 (pin 44). Optimal value are C=100 nF, R=33 Ohm with in parallel an 1.8
pF capacitance
Doc ID 13875 Rev 2
45/64
Step-up
9
TDA7572
Step-up
A current boost controller is provided to allow high power operation in the 14V automotive
environment. This is a clocked PWM, current mode control block that drives an external
NFET. Following is present the application circuits.
Figure 10. Step-up application diagram
14V
+14V
VSP
V14Sense
Coil
CSense
Step-Up
Regulator
R2
BSTGate
R1
BSTSource
BSTVSense
VSM
VSM
AC00022
In the Step-up implemented is present a current control loop and a voltage one to fix the
output voltage. On the pin BSTVSense is reported the voltage VSP except for the gain of
Step-up, here imposed by the ratio R1 and R2. To improve stability, response time and
inductor requirements, an inner current control loop has been implemented. The inductor
parasitic resistance will be an adequate current sensor, and it is expected that with an RC
could be cancelled the zero of the boost inductor. Instead of use the parasitic resistor of
inductor a series sensing resistor could be used. The current sensing is take out by the pins
V14Sense and Csense.
To avoid destructive startup currents, soft startup is provided which functions by increasing
the allowed current limit using 4 steps roughly 4 ms apart.
An overcurrent condition is declared if there is an extended period of high current.
Excessive current is detected (by monitoring the voltage across Csense and V14Sense
pins) for a period exceeding 20 ms, which are considered to be caused by a fault condition,
are detected as Csense exceeding a voltage threshold and are handled by forcing a restart
of the soft start sequence when over-current is declared. Following are reported the
threshold of current limiting.
46/64
Doc ID 13875 Rev 2
TDA7572
Step-up
Figure 11. Threshold of current limiting diagram
VV14Sense - VCSense
Vlimhmax, Vlimlmax
440mV
Vlimhmin
220mV
Vlimlmin
120mV
37V
AC00023
42V
Vo
The I2C bus register that is set for default to "habilitation" enables the step up. In case of 14
V operation or split supply the step-up and no I2C bus mode the step-up is disabled by
connects the BSTVSense pin to a reference of at least five volts over VSM.
During the testing phase the digital test mode is entered by put Csense pin at least 3V under
14V pin.
Doc ID 13875 Rev 2
47/64
Diagnostics
10
TDA7572
Diagnostics
Diagnostics are grouped into two categories, those performed only during standby, and
those available during amplifier operation.
When Mode[1:0] indicate the I2C is active, the RunDiag bit must be set (by an I2C write to
the Faults1 register) to initiate diagnostics.
When Mode[1:0]indicate the I2C is not active, the state of Mode[1:0] are further decoded to
determine if the diagnostics should be run automatically during power-up
Diagnostics performed during power-up (Power Up Diagnostic or PUD, sometimes called
"Turn-on-diagnostics") are:
1.
Output shorted to ground
2.
Output shorted to Vs
3.
Shorted transducer
4.
Open Transducer
During operation the following conditions are continuously monitored:
1.
DC offset across the speaker
2.
Die temperature
3.
External temperature
4.
Output Clipping
5.
Output overcurrent
6.
Power supply overcurrent
Faults are reported in a simple manner for bus free operation. The open drain WS/Clip_L pin
asserts when clipping occurs, and the Address0/Fault_L pin asserts if any there are any
other faults. In case of bus free operation the Address0/Fault is the logical OR of all fault
conditions. When I2C bus is present, one can read detailed fault status, as well as control
the diagnostics being performed via TDA7572's registers, Address0/Fault_L is used to
determine which one has to be the I2C bus Address0 of this IC or, in case of DAC operation,
it is used to assert when clipping occurs. In this case the Address0 of I2C bus address is
automatically set to zero, which implies that only two TDA7572 can be addressed. In any
Mode case a clipping output is present.
The detailed procedure implemented to manage these faults follows:
10.1
Faults during operation
10.1.1
DC offset across the speaker
I2C bus: If the module of VHOUTF1 - VHOUTF2 > 3Vfor more then 100ms the Offset bit in
register Faults2 is set and the external FET's are tristated. The bit is cleared using the
W1TC procedure. Resetting the bit removes the tristate mode and modulator operation is
restored
No I2C bus: Operation is as above except the fault is also reported by asserting the
Address0/Fault_L pin. In order to restart the system is necessary to pass through standby
mode.
48/64
Doc ID 13875 Rev 2
TDA7572
10.1.2
10.1.3
10.1.4
10.1.5
Diagnostics
Die temperature
●
I2C bus: The Twarn bit in register Faults2 bus register is set when the first threshold is
exceeded. If the second threshold is exceeded the SCR is enabled (only if the
PassFETctrl bit is set to one) which allows the external power switch to latch off, and
can only be restarted by removing and reapplying power. Twarn is cleared using the
W1TC procedure.
●
No I2C bus: Operates as above, except the non-latched version (real-time version) of
the Twarn bit is reported on the Address0/Fault_L pin. The value of PassFETctrl is
determined by the SDA/SCR_Enb pin, which is read at power-up.
External temperature
●
I2C bus: The ExtTwarn bit is set if the voltage at the NTC pin exceeds the first
threshold. If the second threshold is exceeded the SCR is enabled (only if the
PassFETctrl register is set to one). ExtTwarn is cleared by the W1TC procedure
●
No I2C bus: Operates as above, except the non-latched version (real-time version) of
ExtTwarn register is reported on the Address0/Fault pin. The value of PassFETctrl bit is
determined by the SDA/SCR_Enb pin, which is read at power-up
Output clipping
●
I2C bus: The Clip bit in the Faults2 register is set when the clipping detected. The Clip
bit is cleared by the W1TC procedure. Clipping is detected if there is maximum
modulation or over current control at the modulator, or if the AOUT pin clips.
●
No I2C bus: The instantaneous value of clipping, as defined above, is reported on the
SCL/CLIP_L pin. The pin is pulled low during a clipping event (assertion level low).
●
DAC Enabled: To handle the case when the DAC is in use and to meet the requirement
of a physical clipping signal, the clipping signal is brought out to the Addr0/Fault pin
Output over-current
●
I2C bus: The output current is clipped/limited by pulse injection into the modulator when
the qualified VDS of the active FET exceeds the first threshold, at the same time the
IoutTrip bit is set. If the second threshold is exceeded the current is cycle-by-cycle
limited by switching the FET's off after few microsecond. If the cycle-to-cycle limitation
is present for more then 4 cycle the SCR is enabled (only if the PassFETctrl register is
set to one) and the external FET are tristated. In case of the SCR is disabled the
external FET are not tristated and the limitation still going. The register is cleared by the
W1TC procedure.
●
No I2C bus: In addition to the above, the clipping out pin is engaged by the current
limitation. The value of PassFETctrl bit is determined by the SDA/SCR_Enb pin, which
is read at power-up
Doc ID 13875 Rev 2
49/64
Diagnostics
10.1.6
10.1.7
TDA7572
Power supply overcurrent
●
I2C bus: The bit IsenTrip is set when the voltage between the ISSENP and ISSENM
pins exceeds the threshold. Also, the power control SCR is turned on (only if the
PassFETctrl register is set to one). IsenTrip is cleared by the W1TC procedure.
●
No I2C bus: In addition the above, the non-latched version of IsenTrip register is
reported on the Address0/Fault_L pin. The value of PassFETctrl bit is determined by
the SDA/SCR_Enb pin, which is read at power-up:
●
NOTE: The Output current is monitored only when the output signal is in the +/-1.2V
(see offset detector specification) range for more then 100ms. When this condition is
reached a switch present between ISSENM and ISSENP is switched off. Normally this
switch shorts the ISSENM pin to the ISSENP, allowing external filter caps to used to
condition the current sense signal.
Fault handling
Table 34.
Fault handling
Fault
1st Threshold (Bus mode: I2C/No I2C)
2nd Threshold
– Latch the offset bit
– Tristate the modulator
DC offset
– Latch the offset bit and Fault pin
– Tristate the modulator
– Latch the Twarn bit
Die temperature
Output clipping
– Latch the Twarn bit
– Assert the fault pin
– Latch the Clip bit
– Assert the SCL_CLIP_L (if no DAC)
– Assert the Address0 (if DAC)
The SCR is activated if enabled
-
– Latch the Clip bit
– Assert SCL_CLIP_L
– Latch the IsenTrip bit
– Clip the output current by modulator
injection
Output
overcurrent
– Latch the IsenTrip bit
– Clip the output current by modulator
injection
Cycle-to-cycle Current limiting is
activated.
If the cycle-by-cycle limitation is
present for more then four PWM
cycles the SCR is activated if the
SCR is enabled and the output FET
are tristated. If the SCR is disabled
the cycle-by cycle limitation keep
going.
– Latch the IoutTrip bit
– The SCR is activated if enabled
Power supply
overcurrent
Note:
50/64
– Latch the IoutTrip bit
– Assert the Fault pin
– The SCR is activated if enabled
-
in legacy mode (no I2C bus) the Output over-current warning information is not reported on
the fault pin, while is present on the clipping detector output pin.
Doc ID 13875 Rev 2
TDA7572
Diagnostics
Events that put in tri-state the Modulator:
–
Diagnostic on
–
Offset detection
–
Output over-current second threshold trespassed
Events that enable the Fault Pin without I2C bus:
–
Diagnostic Fault
–
Junction thermal warning
–
External thermal warning
–
Supply current over-threshold
–
Offset detection
Events that enable the SCR:
10.1.8
–
Over-temperature protection
–
Output over-current second threshold trespassed
–
Supply current over-threshold
Faults during power-up:
This is a power-up diagnostic useful to detect: load short to ground, load short to supply,
short across the transducer, open transducer. The PUD could be performed with and
without I2C bus.
●
I2C bus: setting the bit 4 of Fault1 register the diagnostic begin. The capacitor TestC is
then charged by a thevenin circuits with R = 155 k and supply equal to 1.75 V. The
value of capacitor is choose in order to have an audible charge ramp and at the same
time in order to have an acceptable charge time. The diagnostic time start when the
TestC pin reaches the 98 % of full charge. During the diagnostic time of 100 ms a
current equal to
2.45 I = ----------------------3  RISet
The drop across the load produced by this current is continuously monitored. A fault is
detected if the drop and/or the absolute value of pin HB1Out and HB2Out are abnormal
for the full 100 ms period set when a fault is detected the correspondent bit in the Fault1
register is set and the diagnostic keep running until the fault is present. In case no fault
is detected after the 100 ms period the capacitor is discharged and the current on the
load is reduced down to zero. When this current is at the 2 % of is nominal value the bit
4 of Fault1 register is set to zero. Pulling this register the operator could understand the
state of diagnostic. Note that during diagnostic cycle the output FET are in tristate.
●
No I2C bus: The operation of diagnostic is equal to the one with I2C bus. The only
differences are about the habilitation, which is selected by the mode, and the assertion
of fault presence, which is done trough the addr0/Fault pin. At the end of diagnostic the
Fault pin is for sure low and the external FET start to commute.
These are the thresholds to take into account for short to ground and short to supply:
Voltage threshold
SGND
VSM
VSM+1V
Normal
operation
X
VSM+2V
Doc ID 13875 Rev 2
VSM+5.5V
X
SVCC
VSM+8V
VSP
51/64
Diagnostics
TDA7572
These are instead the thresholds to take into account for the short and open transducers
with some example with a predefined current:
-
52/64
SL
X
Normal load
X
OL
Voltage threshold
-
6 mV
20 mV
1
2
-
Itest = 14 mA
-
0.4 
1.43 
71 
143 
-
Itest = 140 mA
-
0.04 
0.14 
7.1 
14.3 
-
Doc ID 13875 Rev 2
TDA7572
11
Oscillator
Oscillator
A common clock is needed to run all switching blocks at one frequency to avoid beating. The
internally generated clock is used for the PWM modulators and to run the dc-dc converter.
To blur the EMI spectrum, sub-audible frequency dither incorporated.
●
When the DITH-sel pin is logic gnd then the internal oscillator operates without dither.
●
With a cap there is ±100UA dithering functions
●
Putting DITH-sel to VDIG allows an external clock to be accepted from CLKin-out at 4X
the selected frequency
●
Clock out is referred to VP2.5 and VM2.5, while external clock input is referred to
DGND and VDIG
●
External CLKin-out is always active. When DITH-sel is different to VDIG on this pin is
present a 4X modulator frequency at digital level.
The dither acts to span the intermodulation products present around multiple of switching
frequency. Dither the modulator frequency means make it slowly changing around a nominal
value. In case of a capacitor is connected to the DITH-sel pin a triangular drop is present
across it and the modulator frequency value follows these behave. The maximum value
reaches by it is the nominal value plus 10 %, while the minimum value is nominal one minus
10 %. This pick frequency values are reached when the DITH-sel pin reach the maximum
voltage value. The value of capacitor is involved in the ratio of variation of modulator
frequency, provided that it acts on triangular wave frequency.
In case of DAC operation the modulator frequency of PWM digital out of this component is
lock to the I2S input frequency, which is different from the analog modulator frequency
imposed by the described oscillator. No high value intermodulation product are generated
by difference of this frequency because the presence of filter between DAC out and Diff-toSE input. However a multiple frequency of DAC could be imposed to analog modulator by
the CLKin-out pin. In this case no dither can be introduced.
Doc ID 13875 Rev 2
53/64
Under voltage lock out (UVLO)
12
TDA7572
Under voltage lock out (UVLO)
The UVLO lock at the voltage references value used to run the device. If some of them are
not in the rate band the system is put in tristate or in standby. The Auto-mute Voltage Setting
pin (pin56) voltage is used to define the limits of this voltage references.
List of monitored pin:
1.
MODE0 and MODE1 voltage value
2.
VSP-VSM voltage difference
3.
SVR voltage value
4.
VSP-SVR or VSR-VSM voltage difference
5.
V14 voltage value
In the UVLO could be defined four blocks:
12.1
–
VSP - UVLO
–
VP2.5/VM2.5 UVLO
–
V14 - UVLO
–
SVR - UVLO
VSP-UVLO
This block monitors the VSP-VSM drop and eventually moves the modulator in mute or in
tristate. The limits imposed by the VSP-UVLO block are principally three:
1.
an adjustable limit on the minimum supply/drop
2.
an adjustable limit on the maximum supply/drop
3.
an absolute limit on the maximum supply
The adjustable limits are obtained by means of the reference voltage present on the
AutomuteVSetting pin, which is fixed by means of a ladder resistor of R1 and R2 between
VP2.5 and SVR.
The comparators that sense the voltage drop for the auto mute are provided of hysteresis.
An hysteresis is still present for the auto-tristate and expressed in the spec as two different
thresholds that are function of reference voltage and slope polarity.
12.2
V14 - UVLO
This block monitors the V14-VSM drop voltage and eventually moves the modulator in mute
or in tristate. The V14-UVLO block fixes a limit on the minimum drop.
An hysteresis is present for the auto-tristate and expressed in the spec as two different
thresholds that are function of slope polarity. An hysteresis is still present for the auto-mute
and expressed in the spec as two different thresholds that are function of auto-tristate
threshold and slope polarity.
54/64
Doc ID 13875 Rev 2
TDA7572
12.3
Under voltage lock out (UVLO)
SVR - UVLO
This block monitors the SVR-VSM drop voltage and eventually moves the modulator in
tristate. The SVR-UVLO block fixes a limit on the minimum drop.
An hysteresis is present for the auto-tristate and expressed in the spec as two different
thresholds that are function of slope polarity. An hysteresis is still present for the auto-mute
and expressed in the spec as two different thresholds that are function of auto-tristate
threshold and slope polarity.
Doc ID 13875 Rev 2
55/64
Start-up procedures, modulator turn-on after a tristate condition
13
Start-up procedures, modulator turn-on after a
tristate condition
13.1
Start-up
TDA7572
Condition to be respected to turn-on the modulator at the start-up:
●
Are MODE0 and/or MODE1 pins at voltage higher than 2.3V?
●
Is the command “TristateMOD” Set to “1”?
●
Is the PLL locked? (Only in case of digital Input)
●
Is the Thermal protection FLAG ON?
●
Are the VSP-VP2.5 and VM2.5-VSM drop voltage respectively over VAP and VAM?
●
Is the VSP-VSM voltage lower than VU and VUC?
●
Is the total VSP-VSM Higher than VPO+?
●
Is the SVR pin higher than Vsvr+?
●
Is the 14V pin supply higher than V14mute+?
TristateMOD represents an internal signal which is
–
in NO I2C bus mode set to '1' when the digital supply pin VDIG (50) reaches its
steady state value.
–
in I2C mode set to '1' when the digital supply pin VDIG (50) reaches its steady
state value and by I2C bus is written '1' on the D4 bit of modulator register.
–
in NO I2C DIAGNOSTIC set to '1' when the digital supply pin VDIG (50) reaches
its steady state value and the turn-on diagnostic has positive result.
The thermal protection represent an internal signal which is set to '1' at the start-up and
eventually set to '0' if
–
the internal temperature trespass the second threshold and/or
–
the external temperature trespass the second threshold
Once all the listed condition present in the above table are respected the modulator is get
out from tri-state after ~500 µs.
13.2
Tristate
When the modulator is put in tristate by some diagnostic condition the system retrieve from
this condition in two possible mode depending from the supplies configuration
56/64
–
split supply: The modulator starts to switch ~500 µs after all conditions listed in the
above table are realized.
–
Single-supply: Only in case of single supply, is activated a circuit that inhibit the
startup of the SVR capacitor charge (then the modulator enable) if the SVR
voltage is higher than 1.5 V. If, during the normal activity of the modulator, an event
that moves the modulator in tristate is present (due to, as example, an UVLO) the
Vsvr gets to discharge until its value is under 1.5V. Ones reached this value the
capacitor SVR start to charge. The modulator starts to switch ~500 µs after all
conditions listed in the above table are realized. Purpose of this circuit is to avoid
fast turn-off/on of the modulator and increase the pop performance.
Doc ID 13875 Rev 2
TDA7572
Applications
14
Applications
14.1
Single supply
AC00110
Figure 12. Single supply evaluation board schematic.
Doc ID 13875 Rev 2
57/64
Applications
TDA7572
Figure 13. Single supply evaluation PCB
AC00111
Top layer and component layout
AC00112
Bottom layer
58/64
Doc ID 13875 Rev 2
TDA7572
Split supply
Figure 14. Split supply evaluation board schematic.
AC00113
14.2
Applications
Doc ID 13875 Rev 2
59/64
Applications
TDA7572
Figure 15. Split supply evaluation PCB
AC00114
Top layer and component layout
AC00115
Bottom layer
60/64
Doc ID 13875 Rev 2
TDA7572
14.3
Applications
THD+N step-up on
The graph below report the THD+N vs. Pout of a TDA7572 board with step-up on and 50 Hz
input sine wave. Condition and step to made the board working are:
1.
connect a voltage supplier to the connector J1: Positive terminal (max 14V) connected
to L14V, ground terminal connected to -Vs.
2.
connect the differential input signal on INP and INM BNC input or connect the single
ended input on the INP BNC and short cut the INM BNC.
3.
connect the load of 4  to the connector J2.
4.
turn-on the device by means of MODE0 switch.
5.
put in play the device by operating on MUTE switch
Figure 16. THD+N step-up on
Doc ID 13875 Rev 2
61/64
Package information
15
TDA7572
Package information
In order to meet environmental requirements, ST offers these devices in different grades of
ECOPACK® packages, depending on their level of environmental compliance. ECOPACK®
specifications, grade definitions and product status are available at: www.st.com.
ECOPACK® is an ST trademark.
Figure 17. HiQUAD-64 mechanical data and package dimensions
mm
DIM.
MIN.
TYP.
A
inch
MAX.
MIN.
TYP.
0.124
A1
0
0.25
0
0.010
A2
2.50
2.90
0.10
0.114
A3
0
0.10
0
0.004
b
0.22
0.38
0.008
0.015
0.012
c
0.23
0.32
0.009
D
17.00
17.40
0.669
14.00
14.10
0.547
0.551
2.80
2.95
0.104
0.110
17.40
0.669
14.10
0.547
D1 (1) 13.90
D2
2.65
E
17.00
E1 (1) 13.90
e
14.00
0.65
0.685
0.555
0.116
0.685
0.551
0.555
0.025
E2
2.35
2.65
0.092
E3
9.30
9.50
9.70
0.366
0.374
0.382
E4
13.30
13.50
13.70
0.523
0.531
0.539
0.104
F
0.12
0.005
G
0.10
0.004
L
0.80
OUTLINE AND
MECHANICAL DATA
MAX.
3.15
1.10
0.031
N
10 (max.)
S
0 (min.), 7 (max.)
0.043
HiQUAD-64
(1): "D1" and "E1" do not include mold flash or protusions
- Mold flash or protusions shall not exceed 0.15 mm (0.006 inch)
N
E2
A2
A
c
A
b
BOTTOM VIEW
⊕
F M A B
33
53
E3
D2
(slug tail width)
e
B
E1
E3
E
Gauge Plane
slug
(bottom side)
C
0.35
A3
S
SEATING PLANE
L
21
64
G
C
COPLANARITY
1
E4 (slug lenght)
A1
D1
D
0102576 E
62/64
Doc ID 13875 Rev 2
TDA7572
16
Revision history
Revision history
Table 35.
Document revision history
Date
Revision
Changes
3-Sep-2007
1
Initial release.
17-Sep-2013
2
Updated Disclaimer.
Doc ID 13875 Rev 2
63/64
TDA7572
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE
SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B)
AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS
OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT
PURCHASER’S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS
EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR “AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL” INDUSTRY
DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE
DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2013 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
64/64
Doc ID 13875 Rev 2