Data Sheet

Document Number: MMA3201KEG
Rev 2, 11/2012
Freescale Semiconductor
Data Sheet: Technical Data
Surface Mount
Micromachined Accelerometer
MMA3201KEG
The MMA3201 series of dual axis (X and Y) silicon capacitive, micromachined
accelerometers features signal conditioning, a 4-pole low pass filter and
temperature compensation, and separate outputs for the two axes. Zero-g offset
full scale span and filter cut-off are factory set and require no external devices. A
full system self-test capability verifies system functionality.
Features
•
•
•
•
•
•
•
•
•
•
Sensitivity in two separate axes: 40g X-axis and 40g Y-axis
Integral Signal Conditioning
Linear Output
Ratiometric Performance
4th Order Bessel Filter Preserves Pulse Shape Integrity
Calibrated Self-test
Low Voltage Detect, Clock Monitor, and EPROM Parity Check Status
Transducer Hermetically Sealed at Wafer Level for Superior Reliability
Robust Design, High Shocks Survivability
Qualified AEC-Q100, Rev. F Grade 2 (-40C/ +105C)
MMA3201KEG: XY-AXIS SENSITIVITY
MICROMACHINED
ACCELEROMETER
±40g
Typical Applications
•
•
•
•
•
•
•
•
Vibration Monitoring and Recording
Impact Monitoring
Appliance Control
Mechanical Bearing Monitoring
Computer Hard Drive Protection
Computer Mouse and Joysticks
Virtual Reality Input Devices
Sports Diagnostic Devices and Systems
KEG SUFFIX (Pb-FREE)
20-LEAD SOIC
CASE 475A-02
ORDERING INFORMATION
Device Name
Temperature Range
Case No,
Package
MMA3201EG
–40 to +125°C
475A-02
SOIC-20
MMA3201EGR2
–40 to +125°C
475A-02
SOIC-20, Tape & Reel
MMA3201KEG*
–40 to +125°C
475A-02
SOIC-20
MMA3201KEGR2*
–40 to +125°C
475A-02
SOIC-20, Tape & Reel
*Part number sourced from a different facility.
VDD
G-Cell
Sensor
ST
Self-test
Integrator
Gain
Control Logic &
EPROM Trim Circuits
Filter
Oscillator
Temp
Comp
Clock
Generator
STATUS
Figure 1. Simplified Accelerometer Functional Block Diagram
© 2009, 2011, 2012 Freescale Semiconductor, Inc. All rights reserved.
N/C
VOUT
VSS
N/C
N/C
N/C
ST
XOUT
STATUS
VSS
VDD
AVDD
1
2
20
19
GND
N/C
3
18
N/C
4
5
6
7
17
16
15
14
N/C
N/C
N/C
N/C
8
9
13
12
N/C
N/C
10
11
YOUT
Figure 2. Pin Connections
Table 1. Maximum Ratings
(Maximum ratings are the limits to which the device can be exposed without causing permanent damage.)
Rating
Symbol
Value
Unit
Powered Acceleration (all axes)
Gpd
1500
g
Unpowered Acceleration (all axes)
Gupd
2000
g
Supply Voltage
VDD
–0.3 to +7.0
V
Drop Test(1)
Ddrop
1.2
m
Tstg
–40 to +125
°C
Storage Temperature Range
1. Dropped onto concrete surface from any axis.
ELECTRO STATIC DISCHARGE (ESD)
WARNING: This device is sensitive to electrostatic
discharge.
Although the Freescale accelerometers contain internal
2 kV ESD protection circuitry, extra precaution must be taken
by the user to protect the chip from ESD. A charge of over
2000 volts can accumulate on the human body or associated
test equipment. A charge of this magnitude can alter the
performance or cause failure of the chip. When handling the
accelerometer, proper ESD precautions should be followed
to avoid exposing the device to discharges which may be
detrimental to its performance.
MMA3201KEG
2
Sensors
Freescale Semiconductor, Inc.
Table 2. Operating Characteristics
(Unless otherwise noted: –40°C TA +105°C, 4.75 VDD 5.25, X and Y Channels, Acceleration = 0g, Loaded output.(1))
Characteristic
Symbol
Min
Typ
Max
Unit
VDD
IDD
TA
gFS
4.75
6
–40
—
5.00
8
—
45
5.25
10
+125
—
V
mA
°C
g
VOFF
VOFF,V
S
SV
f–3dB
NLOUT
2.35
0.46 VDD
47.5
9.3
360
–1.0
2.5
0.50 VDD
50
10
400
—
2.65
0.54 VDD
52.5
10.7
440
+1.0
V
V
mV/g
mV/g/V
Hz
% FSO
nRMS
nPSD
nCLK
—
—
—
—
110
2.0
2.8
—
—
mVrms
V/(Hz1/2)
mVpk
Self-Test
Output Response(7)
Input Low
Input High
Input Loading(8)
Response Time(9)
gST
VIL
VIH
IIN
tST
10
VSS
0.7 VDD
–30
—
12
—
—
–110
2.0
14.4
0.3 VDD
VDD
–300
–
g
V
V
A
ms
Status(10), (11)
Output Low (Iload = 100 A)
Output High (Iload = 100 A)
VOL
VOH
—
VDD – 0.8
—
—
0.4
—
V
V
Minimum Supply Voltage (LVD Trip)
VLVD
2.7
3.25
4.0
V
fmin
50
—
260
kHz
Output Stage Performance
Electrical Saturation Recovery Time(12)
Full Scale Output Range (IOUT = 200 A)
Capacitive Load Drive(13)
Output Impedance
tDELAY
VFSO
CL
ZO
—
0.25
—
—
0.2
—
—
300
—
VDD–0.25
100
—
ms
V
pF

Mechanical Characteristics
Transverse Sensitivity(14)
Package Resonance
VXZ,YZ
fPKG
—
—
—
10
5.0
—
% FSO
kHz
Range(2)
Operating
Supply Voltage(3)
Supply Current
Operating Temperature Range
Acceleration Range
Output Signal
Zero g (TA = 25°C, VDD = 5.0 V)(4)
Zero g
Sensitivity (TA = 25°C, VDD = 5.0 V)(5)
Sensitivity
Bandwidth Response
Nonlinearity
Noise
RMS (.01 Hz – 1 kHz)
Power Spectral Density
Clock Noise (without RC load on output)(6)
Clock Monitor Fail Detection Frequency
1. For a loaded output the measurements are observed after an RC filter consisting of a 1 k resistor and a 0.01 F capacitor to ground.
2. These limits define the range of operation for which the part will meet specification.
3. Within the supply range of 4.75 and 5.25 volts, the device operates as a fully calibrated linear accelerometer. Beyond these supply limits the
device may operate as a linear device but is not guaranteed to be in calibration.
4. The device can measure both + and – acceleration. With no input acceleration the output is at midsupply. For positive acceleration the output
will increase above VDD/2 and for negative acceleration the output will decrease below VDD/2.
5. The device is calibrated at 20g.
6. At clock frequency 70 kHz.
7. VOFF calculated with typical sensitivity.
8. The digital input pin has an internal pull-down current source to prevent inadvertent self test initiation due to external board level leakages.
9. Time for the output to reach 90% of its final value after a self-test is initiated.
10. The Status pin output is not valid following power-up until at least one rising edge has been applied to the self-test pin. The Status pin is high
whenever the self-test input is high, as a means to check the connectivity of the self-test and Status pins in the application.
11. The Status pin output latches high if a Low Voltage Detection or Clock Frequency failure occurs, or the EPROM parity changes to odd. The
Status pin can be reset low if the self-test pin is pulsed with a high input for at least 100 s, unless a fault condition continues to exist.
12. Time for amplifiers to recover after an acceleration signal causing them to saturate.
13. Preserves phase margin (60°) to guarantee output amplifier stability.
14. A measure of the device's ability to reject an acceleration applied 90° from the true axis of sensitivity.
MMA3201KEG
Sensors
Freescale Semiconductor, Inc.
3
PRINCIPLE OF OPERATION
The Freescale accelerometer is a surface-micromachined
integrated-circuit accelerometer.
The device consists of a surface micromachined
capacitive sensing cell (g-cell) and a CMOS signal
conditioning ASIC contained in a single integrated circuit
package. The sensing element is sealed hermetically at the
wafer level using a bulk micromachined “cap'' wafer.
The g-cell is a mechanical structure formed from
semiconductor materials (polysilicon) using semiconductor
processes (masking and etching). It can be modeled as two
stationary plates with a moveable plate in-between. The
center plate can be deflected from its rest position by
subjecting the system to an acceleration (Figure 3).
When the center plate deflects, the distance from it to one
fixed plate will increase by the same amount that the distance
to the other plate decreases. The change in distance is a
measure of acceleration.
The g-cell plates form two back-to-back capacitors
(Figure 4). As the center plate moves with acceleration, the
distance between the plates changes and each capacitor's
value will change, (C = A/D). Where A is the area of the
plate,  is the dielectric constant, and D is the distance
between the plates.
The CMOS ASIC uses switched capacitor techniques to
measure the g-cell capacitors and extract the acceleration
data from the difference between the two capacitors. The
ASIC also signal conditions and filters (switched capacitor)
the signal, providing a high level output voltage that is
ratiometric and proportional to acceleration.
Filtering
The Freescale accelerometers contain an onboard 2-pole
switched capacitor filter. A Bessel implementation is used
because it provides a maximally flat delay response (linear
phase) thus preserving pulse shape integrity. Because the
filter is realized using switched capacitor techniques, there is
no requirement for external passive components (resistors
and capacitors) to set the cut-off frequency.
Self-Test
The sensor provides a self-test feature that allows the
verification of the mechanical and electrical integrity of the
accelerometer at any time before or after installation. This
feature is critical in applications such as automotive airbag
systems where system integrity must be ensured over the life
of the vehicle. A fourth “plate'' is used in the g-cell as a selftest plate. When the user applies a logic high input to the selftest pin, a calibrated potential is applied across the self-test
plate and the moveable plate. The resulting electrostatic
2

1 V 
force  Fe = --- A ------ causes the center plate to deflect.
2 d2 

The resultant deflection is measured by the accelerometer's
control ASIC and a proportional output voltage results. This
procedure assures that both the mechanical (g-cell) and
electronic sections of the accelerometer are functioning.
Status
Freescale accelerometers include fault detection circuitry
and a fault latch. The Status pin is an output from the fault
latch, OR'd with self-test, and is set high whenever the
following event occurs:
• Parity of the EPROM bits becomes odd in number.
The fault latch can be reset by a rising edge on the self-test
input pin, unless one (or more) of the fault conditions
continues to exist.
Acceleration
Figure 3. Transducer
Physical Model
SPECIAL FEATURES
Figure 4. Equivalent
Circuit Model
MMA3201KEG
4
Sensors
Freescale Semiconductor, Inc.
BASIC CONNECTIONS
N/C
N/C
N/C
ST
XOUT
STATUS
VSS
VDD
AVDD
1
2
20
19
GND
N/C
3
18
N/C
4
5
6
7
17
16
15
14
N/C
N/C
N/C
N/C
8
9
13
12
N/C
N/C
10
11
YOUT
STATUS
P1
ST
Accelerometer
N/C
PCB Layout
XOUT
YOUT
VSS
VDD
R
1 k
R
1 k
P0
A/D In
C 0.1 F
A/D In
C 0.1 F
C 0.1 F
Microcontroller
Pinout Description
VSS
C 0.1 F
VDD
VRH
C 0.1 F
Power Supply
Pin No.
Pin Name
Description
1 thru 3
—
Leave unconnected.
4
—
No internal connection. Leave
unconnected.
5
ST
Logic input pin used to initiate self-test.
6
XOUT
Output voltage of the accelerometer. X
Direction.
7
STATUS
8
VSS
The power supply ground.
9
VDD
The power supply input.
10
AVDD
Power supply input (Analog).
11
YOUT
Output voltage of the accelerometer. Y
Direction.
12 thru 16
—
Used for factory trim. Leave
unconnected.
17 thru 19
—
No internal connection. Leave
unconnected.
20
GND
Logic output pin to indicate fault.
Ground.
MMA3201KEG
VDD
Logic
Input
C1
0.1 F
5
9
10
8
Figure 6. Recommended PCB Layout for Interfacing
Accelerometer to Microcontroller
7
XOUT
R1
1 k
6
C2
0.01 F
AVDD
VSS
YOUT
2. Physical coupling distance of the accelerometer to the
microcontroller should be minimal.
3. Place a ground plane beneath the accelerometer to
reduce noise, the ground plane should be attached to
all of the open ended terminals shown in Figure 6.
4. Use an RC filter of 1 k and 0.01 F on the output of
the accelerometer to minimize clock noise (from the
switched capacitor filter circuit).
5. PCB layout of power and ground should not couple
power supply noise.
6. Accelerometer and microcontroller should not be a
high current path.
7. A/D sampling rate and any external power supply
switching frequency should be selected such that they
do not interfere with the internal accelerometer
sampling frequency. This will prevent aliasing errors.
STATUS
ST
VDD
NOTES:
1. Use a 0.1 F capacitor on VDD to decouple the power
source.
11
R2
1 k
C3
0.01 F
X Output
Signal
Y Output
Signal
Figure 5. SOIC Accelerometer with Recommended
Connection Diagram
MMA3201KEG
Sensors
Freescale Semiconductor, Inc.
5
Dynamic Acceleration Sensing Direction
+Y
N/C
Acceleration of the
package in the +X and
+Y direction (center plates
move in the -X and -Y
direction) will result in an
increase in the X and Y
outputs.
N/C
N/C
N/C
ST
XOUT
+X
STATUS
VSS
VDD
AVDD
1
2
20
19
GND
N/C
3
18
N/C
4
5
6
7
17
16
15
14
N/C
N/C
N/C
N/C
8
9
13
12
N/C
N/C
10
11
YOUT
–X
Activation of Self test moves
the center plates in the -X
and -Y direction, resulting in
an increase in the X and Y
outputs.
–Y
20-Pin SOIC Package
N/C pins are recommended to be left FLOATING
Top View
Static Acceleration Sensing Direction
10 9
8
7 6 5 4
3
2
1
Direction of Earth’s gravity field.*
11 12 13 14 1516 17 18 19 20
Front View
Side View
* When positioned as shown, the Earth’s gravity will result in a positive 1g output in the X channel.
MMA3201KEG
6
Sensors
Freescale Semiconductor, Inc.
MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS
Surface mount board layout is a critical portion of the total
design. The footprint for the surface mount packages must be
the correct size to ensure proper solder connection interface
between the board and the package. With the correct
0.380 in.
9.65 mm
footprint, the packages will self-align when subjected to a
solder reflow process. It is always recommended to design
boards with a solder mask layer to avoid bridging and
shorting between solder pads.
0.050 in.
1.27 mm
0.024 in.
0.610 mm
0.080 in.
2.03 mm
Figure 7. Footprint SOIC-20 (Case 475A-01)
MMA3201KEG
Sensors
Freescale Semiconductor, Inc.
7
PACKAGE DIMENSIONS
6
PIN 1
INDEX AREA
DETAIL G
A
M
0.1 C
2X
0.10 C
0.08 C
1.45±0.1
5
6
(0.203)
(0.102)
C
SEATING PLANE
DETAIL G
2X
M
0.10 C
B
(0.5)
(1)
4
0.1 C A B
16X
4.24
4.04
EXPOSED DIE
ATTACH PAD
13
VIEW ROTATED 90˚ CLOCKWISE
(45˚)
0.1
DETAIL M
PIN 1 INDEX
16
DETAIL M
12
4.24
4.04
1
0.5
0.1 C A B
9
4
12X
8
16X
1
5
0.63
0.43
16X
VIEW M-M
0.60
0.40
0.1
M
C A B
0.05
M
C
3
NOTES:
1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. INTERPRET DIMENSIONS AND TOLERANCES
PER ASME Y14.5M, 1994.
3. THIS DIMENSION APPLIES TO METALLIZED
TERMINAL AND IS MEASURED BETWEEN 0.25MM
AND 0.30MM FROM TERMINAL TIP.
4. THIS DIMENSION REPRESENTS TERMINAL FULL
BACK FROM PACKAGE EDGE UP TO 0.1MM IS
ACCEPTABLE.
5. COPLANARITY APPLIES TO THE EXPOSED HEAT
SLUG AS WELL AS THE TERMINAL.
6. RADIUS ON TERMINAL IS OPTIONAL.
7. MINIMUM METAL GAP 0.2MM.
98ASA10651D
ISSUE O
MMA3201KEG
8
Sensors
Freescale Semiconductor, Inc.
6
PIN 1
INDEX AREA
DETAIL G
A
M
0.1 C
2X
0.10 C
0.08 C
1.45±0.1
5
6
(0.203)
(0.102)
C
SEATING PLANE
DETAIL G
2X
M
0.10 C
B
(0.5)
(1)
4
0.1 C A B
16X
4.24
4.04
EXPOSED DIE
ATTACH PAD
13
VIEW ROTATED 90˚ CLOCKWISE
(45˚)
0.1
DETAIL M
PIN 1 INDEX
16
DETAIL M
12
4.24
4.04
1
0.5
NOTES:
1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. INTERPRET DIMENSIONS AND TOLERANCES
PER ASME Y14.5M, 1994.
3. THIS DIMENSION APPLIES TO METALLIZED
TERMINAL AND IS MEASURED BETWEEN 0.25MM
AND 0.30MM FROM TERMINAL TIP.
4. THIS DIMENSION REPRESENTS TERMINAL FULL
BACK FROM PACKAGE EDGE UP TO 0.1MM IS
ACCEPTABLE.
5. COPLANARITY APPLIES TO THE EXPOSED HEAT
SLUG AS WELL AS THE TERMINAL.
6. RADIUS ON TERMINAL IS OPTIONAL.
7. MINIMUM METAL GAP 0.2MM.
0.1 C A B
9
4
12X
8
16X
1
5
0.63
0.43
16X
VIEW M-M
0.60
0.40
0.1
M
C A B
0.05
M
C
3
CASE 1622-01
ISSUE O
DATE 06/28/04
98ASA10651D
ISSUE O
16-LEAD QFN
MMA3201KEG
Sensors
Freescale Semiconductor, Inc.
9
Table 4. Revision History
Revision
number
Revision
date
2
11/2012
Description of changes
• Table 2. Operating Characteristics, added footnote for Self-Test Output Response, updated page
4: Principle of Operation
MMA3201KEG
10
Sensors
Freescale Semiconductor, Inc.
How to Reach Us:
Information in this document is provided solely to enable system and software
implementers to use Freescale products. There are no express or implied copyright
Home Page:
freescale.com
licenses granted hereunder to design or fabricate any integrated circuits based on the
information in this document.
Web Support:
freescale.com/support
Freescale reserves the right to make changes without further notice to any products
herein. Freescale makes no warranty, representation, or guarantee regarding the
suitability of its products for any particular purpose, nor does Freescale assume any
liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation consequential or incidental
damages. “Typical” parameters that may be provided in Freescale data sheets and/or
specifications can and do vary in different applications, and actual performance may
vary over time. All operating parameters, including “typicals,” must be validated for each
customer application by customer’s technical experts. Freescale does not convey any
license under its patent rights nor the rights of others. Freescale sells products pursuant
to standard terms and conditions of sale, which can be found at the following address:
freescale.com/salestermsandconditions.
Freescale, the Freescale logo, Energy Efficient Solutions logo, are trademarks of
Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Xtrinsic is a trademark of
Freescale Semiconductor, Inc. All other product or service names are the property of
their respective owners.
© 2012 Freescale Semiconductor, Inc.
MMA3201KEG
Rev 2
11/2012