link

Analog Power
AM5922N
N-Channel 20-V (D-S) MOSFET
Key Features:
• Low rDS(on) trench technology
• Low thermal impedance
• Fast switching speed
VDS (V)
20
Typical Applications:
• White LED boost converters
• Automotive Systems
• Industrial DC/DC Conversion Circuits
PRODUCT SUMMARY
rDS(on) (mΩ)
23 @ VGS = 4.5V
33 @ VGS = 2.5V
DFN3x2-8L
S1
G1
S2
G2
D1
D1
D2
D2
ABSOLUTE MAXIMUM RATINGS (TA = 25°C UNLESS OTHERWISE NOTED)
Parameter
Symbol
Limit
VDS
Drain-Source Voltage
20
VGS
Gate-Source Voltage
±8
TA=25°C
7.9
ID
Continuous Drain Current a
TA=70°C
6.4
b
IDM
Pulsed Drain Current
30
a
I
2.8
Continuous Source Current (Diode Conduction)
S
T
=25°C
2.1
A
PD
Power Dissipation a
TA=70°C
1.3
TJ, Tstg -55 to 150
Operating Junction and Storage Temperature Range
Maximum Junction-to-Ambient a
ID(A)
7.9
6.6
THERMAL RESISTANCE RATINGS
Parameter
t <= 10 sec
Steady State
Symbol Maximum
60
RθJA
110
Units
V
A
A
W
°C
Units
°C/W
Notes
a.
Surface Mounted on 1” x 1” FR4 Board.
b.
Pulse width limited by maximum junction temperature
© Preliminary
1
Publication Order Number:
DS_AM5922N_1A
Analog Power
AM5922N
Electrical Characteristics
Parameter
Symbol
Gate-Source Threshold Voltage
Gate-Body Leakage
VGS(th)
IGSS
Zero Gate Voltage Drain Current
IDSS
On-State Drain Current
ID(on)
Drain-Source On-Resistance
rDS(on)
Forward Transconductance
Diode Forward Voltage
gfs
VSD
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Qg
Qgs
Qgd
td(on)
tr
td(off)
tf
Ciss
Coss
Crss
Test Conditions
Static
VDS = VGS, ID = 250 uA
VDS = 0 V, VGS = ±8 V
VDS = 16 V, VGS = 0 V
VDS = 16 V, VGS = 0 V, TJ = 55°C
VDS = 5 V, VGS = 4.5 V
VGS = 4.5 V, ID = 6.3 A
VGS = 2.5 V, ID = 5.3 A
VDS = 10 V, ID = 6.3 A
IS = 1.4 A, VGS = 0 V
Dynamic
VDS = 10 V, VGS = 4.5 V,
ID = 6.3 A
VDS = 10 V, RL = 1.6 Ω,
ID = 6.3 A,
VGEN = 4.5 V, RGEN = 6 Ω
VDS = 15 V, VGS = 0 V, f = 1 MHz
Min
Typ
Max
1
±100
1
25
15
Unit
V
nA
uA
A
23
33
15
0.72
7
1.2
2.0
8
12
40
8
581
67
65
mΩ
S
V
nC
ns
pF
Notes
a. Pulse test: PW <= 300us duty cycle <= 2%.
b. Guaranteed by design, not subject to production testing.
Analog Power (APL) reserves the right to make changes without further notice to any products herein. APL makes no warranty,
representation or guarantee regarding the suitability of its products for any particular purpose, nor does APL assume any liability arising out
of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special,
consequential or incidental damages. “Typical” parameters which may be provided in APL data sheets and/or specifications can and do vary
in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each
customer application by customer’s technical experts. APL does not convey any license under its patent rights nor the rights of others. APL
products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other
applications intended to support or sustain life, or for any other application in which the failure of the APL product could create a situation
where personal injury or death may occur. Should Buyer purchase or use APL products for any such unintended or unauthorized application,
Buyer shall indemnify and hold APL and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,
damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated
with such unintended or unauthorized use, even if such claim alleges that APL was negligent regarding the design or manufacture of the part.
APL is an Equal Opportunity/Affirmative Action Employer.
© Preliminary
2
Publication Order Number:
DS_AM5922N_1A
Analog Power
AM5922N
Typical Electrical Characteristics
0.05
20
0.04
16
1.8V
ID - Drain Current (A)
RDS(on) - On-Resistance(Ω)
TJ = 25°C
2V
0.03
2.5V
3V
0.02
3.5V,4V,4.5V,6V
12
8
4
0.01
0
0
0
3
6
9
12
0
15
ID-Drain Current (A)
2
3
VGS - Gate-to-Source Voltage (V)
1. On-Resistance vs. Drain Current
2. Transfer Characteristics
0.1
100
TJ = 25°C
0.09
TJ = 25°C
ID = 6.3A
0.08
IS - Source Current (A)
RDS(on) - On-Resistance(Ω)
1
0.07
0.06
0.05
0.04
0.03
0.02
10
1
0.1
0.01
0
0.01
0
2
4
6
0.2
0.4
0.6
0.8
1
1.2
VSD - Source-to-Drain Voltage (V)
VGS - Gate-to-Source Voltage (V)
3. On-Resistance vs. Gate-to-Source Voltage
4. Drain-to-Source Forward Voltage
15
1000
F = 1MHz
900
6V,4.5V,4V,3.5V
12
800
3V
2.5V
2V
1.8V
9
Capacitance (pf)
ID - Drain Current (A)
1.4
6
3
700
Ciss
600
500
400
300
200
Coss
100
0
Crss
0
0
0.2
0.4
0.6
0
10
15
20
VDS-Drain-to-Source Voltage (V)
VDS - Drain-to-Source Voltage (V)
5. Output Characteristics
© Preliminary
5
6. Capacitance
3
Publication Order Number:
DS_AM5922N_1A
Analog Power
AM5922N
Typical Electrical Characteristics
8
2
7
ID = 6.3A
RDS(on) - On-Resistance(Ω)
(Normalized)
VGS-Gate-to-Source Voltage (V)
VDS = 10V
6
5
4
3
2
1
0
1.5
1
0.5
0
3
6
9
12
15
-50
-25
Qg - Total Gate Charge (nC)
25
50
75
100
125
150
TJ -JunctionTemperature(°C)
7. Gate Charge
8. Normalized On-Resistance Vs
Junction Temperature
100
PEAK TRANSIENT POWER (W)
30
10 uS
100 uS
10
1 mS
ID Current (A)
0
10 mS
100 mS
1
1 SEC
10 SEC
100 SEC
0.1
1
DC
Idm limit
25
20
15
10
5
Limited by
RDS
0.01
0.1
1
10
0
0.001
100
0.01
0.1
1
10
100
1000
VDS Drain to Source Voltage (V)
t1 TIME (SEC)
9. Safe Operating Area
10. Single Pulse Maximum Power Dissipation
1
D = 0.5
0.2
0.1
RθJA(t) = r(t) + RθJA
RθJA = 110 °C /W
0.1
0.05
0.02
P(pk)
Single Pulse
t1
t2
0.01
TJ - TA = P * RθJA(t)
Duty Cycle, D = t1 / t2
0.001
0.0001
0.001
0.01
0.1
1
10
100
1000
t1 TIME (sec)
11. Normalized Thermal Transient Junction to Ambient
© Preliminary
4
Publication Order Number:
DS_AM5922N_1A
Analog Power
AM5922N
Package Information
Note:
1. All Dimension Are In mm.
2. Package Body Sizes Exclude Mold Flash, Protrusion Or Gate Burrs. Mold Flash, Protrusion Or Gate Burrs
Shall Not Exceed 0.10 mm Per Side.
3. Package Body Sizes Determined At The Outermost Extremes Of The Plastic Body Exclusive Of Mold Flash,
Tie Bar Burrs, Gate Burrs And Interlead Flash, But Including Any Mismatch Between The Top And Bottom Of
The Plastic Body.
4. The Package Top May Be Smaller Than The Package Bottom.
© Preliminary
5
Publication Order Number:
DS_AM5922N_1A