CAT25M02 D

CAT25M02
2 Mb SPI Serial CMOS
EEPROM
Description
The CAT25M02 is a 2M−bit Serial CMOS EEPROM device
internally organized as 256Kx8 bits. This features a 256−byte page
write buffer and supports the Serial Peripheral Interface (SPI)
protocol. The device is enabled through a Chip Select (CS) input. In
addition, the required bus signals are clock input (SCK), data input
(SI) and data output (SO) lines. The HOLD input may be used to pause
any serial communication with the CAT25M02 device. The device
features software and hardware write protection, including partial as
well as full array protection.
On−Chip ECC (Error Correction Code) makes the device suitable
for high reliability applications.
http://onsemi.com
SOIC−8
V SUFFIX
CASE 751BD
PIN CONFIGURATION
Features
•
•
•
•
•
•
•
•
•
•
•
•
•
•
5 / 10 MHz SPI Compatible
Supply Voltage Range: 1.7 V to 5.5 V
SPI Modes (0,0) & (1,1)
256−byte Page Write Buffer
Additional Identification Page with Permanent Write Protection
Self−timed Write Cycle
Hardware and Software Protection
Block Write Protection – Protect 1/4, 1/2 or Entire EEPROM Array
Low Power CMOS Technology
1,000,000 Program/Erase Cycles
100 Year Data Retention
Industrial and Extended Temperature Range
8−lead SOIC Package and Die Sales*
These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
Compliant
VCC
CS
1
VCC
SO
HOLD
WP
SCK
VSS
SI
SOIC (V)
PIN FUNCTION
Pin Name
Function
CS
Chip Select
SO
Serial Data Output
WP
Write Protect
VSS
Ground
SI
Serial Data Input
SCK
HOLD
VCC
Serial Clock
Hold Transmission Input
Power Supply
SI
CS
WP
CAT25M02
ORDERING INFORMATION
SO
See detailed ordering and shipping information in the package
dimensions section on page 12 of this data sheet.
HOLD
SCK
VSS
Figure 1. Functional Symbol
*Please contact factory for Die Sales Information
© Semiconductor Components Industries, LLC, 2014
January, 2014 − Rev. 1
1
Publication Order Number:
CAT25M02/D
CAT25M02
Table 1. ABSOLUTE MAXIMUM RATINGS
Parameters
Ratings
Units
Operating Temperature
–40 to +125
°C
Storage Temperature
–65 to +150
°C
Voltage on any Pin with Respect to Ground (Note 1)
–0.5 to +6.5
V
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
1. The DC input voltage on any pin should not be lower than −0.5 V or higher than VCC + 0.5 V. During transitions, the voltage on any pin may
undershoot to no less than −1.5 V or overshoot to no more than VCC + 1.5 V, for periods of less than 20 ns.
Table 2. RELIABILITY CHARACTERISTICS (Note 4)
Parameter
Symbol
NEND (Notes 2, 3)
TDR
Endurance
Min
Units
1,000,000
Program/Erase Cycles
100
Years
Data Retention
2. Page Mode, VCC = 5 V, 25°C.
3. The device uses ECC (Error Correction Code) logic with 6 ECC bits to correct one bit error in 4 data bytes. Therefore, when a single byte
has to be written, 4 bytes (including the ECC bits) are re−programmed. It is recommended to write by multiple of 4 bytes located at addresses
4N, 4(N+1), 4(N+2), 4(N+3), in order to benefit from the maximum number of write cycles.
4. These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC−Q100
and JEDEC test methods.
Table 3. D. C. OPERATING CHARACTERISTICS
(VCC = 1.7 V to 5.5 V, TA = −40°C to +85°C and VCC = 2.5 V to 5.5 V, TA = −40°C to +125°C, unless otherwise specified)
Symbol
Parameter
ICCR
Supply Current
(Read Mode)
ICCW
ISB1
(Note 5)
ISB2
(Note 5)
Supply Current
(Write Mode)
Standby Current
Standby Current
IL
Input Leakage Current
ILO
Output Leakage
Current
VIL1
Input Low Voltage
VIH1
VIL2
Test Conditions
Max
Units
VCC = 1.7 V, fSCK = 5 MHz
1.2
mA
VCC = 2.5 V, fSCK = 10 MHz
1.6
mA
VCC = 5.5 V, fSCK = 10 MHz
2
mA
Read, SO open /
−40°C to +125°C
2.5 V < VCC < 5.5 V,
fSCK = 10 MHz
2
mA
Write, CS = VCC/
−40°C to +85°C
1.7 V < VCC < 5.5 V
2
mA
Write, CS = VCC/
−40°C to +125°C
2.5 V < VCC < 5.5 V
2
mA
VIN = GND or VCC,
CS = VCC, WP = VCC,
HOLD = VCC,
VCC = 5.5 V
TA = −40°C to +85°C
2
mA
TA = −40°C to +125°C
4
mA
TA = −40°C to +85°C
3
mA
TA = −40°C to +125°C
5
mA
Read, SO open /
−40°C to +85°C
VIN = GND or VCC,
CS = VCC, WP = GND,
HOLD = GND,
VCC = 5.5 V
Min
VIN = GND or VCC
−2
2
mA
CS = VCC
VOUT = GND or VCC
−2
2
mA
VCC ≥ 2.5 V
−0.5
0.3VCC
V
Input High Voltage
VCC ≥ 2.5 V
0.7VCC
VCC + 0.5
V
Input Low Voltage
VCC < 2.5 V
−0.5
0.25VCC
V
VIH2
Input High Voltage
VCC < 2.5 V
0.75VCC
VCC + 0.5
V
VOL1
Output Low Voltage
VCC ≥ 2.5 V, IOL = 3.0 mA
0.4
V
VOH1
Output High Voltage
VCC ≥ 2.5 V, IOH = −1.6 mA
VOL2
Output Low Voltage
VCC < 2.5 V, IOL = 150 mA
VOH2
Output High Voltage
VCC < 2.5 V, IOH = −100 mA
VCC − 0.8V
V
0.2
VCC − 0.2V
V
V
5. When not driven, the WP and HOLD inputs are pulled up to VCC internally. For noisy environments, when the pin is not used, it is
recommended the WP and HOLD input to be tied to VCC, either directly or through a resistor.
http://onsemi.com
2
CAT25M02
Table 4. A.C. CHARACTERISTICS
(VCC = 1.7 V to 5.5 V, TA = −40°C to +85°C and VCC = 2.5 V to 5.5 V, TA = −40°C to +125°C, unless otherwise specified.) (Note 6)
Symbol
Parameter
VCC = 1.7 V − 5.5 V
VCC = 2.5 V − 5.5 V
Min
Max
Min
Max
Units
5
DC
10
MHz
fSCK
Clock Frequency
DC
tSU
Data Setup Time
20
10
ns
tH
Data Hold Time
20
10
ns
tWH
SCK High Time
75
40
ns
tWL
SCK Low Time
75
tLZ
HOLD to Output Low Z
50
25
ns
tRI (Note 7)
Input Rise Time
2
2
ms
tFI (Note 7)
Input Fall Time
2
2
ms
40
ns
tHD
HOLD Setup Time
0
0
ns
tCD
HOLD Hold Time
10
10
ns
tV
Output Valid from Clock Low
75
0
40
0
ns
tHO
Output Hold Time
tDIS
Output Disable Time
50
20
ns
ns
tHZ
HOLD to Output High Z
100
25
ns
tCS
CS High Time
80
40
ns
tCSS
CS Setup Time
60
30
ns
tCSH
CS Hold Time
60
30
ns
tCNS
CS Inactive Setup Time
60
30
ns
tCNH
CS Inactive Hold Time
60
30
ns
tWPS
WP Setup Time
20
10
ns
tWPH
WP Hold Time
20
10
ns
tWC (Notes 9, 10)
Write Cycle Time
6
6
ms
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
Table 5. POWER−UP TIMING (Notes 7, 8)
Parameter
Symbol
tPUR, tPUW
Power−up to Read / Write Operation
Max
Units
0.1
ms
6. AC Test Conditions:
Input Pulse Voltages: 0.3 VCC to 0.7 VCC
Input rise and fall times: ≤ 10 ns
Input and output reference voltages: 0.5 VCC
Output load: current source IOL max/IOH max; CL = 30 pF
7. This parameter is tested initially and after a design or process change that affects the parameter.
8. tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated.
9. tWC is the time from the rising edge of CS after a valid write sequence to the end of the internal write cycle.
10. The tWC time can be set by the user to allow faster internal writes (max 3 ms) by setting the tWC bit from the Status Register. The fast write
mode is recommended for VCC > 2.5 V.
http://onsemi.com
3
CAT25M02
Pin Description
Functional Description
SI: The serial data input pin accepts op−codes, addresses
and data. In SPI modes (0,0) and (1,1) input data is latched
on the rising edge of the SCK clock input.
SO: The serial data output pin is used to transfer data out of
the device. In SPI modes (0,0) and (1,1) data is shifted out
on the falling edge of the SCK clock.
SCK: The serial clock input pin accepts the clock provided
by the host and used for synchronizing communication
between host and CAT25M02.
CS: The chip select input pin is used to enable/disable the
CAT25M02. When CS is high, the SO output is tri−stated
(high impedance) and the device is in Standby Mode (unless
an internal write operation is in progress). Every
communication session between host and CAT25M02 must
be preceded by a high to low transition and concluded with
a low to high transition of the CS input.
WP: The write protect input pin will allow all write
operations to the device when held high. When WP pin is
tied low and the WPEN bit in the Status Register (refer to
Status Register description, later in this Data Sheet) is set to
“1”, writing to the Status Register is disabled.
HOLD: The HOLD input pin is used to pause transmission
between host and CAT25M02, without having to retransmit
the entire sequence at a later time. To pause, HOLD must be
taken low and to resume it must be taken back high, with the
SCK input low during both transitions. When not used for
pausing, it is recommended the HOLD input to be tied to
VCC, either directly or through a resistor.
The CAT25M02 device supports the Serial Peripheral
Interface (SPI) bus protocol, modes (0,0) and (1,1). The
device contains an 8−bit instruction register. The instruction
set and associated op−codes are listed in Table 6.
Reading data stored in the CAT25M02 is accomplished by
simply providing the READ command and an address.
Writing to the CAT25M02, in addition to a WRITE
command, address and data, also requires enabling the
device for writing by first setting certain bits in a Status
Register, as will be explained later.
After a high to low transition on the CS input pin, the
CAT25M02 will accept any one of the six instruction
op−codes listed in Table 6 and will ignore all other possible
8−bit combinations. The communication protocol follows
the timing from Figure 2.
The CAT25M02 features an additional Identification
Page (256 bytes) which can be accessed for Read and Write
operations when the IPL bit from the Status Register is set
to “1”. The user can also choose to make the Identification
Page permanent write protected by setting the LIP bit from
the Status Register (LIP=“1”).
Table 6. INSTRUCTION SET
Instruction
Opcode
WREN
0000 0110
Enable Write Operations
WRDI
0000 0100
Disable Write Operations
RDSR
0000 0101
Read Status Register
WRSR
0000 0001
Write Status Register
READ
0000 0011
Read Data from Memory
WRITE
0000 0010
Write Data to Memory
Figure 2. Synchronous Data Timing
http://onsemi.com
4
Operation
CAT25M02
Status Register
The WPEN (Write Protect Enable) bit acts as an enable
for the WP pin. Hardware write protection is enabled when
the WP pin is low and the WPEN bit is 1. This condition
prevents writing to the status register and to the block
protected sections of memory. While hardware write
protection is active, only the non−block protected memory
can be written. Hardware write protection is disabled when
the WP pin is high or the WPEN bit is 0. The WPEN bit, WP
pin and WEL bit combine to either permit or inhibit Write
operations, as detailed in Table 9.
The IPL (Identification Page Latch) bit determines
whether the additional Identification Page (IPL = 1) or main
memory array (IPL = 0) can be accessed both for Read and
Write operations. The IPL bit is set by the user with the
WRSR command and is volatile. The IPL bit is
automatically reset after read/write operations.
The LIP bit is set by the user with the WRSR command
and is non-volatile. When set to 1, the Identification Page is
permanently write protected (locked in Read-only mode).
Note: The IPL and LIP bits cannot be set to 1 using the same
WRSR instruction. If the user attempts to set (“1”) both the
IPL and LIP bit in the same time, these bits cannot be written
and therefore they will remain unchanged.
The Status Register, as shown in Table 7, contains a
number of status and control bits.
The RDY (Ready) bit indicates whether the device is busy
with a write operation. This bit is automatically set to 1
during an internal write cycle, and reset to 0 when the device
is ready to accept commands. For the host, this bit is read
only.
The WEL (Write Enable Latch) bit is set/reset by the
WREN/WRDI commands. When set to 1, the device is in a
Write Enable state and when set to 0, the device is in a Write
Disable state.
The BP0 and BP1 (Block Protect) bits determine which
blocks are currently write protected. They are set by the user
with the WRSR command and are non−volatile. The user is
allowed to protect a quarter, one half or the entire memory,
by setting these bits according to Table 8. The protected
blocks then become read−only.
The TWC (Write Cycle Time) bit is set by the user with
the WRSR command and is volatile. When set to 0, the
device is in a standard write mode with optimum ICC write,
when set to 1 the device is in a fast write mode.
Note: The fast write mode is recommended to be used only
with VCC > 2.5 V.
Table 7. STATUS REGISTER
7
6
5
4
3
2
1
0
WPEN
IPL
TWC
LIP
BP1
BP0
WEL
RDY
Table 8. BLOCK PROTECTION BITS
Status Register Bits
BP1
BP0
Array Address Protected
Protection
0
0
None
No Protection
0
1
30000h−3FFFFh
Quarter Array Protection
1
0
20000h−3FFFFh
Half Array Protection
1
1
00000h−3FFFFh
Full Array Protection
Table 9. WRITE PROTECT CONDITIONS
WPEN
WP
WEL
Protected Blocks
Unprotected Blocks
Status Register
0
X
0
Protected
Protected
Protected
0
X
1
Protected
Writable
Writable
1
Low
0
Protected
Protected
Protected
1
Low
1
Protected
Writable
Protected
X
High
0
Protected
Protected
Protected
X
High
1
Protected
Writable
Writable
http://onsemi.com
5
CAT25M02
Write Operations
Write Enable and Write Disable
The CAT25M02 device powers up into a write disable
state. The device contains a Write Enable Latch (WEL)
which must be set before attempting to write to the memory
array or to the status register. In addition, the address of the
memory location(s) to be written must be outside the
protected area, as defined by BP0 and BP1 bits from the
status register.
The internal Write Enable Latch and the corresponding
Status Register WEL bit are set by sending the WREN
instruction to the CAT25M02. Care must be taken to take the
CS input high after the WREN instruction, as otherwise the
Write Enable Latch will not be properly set. WREN timing
is illustrated in Figure 3. The WREN instruction must be
sent prior to any WRITE or WRSR instruction.
The internal write enable latch is reset by sending the
WRDI instruction as shown in Figure 4. Disabling write
operations by resetting the WEL bit, will protect the device
against inadvertent writes.
CS
SCK
SI
0
0
0
0
0
1
1
0
HIGH IMPEDANCE
SO
Note: Dashed Line = mode (1, 1)
Figure 3. WREN Timing
CS
SCK
SI
SO
0
0
0
0
0
1
0
HIGH IMPEDANCE
Note: Dashed Line = mode (1, 1)
Figure 4. WRDI Timing
http://onsemi.com
6
0
CAT25M02
Byte Write
Following completion of the write cycle, the CAT25M02 is
automatically returned to the write disable state.
Once the WEL bit is set, the user may execute a write
sequence, by sending a WRITE instruction, a 24−bit address
and a data byte as shown in Figure 5. Only 18 significant
address bits are used by the CAT25M02. The rest are don’t
care bits, as shown in Table 10. Internal programming will
start after the low to high CS transition. During an internal
write cycle, all commands, except for RDSR (Read Status
Register) will be ignored. The RDY bit will indicate if the
internal write cycle is in progress (RDY high), or the device
is ready to accept commands (RDY low).
Write Identification Page
The additional 256-byte Identification Page (IP) can be
written with user data using the same Write commands
sequence as used for Page Write to the main memory array
(Figure 6). The IPL bit from the Status Register must be set
(IPL = 1) using the WRSR instruction, before attempting
to write to the IP. Prior to any write to the Identification
Page, the Write Enable Latch must be set (WEL=1) by
sending the WREN instruction.
The address bits [A23:A8] are Don’t Care and the
[A7:A0] bits define the byte address within the
Identification Page. In addition, the Byte Address must point
to a location outside the protected area defined by the BP1,
BP0 bits from the Status Register. When the full memory
array is write protected (BP1, BP0 = 1,1), the write
instruction to the IP is not accepted and not executed.
Also, the write to the IP is not accepted if the LIP bit from
the Status Register is set to 1 (the page is locked in Read-only
mode).
Page Write
After sending the first data byte to the CAT25M02, the
host may continue sending data, up to a total of 256 bytes,
according to timing shown in Figure 6. After each data byte,
the lower order address bits are automatically incremented,
while the higher order address bits (page address) remain
unchanged. If during this process the end of page is
exceeded, then loading will “roll over” to the first byte in the
page, thus possibly overwriting previoualy loaded data.
Table 10. BYTE ADDRESS
Address Significant Bits
Address Don’t Care Bits
# Address Clock Pulses
Main Memory Array
Device
A17 − A0
A23 – A18
24
Identification Page
A7 − A0
A23 – A8
24
CS
0
1
2
3
4
5
6
7
8
29
30
31
32
33
34
35
36
37
38
39
SCK
OPCODE
SI
0
0
0
0
0
0
BYTE ADDRESS*
1
AN
0
DATA IN
A0 D7 D6 D5 D4 D3 D2 D1 D0
HIGH IMPEDANCE
SO
* Please check the Byte Address Table (Table 10)
Note: Dashed Line = mode (1, 1)
Figure 5. Byte WRITE Timing
CS
0
1
2
3
4
5
6
7
8
29 30 31 32−39 40−47 32+(N−1)x8−1....32+(N−1)x8
32+Nx8−1
SCK
BYTEADDRESS*
OPCODE
SI
SO
0
0
0
0
0
0
1
0
DATA IN
Data Data
A0 Byte
1 Byte 2
AN
Data Byte N
0
7..1
HIGH IMPEDANCE
* Please check the Byte Address Table (Table 10)
Note: Dashed Line = mode (1, 1)
Figure 6. Page WRITE Timing
http://onsemi.com
7
CAT25M02
Write Status Register
Write Protection
The Status Register is written by sending a WRSR
instruction according to timing shown in Figure 7. Only bits
2, 3, 4, 5, 6 and 7 can be written using the WRSR command.
The Write Protect (WP) pin can be used to protect the
Block Protect bits BP0 and BP1 against being inadvertently
altered. When WP is low and the WPEN bit is set to “1”,
write operations to the Status Register are inhibited. WP
going low while CS is still low will interrupt a write to the
status register. If the internal write cycle has already been
initiated, WP going low will have no effect on any write
operation to the Status Register. The WP pin function is
blocked when the WPEN bit is set to “0”. The WP input
timing is shown in Figure 8.
CS
0
1
2
3
4
5
6
7
8
9
10
11
1
7
6
5
4
12
13
14
15
2
1
0
SCK
OPCODE
0
SI
0
0
0
0
DATA IN
0
0
MSB
HIGH IMPEDANCE
SO
Note: Dashed Line = mode (1, 1)
Figure 7. WRSR Timing
tWPS
tWPH
CS
SCK
WP
WP
Note: Dashed Line = mode (1, 1)
Figure 8. WP Timing
http://onsemi.com
8
3
CAT25M02
Read Operations
Read Identification Page
Reading the additional 256-byte Identification Page (IP)
is achieved using the same Read command sequence as used
for Read from main memory array (Figure 10). The IPL bit
from the Status Register must be set (IPL = 1) before
attempting to read from the IP. The [A7:A0] are the address
significant bits that point to the data byte shifted out on the
SO pin. If the CS continues to be held low, the internal
address register defined by [A7:A0] bits is automatically
incremented and the next data byte from the IP is shifted out.
The byte address must not exceed the 256-byte page
boundary.
Read from Memory Array
To read from memory, the host sends a READ instruction
followed by a 24−bit address (see Table 10 for the number
of significant address bits).
After receiving the last address bit, the CAT25M02 will
respond by shifting out data on the SO pin (as shown in
Figure 9). Sequentially stored data can be read out by simply
continuing to run the clock. The internal address pointer is
automatically incremented to the next higher address as data
is shifted out. After reaching the highest memory address,
the address counter “rolls over” to the lowest memory
address, and the read cycle can be continued indefinitely.
The read operation is terminated by taking CS high.
Read Status Register
To read the status register, the host simply sends a RDSR
command. After receiving the last bit of the command, the
CAT25M02 will shift out the contents of the status register
on the SO pin (Figure 10). The status register may be read
at any time, including during an internal write cycle.
CS
0
1
2
3
4
5
6
7
8
9
10
28
29
30
31
32
33
34
35
36
37
38
SCK
OPCODE
SI
0
0
0
0
0
BYTE ADDRESS*
0
1
1
A0
AN
DATA OUT
HIGH IMPEDANCE
SO
7
6
5
4
3
2
1
0
MSB
* Please check the Byte Address Table (Table 10)
Note: Dashed Line = mode (1, 1)
Figure 9. READ Timing
CS
0
1
2
3
4
5
6
7
1
0
1
8
9
10
11
7
6
5
4
12
13
14
2
1
SCK
OPCODE
SI
SO
0
0
0
0
0
DATA OUT
HIGH IMPEDANCE
MSB
Note: Dashed Line = mode (1, 1)
Figure 10. RDSR Timing
http://onsemi.com
9
3
0
CAT25M02
Hold Operation
below the POR trigger level. This bi−directional POR
behavior protects the device against ‘brown−out’ failure
following a temporary loss of power.
The CAT25M02 device powers up in a write disable state
and in a low power standby mode. A WREN instruction
must be issued prior to any writes to the device.
After power up, the CS pin must be brought low to enter
a ready state and receive an instruction. After a successful
byte/page write or status register write, the device goes into
a write disable mode. The CS input must be set high after the
proper number of clock cycles to start the internal write
cycle. Access to the memory array during an internal write
cycle is ignored and programming is continued. Any invalid
op−code will be ignored and the serial output pin (SO) will
remain in the high impedance state.
The HOLD input can be used to pause communication
between host and CAT25M02. To pause, HOLD must be
taken low while SCK is low (Figure 11). During the hold
condition the device must remain selected (CS low). During
the pause, the data output pin (SO) is tri−stated (high
impedance) and SI transitions are ignored. To resume
communication, HOLD must be taken high while SCK is
low.
Design Considerations
The CAT25M02 device incorporates Power−On Reset
(POR) circuitry which protects the internal logic against
powering up in the wrong state. The device will power up
into Standby mode after VCC exceeds the POR trigger level
and will power down into Reset mode when VCC drops
CS
tCD
tCD
SCK
tHD
tHD
HOLD
tHZ
SO
HIGH IMPEDANCE
tLZ
Note: Dashed Line = mode (1, 1)
Figure 11. HOLD Timing
http://onsemi.com
10
CAT25M02
PACKAGE DIMENSIONS
SOIC 8, 150 mils
CASE 751BD
ISSUE O
E1
E
SYMBOL
MIN
A
1.35
1.75
A1
0.10
0.25
b
0.33
0.51
c
0.19
0.25
D
4.80
5.00
E
5.80
6.20
E1
3.80
MAX
4.00
1.27 BSC
e
PIN # 1
IDENTIFICATION
NOM
h
0.25
0.50
L
0.40
1.27
θ
0º
8º
TOP VIEW
D
h
A1
θ
A
c
e
b
L
SIDE VIEW
END VIEW
Notes:
(1) All dimensions are in millimeters. Angles in degrees.
(2) Complies with JEDEC MS-012.
http://onsemi.com
11
CAT25M02
ORDERING INFORMATION
Device Order Number
Specific Device
Marking
Package Type
Temperature
Range
Lead
Finish
CAT25M02VI−GT3
25M02A
SOIC−8, JEDEC
I = Industrial
(−40°C to +85°C)
NiPdAu
Tape & Reel, 3,000
Units / Reel
CAT25M02VE−GT3
25M02A
SOIC−8, JEDEC
E = Extended
(−40°C to +125°C)
NiPdAu
Tape & Reel, 3,000
Units / Reel
CAT25M02DTR
−
Die
I = Industrial
(−40°C to +85°C)
−
Tape & Reel, 3,000
Units / Reel
CAT25M02DWF
−
Wafer Unsawn
I = Industrial
(−40°C to +85°C)
−
−
Shipping
11. All packages are RoHS−compliant (Lead−free, Halogen−free).
12. The standard lead finish is NiPdAu.
13. For Die Sales additional information, please contact factory.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks,
copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC
reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any
particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without
limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications
and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC
does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for
surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where
personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and
its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly,
any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture
of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
http://onsemi.com
12
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
CAT25M02/D