NCP81152 D

NCP81152
Synchronous Buck Dual
MOSFET Driver
The NCP81152 is a high−performance dual MOSFET gate driver
optimized to drive the gates of both high−side and low−side power
MOSFETs in a synchronous buck converter. Two drivers are
co−packaged into a 2.5 mm x 3.5 mm QFN16 package that greatly
reduces the footprint compared to two discrete drivers. Adaptive
anti−cross−conduction circuitry and power saving operation provides
a low−switching−loss and high−efficiency solution for notebook
systems. The under−voltage lockout function guarantees the outputs
are low when the supply voltage is low.
www.onsemi.com
1
QFN16
MN SUFFIX
CASE 485AW
Features
•
•
•
•
•
•
•
•
•
Adaptive Anti−Cross−Conduction Circuit
Integrated Bootstrap Diode
Zero Cross Detection
Floating Top Driver Accommodates Boost Voltages up to 35 V
Output Disable Control Turns Off Both MOSFETs
Under−voltage Lockout
Power Saving Operation Under Light Load Conditions
Thermally Enhanced Package
These are Pb−Free Devices
Typical Applications
• Vcore Power for Notebook Systems
• Power Systems for DDR and Graphics
MARKING DIAGRAM
81152
ALYWG
G
81152 = Specific Device Code
A
= Assembly Location
L
= Wafer Lot
Y
= Year
W
= Work Week
G
= Pb−Free Package
(Note: Microdot may be in either location)
BST1
DRVH1
PIN CONNECTIONS
16
FLAG
1
SW1
GND1
DRVL1
DRVH2
SW2
GND2
VCC2
DRVL2
PWM1
EN1
VCC1
BST2
PWM2
EN2
(Top View)
ORDERING INFORMATION
Device
Package
Shipping†
NCP81152MNTWG
QFN16
(Pb−Free)
3000 / Tape &
Reel
†For information on tape and reel specifications,
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specifications
Brochure, BRD8011/D.
© Semiconductor Components Industries, LLC, 2015
January, 2015 − Rev. 2
1
Publication Order Number:
NCP81152/D
NCP81152
BST1
VCC1
DRVH1
PWM1
Logic
SW1
Anti−Cross
Conduction
VCC1
DRVL1
EN1
Zero
Cross
Detection
UVLO
VCC2
BST2
DRVH2
PWM2
Logic
SW2
Anti−Cross
Conduction
VCC2
DRVL2
Zero
Cross
Detection
EN2
UVLO
Figure 1. Block Diagram
www.onsemi.com
2
NCP81152
Table 1. PIN DESCRIPTIONS
Pin No.
Symbol
Description
1, 5
BST1, BST2
Floating bootstrap supply pin for high−side gate driver. Connect the bootstrap capacitor between this pin
and the SW pin.
2, 6
PWM1, PWM2
3, 7
EN1, EN2
4, 8
VCC1, VCC2
9, 13
DRVL1, DRVL2
10, 14
GND1, GND2
11, 15
SW1, SW2
12, 16
DRVH1, DRVH2
17
FLAG
Control input. The PWM signal has three states:
PWM = High enables the high−side FET;
PWM = Mid enables zero cross detection;
PWM = Low enables the low−side FET.
Logic input. Three−state logic input:
EN = High enables the driver;
EN = Mid goes into diode braking mode (both high−side and low−side gate drive signals are low);
EN = Low disables the driver.
Power supply input. Connect a bypass capacitor (0.1 mF) from this pin to ground.
Low−side gate drive output. Connect to the gate of the low−side MOSFET.
Bias and reference ground. All signals are referenced to this node.
Switch node. Connect this pin to the source of the high−side MOSFET and drain of the low−side MOSFET.
High−side gate drive output. Connect to the gate of the high−side MOSFET.
Thermal flag. There is no electrical connection to the IC. Connect to ground plane.
Table 2. ABSOLUTE MAXIMUM RATINGS
Pin Symbol
Pin Name
VMAX
VMIN
VCC1, VCC2
Main Supply Voltage Input
6.5 V
−0.3 V
BST1, BST2
Bootstrap Supply Voltage
35 V wrt/ GND
40 V ≤ 50 ns wrt/ GND
6.5 V wrt/ SW
−0.3 V wrt/SW
SW1, SW2
Switching Node
(Bootstrap Supply Return)
35 V
40 V ≤ 50 ns
−5 V
−10 V (200 ns)
DRVH1, DRVH2
High Side Driver Output
BST+0.3 V
−0.3 V wrt/SW
−2 V (<200 ns) wrt/SW
DRVL1, DRVL2
Low Side Driver Output
VCC+0.3 V
−0.3 V DC
−5 V (<200 ns)
PWM1, PWM2
DRVH and DRVL Control Input
6.5 V
−0.3 V
EN1, EN2
Enable Pin
6.5 V
−0.3 V
GND1, GND2
Ground
0V
0V
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
*All signals referenced to AGND unless noted otherwise.
Table 3. THERMAL INFORMATION
Parameter
Symbol
Value
Unit
RqJA
29
°C/W
Operating Junction Temperature Range
TJ
−40 to +150
°C
Operating Ambient Temperature Range
TA
−40 to +100
°C
Maximum Storage Temperature Range
TSTG
−55 to +150
°C
Moisture Sensitivity Level − QFN Package
MSL
1
Thermal Characteristic (Note 1)
*The maximum package power dissipation must be observed.
1. 1 in2 Cu., 1 oz. thickness.
www.onsemi.com
3
NCP81152
Table 4. NCP81152 DRIVER ELECTRICAL CHARACTERISTICS
Unless otherwise stated: −40°C < TA < +100°C; VCC = 4.5 V ~ 5.5 V; BST−SW = 4.5 V ~ 5.5 V; BST = 4.5 V ~ 30 V; SWN = 0 V ~ 21 V.
Parameter
Test Conditions
Min
Typ
Max
Units
5.5
V
SUPPLY VOLTAGE
VCC1, VCC2 Operation Voltage
4.5
UNDERVOLTAGE LOCKOUT (VCC1, VCC2)
Start Threshold
3.8
4.35
4.5
V
Hysteresis
150
200
250
mV
SUPPLY CURRENT
Normal Mode
ICC1 + ICC2 + IBST1 + IBST2
EN1, EN2 = 5 V,
PWM1 & PWM2 oscillating at 100 kHz,
CLOAD = 3 nF
9.4
mA
Shutdown Mode
ICC1 + ICC2 + IBST1 + IBST2
EN1, EN2 = Gnd
22
Standby Current 1
ICC1 + ICC2 + IBST1 + IBST2
EN1, EN2 = Logic High,
PWM1, PWM2 = Logic Low,
No loading on DRVH1/2 & DRVL1/2
1.8
mA
Standby Current 2
ICC1 + ICC2 + IBST1 + IBST2
EN1, EN2 = Logic High,
PWM1, PWM2 = Logic High,
No loading on DRVH1/2 & DRVL1/2
2.2
mA
40
mA
BOOTSTRAP DIODE
Forward Voltage
VCC = 5 V, forward bias current = 2 mA
0.1
0.4
0.6
V
PWM INPUT
Input High
3.4
Mid−State
1.3
V
Input Low
ZCD blanking timer
2.45
V
0.7
V
350
ns
HIGH SIDE DRIVER (DRVH1, DRVH2)
Output Resistance, Sourcing Current
BST − SW = 5 V
0.9
1.7
W
Output Resistance, Sinking Current
BST − SW = 5 V
0.7
1.7
W
Rise Time, trDRVH
VCC = 5 V, 3 nF load, BST − SW = 5 V
16
25
ns
Fall Time, tfDRVH
VCC = 5 V, 3 nF load, BST − SW = 5 V
11
18
ns
Turn−Off Propagation Delay, tpdlDRVH
CLOAD = 3 nF
10
30
ns
Turn−On Propagation Delay, tpdhDRVH
CLOAD = 3 nF
10
40
ns
SW Pull−Down Resistance
SW to PGND
45
kW
DRVH Pull−Down Resistance
DRVH to SW, VBST−VSW = 0 V
45
kW
LOW SIDE DRIVER (DRVL1, DRVL2)
Output Resistance, Sourcing Current
0.9
1.7
W
0.4
0.8
W
Rise Time, trDRVH
CLOAD = 3 nF
16
25
ns
Fall Time, tfDRVH
CLOAD = 3 nF
11
15
ns
Turn−Off Propagation Delay, tpdlDRVH
CLOAD = 3 nF
10
30
ns
Turn−On Propagation Delay, tpdhDRVH
CLOAD = 3 nF
5
25
ns
DRVL Pull−Down Resistance
DRVL to PGND, VCC = PGND
Output Resistance, Sinking Current
www.onsemi.com
4
45
kW
NCP81152
Table 4. NCP81152 DRIVER ELECTRICAL CHARACTERISTICS
Unless otherwise stated: −40°C < TA < +100°C; VCC = 4.5 V ~ 5.5 V; BST−SW = 4.5 V ~ 5.5 V; BST = 4.5 V ~ 30 V; SWN = 0 V ~ 21 V.
Parameter
Test Conditions
Min
Typ
Max
Units
ENABLE INPUT (EN1, EN2)
Input High
3.3
V
Mid−State
1.35
Input Low
Normal Mode Bias Current
−1
Propagation Delay Time
20
1.8
V
0.6
V
1
mA
40
ns
20
mA
SWITCH NODE (SW1, SW2)
SW Leakage Current
Zero Cross Detection Threshold Voltage
SW to −20 mV, ramp slowly until BG goes off
−6
mV
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
Table 5. PWM/EN TRUTH TABLE
PWM
PWM INPUT
ZCD
DRVL
DRVH
PWM High
ZCD Reset
Low
High
PWM Mid
Positive current through the inductor
High
Low
PWM Mid
Zero or negative current through the inductor
Low
Low
PWM Low
ZCD Reset
High
Low
Enable at Mid
X
Low
Low
tpdlDRVL
tfDRVL
DRVL
90%
90%
1V
10%
10%
trDRVL
tpdlDRVH tfDRVH
tpdhDRVH
trDRVH
90%
DRVH−
SW
10%
90%
1V
10%
tpdhDRVL
Figure 2. Timing Diagram
www.onsemi.com
5
NCP81152
PWM
DRVH−SW
DRVL
IL
Figure 3. Logic Diagram
www.onsemi.com
6
NCP81152
Application Information
voltage supply for the low−side driver is internally
connected to the VCC and GND pins.
The NCP81152 is a high−performance dual MOSFET
gate driver optimized to drive the gates of both high−side
and low−side power MOSFETs in a synchronous buck
converter. Two drivers are co−packaged into a 2.5 mm x 3.5
mm QFN16 package that greatly reduces the footprint
compared to two discrete drivers.
High−Side Driver
The high−side driver is designed to drive a floating
low−RDS(on) N−channel MOSFET. The gate voltage for the
high−side driver is developed by a bootstrap circuit
referenced to the SW pin.
The bootstrap circuit is comprised of the integrated diode
and an external bootstrap capacitor. When the NCP81152 is
starting up, the SW pin is held at ground, allowing the
bootstrap capacitor to charge up to VCC through the
bootstrap diode. When the PWM input is driven high, the
high−side driver turns on the high−side MOSFET using the
stored charge of the bootstrap capacitor. As the high−side
MOSFET turns on, the SW pin rises. When the high−side
MOSFET fully turns on, SW settles to VIN and BST settles
to VIN + VCC (excluding parasitic ringing).
Undervoltage Lockout
DRVH and DRVL are low until VCC reaches the VCC
UVLO threshold, typically 4.35 V. When VCC reaches this
threshold, the PWM signal controls the states of DRVH and
DRVL. There is a 200 mV hysteresis on VCC UVLO. There
are pull−down resistors on DRVH, DRVL and SW that
prevent the gates of the MOSFETs from accumulating
enough charge to turn on when the driver is powered off.
Three−State EN Signal
Placing EN into a logic−high or logic−low turns the driver
on and off, respectively, as long as VCC is greater than the
UVLO threshold. The EN threshold limits are specified in
the electrical characteristics table in this datasheet. Setting
the EN voltage to a mid−state level pulls both DRVH and
DRVL low.
Setting EN to the mid−state level can be used for body
diode braking to quickly reduce the inductor current. By
turning the LS FET off and having the current conduct
through the LS FET body diode, the voltage at the switch
node is at a greater negative potential compared to having
the LS FET on. This greater negative potential on switch
node allows there to be a greater voltage across the output
inductor, since the opposite terminal of the inductor is
connected to the converter output voltage. The larger
voltage across the inductor causes there to be a greater
inductor current slew rate, allowing the current to decrease
at a faster rate.
Bootstrap Circuit
The bootstrap circuit relies on an external charge storage
capacitor (CBST) and an integrated diode to provide current
to the high−side driver. A multi−layer ceramic capacitor
(MLCC) with a value greater than 100 nF should be used for
CBST.
Thermal Considerations
As power in the NCP81152 increases, it may be necessary
to provide thermal relief. The maximum power dissipation
supported by the device depends upon board design and
layout. Mounting pad configuration on the PCB, the board
material, and the ambient temperature affect the rate of
junction temperature rise for the part. When the NCP81152
has good thermal conductivity through the PCB, the
junction temperature is relatively low with high power
applications. The maximum dissipation the NCP81152 can
handle is given by:
PWM Input and Zero Cross Detect (ZCD)
The PWM input, along with EN and ZCD, controls the
state of DRVH and DRVL. When PWM is set high, DRVH
is set high after the adaptive non−overlap delay. When PWM
is set low, DRVL is set high after the adaptive non−overlap
delay.
When PWM is set to the mid−state, DRVH is set low, and
after the adaptive non−overlap delay, DRVL is set high.
DRVL remains high until the ZCD blanking time expires.
When the timer expires, the voltage on the SW pin is
monitored for zero cross detection (whether it has crossed
the ZCD threshold voltage). After zero cross is detected,
DRVL is set low.
P D(MAX) +
ƪTJ(MAX) * TAƫ
R qJA
(eq. 1)
Since TJ is not recommended to exceed 150°C, the
NCP81152, soldered on to a 645 mm2 copper area, using
1 oz. copper and FR4, can dissipate up to 4.3 W when the
ambient temperature (TA) is 25°C. The power dissipated by
the NCP81152 can be calculated from the following
equation:
(eq. 2)
P D [ VCC @ ƪ(n HS @ Qg HS ) n LS @ Qg LS) @ f ) I standbyƫ
Where nHS and nLS are the number of high−side and
low−side FETs, respectively, QgHS and QgLS are the gate
charges of the high−side and low−side FETs, respectively
and f is the switching frequency of the converter.
Low−Side Driver
The low−side driver is designed to drive a
ground−referenced low−RDS(on) N−channel MOSFET. The
www.onsemi.com
7
NCP81152
PACKAGE DIMENSIONS
QFN16, 2.5x3.5, 0.5P
CASE 485AW
ISSUE O
D
PIN ONE
REFERENCE
A
B
ÉÉÉ
ÉÉÉ
ÉÉÉ
ÉÉÉ
2X
DETAIL A
ALTERNATE TERMINAL
CONSTRUCTIONS
E
TOP VIEW
MOLD CMPD
DETAIL B
ALTERNATE
CONSTRUCTIONS
A
DETAIL B
(A3)
0.10 C
MILLIMETERS
MIN
MAX
0.80
1.00
0.00
0.05
0.20 REF
0.20
0.30
2.50 BSC
0.85
1.15
3.50 BSC
1.85
2.15
0.50 BSC
0.20
--0.35
0.45
--0.15
DIM
A
A1
A3
b
D
D2
E
E2
e
K
L
L1
ÇÇÇ
ÇÇÇ
ÉÉÉ
EXPOSED Cu
0.15 C
L
L1
0.15 C
2X
16X
L
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSIONS b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.15 AND 0.30 MM FROM TERMINAL.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
A1
0.08 C
NOTE 4
C
SIDE VIEW
SEATING
PLANE
SOLDERING FOOTPRINT*
0.15 C A B
D2
16X
L
8
3.80
K
2.10
0.15 C A B
10
0.50
PITCH
DETAIL A
2.80 1.10
E2
16X
2
15
1
b
0.10 C A B
0.05 C
1
NOTE 3
e
16X
0.60
16X
PACKAGE
OUTLINE
0.30
DIMENSIONS: MILLIMETERS
e/2
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
BOTTOM VIEW
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks,
copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC
reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any
particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without
limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications
and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC
does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for
surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where
personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and
its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly,
any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture
of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
www.onsemi.com
8
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
NCP81152/D