INTERSIL ACS573HMSR

ACS573MS
Radiation Hardened Octal
Three-State Transparent Latch
January 1996
Features
Pinouts
• Devices QML Qualified in Accordance with MIL-PRF-38535
20 LEAD CERAMIC DUAL-IN-LINE
MIL-STD-1835 DESIGNATOR,
CDIP2-T20, LEAD FINISH C
TOP VIEW
• Detailed Electrical and Screening Requirements are Contained in
SMD# 5962-96724 and Intersil’s QM Plan
• 1.25 Micron Radiation Hardened SOS CMOS
• Total Dose . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >300K RAD (Si)
OE
1
• Single Event Upset (SEU) Immunity: <1 x 10-10 Errors/Bit/Day
(Typ)
D0
2
19 Q0
D1
3
18 Q1
• SEU LET Threshold . . . . . . . . . . . . . . . . . . . . . . . >100 MEV-cm2/mg
D2
4
17 Q2
RAD (Si)/s, 20ns Pulse
D3
5
16 Q3
RAD (Si)/s, 20ns Pulse
D4
6
15 Q4
D5
7
14 Q5
D6
8
13 Q6
D7
9
12 Q7
GND 10
11 LE
11
• Dose Rate Upset . . . . . . . . . . . . . . . . >10
12
• Dose Rate Survivability . . . . . . . . . . . >10
• Latch-Up Free Under Any Conditions
• Military Temperature Range . . . . . . . . . . . . . . . . . . -55
oC
to
+125oC
• Significant Power Reduction Compared to ALSTTL Logic
• DC Operating Voltage Range . . . . . . . . . . . . . . . . . . . . 4.5V to 5.5V
20 VCC
• Input Logic Levels
- VIL = 30% of VCC Max
- VIH = 70% of VCC Min
20 LEAD CERAMIC FLATPACK
MIL-STD-1835 DESIGNATOR,
CDFP4-F20, LEAD FINISH C
TOP VIEW
• Input Current ≤ 1µA at VOL, VOH
• Fast Propagation Delay . . . . . . . . . . . . . . . . 17ns (Max), 12ns (Typ)
Description
The Intersil ACS573MS is a Radiation Hardened Octal Transparent
Latch with an active low output enable. The outputs are transparent to
the inputs when the latch enable (LE) is High. When the latch goes low
the data is latched. The output enable controls the three-state outputs.
When the output enable pins (OE) are high the output is in a high
impedance state. The latch operation is independent of the state of
output enable.
The ACS573MS utilizes advanced CMOS/SOS technology to achieve
high-speed operation. This device is a member of a radiation hardened,
high-speed, CMOS/SOS Logic family.
OE
1
20
VCC
D0
2
19
Q0
D1
3
18
Q1
D2
4
17
Q2
D3
5
16
Q3
D4
6
15
Q4
D5
7
14
Q5
D6
8
13
Q6
D7
9
12
Q7
10
11
LE
GND
The ACS573MS is supplied in a 20 lead Ceramic Flatpack (K suffix) or a
Ordering Information
PART NUMBER
TEMPERATURE RANGE
SCREENING LEVEL
PACKAGE
5962F9672401VRC
-55oC to +125oC
MIL-PRF-38535 Class V
20 Lead SBDIP
5962F9672401VXC
-55oC to +125oC
MIL-PRF-38535 Class V
20 Lead Ceramic Flatpack
ACS573D/Sample
25oC
Sample
20 Lead SBDIP
ACS573K/Sample
25oC
Sample
20 Lead Ceramic Flatpack
ACS573HMSR
25oC
Die
Die
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999
1
518893
File Number 4093
Spec Number
ACS573MS
Functional Diagram
1 OF 8 IDENTICAL CIRCUITS
VCC
LE
p
Dn
n
p
OE
LE
LE
p
Qn
n
LE
n
OE
VSS
COMMON CONTROLS
LE
LE
LE
OE
OE
OE
TRUTH TABLE
OE
LE
DATA
OUTPUT
L
H
H
H
L
H
L
L
L
L
l
L
L
L
h
H
H
X
X
Z
NOTE: L = Low Logic Level, H = High Logic Level, X = Don’t Care, Z = High Impedance, l = Low Voltage Level Prior to High-to-Low Latch
Enable Transition, h = High Voltage Level Prior to High-to-Low Latch Enable Transition.
Spec Number
2
518893
ACS573MS
Die Characteristics
DIE DIMENSIONS:
102 mils x 102 mils
2,600mm x 2,600mm
METALLIZATION:
Type: AlSi
Metal 1 Thickness: 7.125kÅ ±1.125kÅ
Metal 2 Thickness: 9kÅ ±1kÅ
GLASSIVATION:
Type: SiO2
Thickness: 8kÅ ±1kÅ
WORST CASE CURRENT DENSITY:
<2.0 x 105 A/cm2
BOND PAD SIZE:
> 4.3 mils x 4.3 mils
> 110µm x 110µm
Metallization Mask Layout
(18) Q1
(19) Q0
(20) VCC
(1) OE
(2) D0
(3) D1
ACS573MS
D2 (4)
(17) Q2
D3 (5)
(16) Q3
NC
NC
NC
NC
Q6 (13)
GND (10)
Q7 (12)
(14) Q5
LE (11)
D5 (7)
D7 (9)
(15) Q4
D6 (8)
D4 (6)
Spec Number
3
518893
ACS573MS
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate
and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which
may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
Sales Office Headquarters
NORTH AMERICA
Intersil Corporation
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902
TEL: (321) 724-7000
FAX: (321) 724-7240
EUROPE
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05
ASIA
Intersil (Taiwan) Ltd.
Taiwan Limited
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310
FAX: (886) 2 2715 3029
Spec Number
4