Data Sheet

74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Rev. 2 — 22 November 2012
Product data sheet
1. General description
The 74HC4053-Q100; 74HCT4053-Q100 is a high-speed Si-gate CMOS device and is pin
compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with
JEDEC standard no. 7A.
The 74HC4053-Q100; 74HCT4053-Q100 is triple 2-channel analog
multiplexer/demultiplexer with a common enable input (E). Each multiplexer/demultiplexer
has two independent inputs/outputs (nY0 and nY1), a common input/output (nZ) and three
digital select inputs (Sn). With E LOW, one of the two switches is selected
(low-impedance ON-state) by S1 to S3. With E HIGH, all switches are in the
high-impedance OFF-state, independent of S1 to S3.
VCC and GND are the supply voltage pins for the digital control inputs (S0 to S2, and E).
The VCC to GND ranges are 2.0 V to 10.0 V for 74HC4053-Q100, and 4.5 V to 5.5 V for
74HCT4053-Q100. The analog inputs/outputs (nY0 to nY1, and nZ) can swing between
VCC as a positive limit and VEE as a negative limit. VCC  VEE may not exceed 10.0 V.
For operation as a digital multiplexer/demultiplexer, VEE is connected to GND (typically
ground).
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
 Automotive product qualification in accordance with AEC-Q100 (Grade 1)
 Specified from 40 C to +85 C and from 40 C to +125 C
 Wide analog input voltage range from 5 V to +5 V
 Low ON resistance:
 80  (typical) at VCC  VEE = 4.5 V
 70  (typical) at VCC  VEE = 6.0 V
 60  (typical) at VCC  VEE = 9.0 V
 Logic level translation: to enable 5 V logic to communicate with 5 V analog signals
 Typical ‘break before make’ built-in
 ESD protection:
 MIL-STD-883, method 3015 exceeds 2000 V
 HBM JESD22-A114F exceeds 2000 V
 MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )
 CDM AEC-Q100-011 revision B exceeds 1000 V
 Multiple package options
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
3. Applications
 Analog multiplexing and demultiplexing
 Digital multiplexing and demultiplexing
 Signal gating
4. Ordering information
Table 1.
Ordering information
Type number
74HC4053D-Q100
Package
Temperature range Name
Description
Version
40 C to +125 C
SO16
plastic small outline package; 16 leads;
body width 3.9 mm
SOT109-1
40 C to +125 C
TSSOP16
plastic thin shrink small outline package; 16 leads; SOT403-1
body width 4.4 mm
40 C to +125 C
DHVQFN16 plastic dual in-line compatible thermal enhanced
very thin quad flat package; no leads; 16
terminals; body 2.5  3.5  0.85 mm
74HCT4053D-Q100
74HC4053PW-Q100
74HCT4053PW-Q100
74HC4053BQ-Q100
74HCT4053BQ-Q100
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
SOT763-1
© NXP B.V. 2012. All rights reserved.
2 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
5. Functional diagram
E
6
VCC
16
13 1Y1
S1 11
LOGIC
LEVEL
CONVERSION
12 1Y0
DECODER
14 1Z
1 2Y1
S2 10
LOGIC
LEVEL
CONVERSION
2 2Y0
15 2Z
3 3Y1
S3 9
LOGIC
LEVEL
CONVERSION
5 3Y0
4 3Z
8
GND
Fig 1.
7
VEE
001aak341
Functional diagram
6
11
S1
1Y0
12
10
S2
1Y1
13
9
S3
1Z
14
11
2Y0
2
14
2Y1
1
2Z
6
E
10
15
EN
#
MUX/DMUX
0
0
1
×
0/1
1
#
5
3Y1
3
9
3Z
4
4
13
2
1
15
3Y0
12
5
#
3
001aae125
001aae126
Fig 2.
Logic symbol
74HC_HCT4053_Q100
Product data sheet
Fig 3.
IEC logic symbol
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
3 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
Y
VCC
VEE
VCC
VCC
VCC
VEE
VEE
from
logic
Z
001aad544
Fig 4.
Schematic diagram (one switch)
6. Pinning information
6.1 Pinning
terminal 1
index area
1
74HC4053-Q100
74HCT4053-Q100
2Y0
2
15 2Z
3Y1
3
14 1Z
13 1Y1
2
15 2Z
3Z
4
3Y1
3
14 1Z
3Y0
5
3Z
4
13 1Y1
E
6
3Y0
5
12 1Y0
6
11 S1
VEE
7
E
VEE
7
10 S2
GND
8
S3
12 1Y0
VCC(1)
11 S1
10 S2
9
2Y0
S3
16 VCC
8
1
GND
2Y1
9
16 VCC
2Y1
74HC4053-Q100
74HCT4053-Q100
aaa-003165
Transparent top view
aaa-003164
(1) This is not a supply pin. The substrate is attached to this
pad using conductive die attach material. There is no
electrical or mechanical requirement to solder this pad.
However, if it is soldered, the solder land should remain
floating or be connected to VCC.
Fig 5.
Pin configuration SO16 and TSSOP16
74HC_HCT4053_Q100
Product data sheet
Fig 6.
Pin configuration DHVQFN16
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
4 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
6.2 Pin description
Table 2.
Pin description
Symbol
Pin
Description
E
6
enable input (active LOW)
VEE
7
supply voltage
GND
8
ground supply voltage
S1, S2, S3
11, 10, 9
select input
1Y0, 2Y0, 3Y0
12, 2, 5
independent input or output
1Y1, 2Y1, 3Y1
13, 1, 3
independent input or output
1Z, 2Z, 3Z
14, 15, 4
common output or input
VCC
16
supply voltage
7. Functional description
Table 3.
Function table [1]
Inputs
Channel on
E
Sn
L
L
nY0 to nZ
L
H
nY1 to nZ
H
X
switches off
[1]
H = HIGH voltage level; L = LOW voltage level; X = don’t care.
8. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to VSS = 0 V (ground).
Symbol
Parameter
VCC
supply voltage
Conditions
[1]
Min
Max
Unit
0.5
+11.0
V
IIK
input clamping current
VI < 0.5 V or VI > VCC + 0.5 V
-
20
mA
ISK
switch clamping current
VSW < 0.5 V or VSW > VCC + 0.5 V
-
20
mA
ISW
switch current
0.5 V < VSW < VCC + 0.5 V
-
25
mA
IEE
supply current
-
20
mA
ICC
supply current
-
50
mA
IGND
ground current
-
50
mA
Tstg
storage temperature
65
+150
C
-
500
mW
-
100
mW
Ptot
total power dissipation
P
power dissipation
[1]
[2]
[2]
per switch
To avoid drawing VCC current out of terminal nZ, when switch current flows into terminals nYn, the voltage drop across the bidirectional
switch must not exceed 0.4 V. If the switch current flows into terminal nZ, no VCC current flows out of terminals nYn. In this case, there is
no limit for the voltage drop across the switch, but the voltages at nYn and nZ may not exceed VCC or VEE.
For SO16 package: above 70 C the value of Ptot derates linearly with 8 mW/K.
For TSSOP16 package: above 60 C the value of Ptot derates linearly with 5.5 mW/K.
For DHVQFN16 package: above 60 C the value of Ptot derates linearly with 4.5 mW/K.
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
5 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
9. Recommended operating conditions
Table 5.
Recommended operating conditions
Symbol
Parameter
Conditions
supply voltage
VCC
74HC4053-Q100
74HCT4053-Q100
Unit
Min
Typ
Max
Min
Typ
Max
VCC  GND
2.0
5.0
10.0
4.5
5.0
5.5
V
VCC  VEE
2.0
5.0
10.0
2.0
5.0
10.0
V
-
VCC
GND
-
VCC
V
see Figure 7
and Figure 8
VI
input voltage
GND
VSW
switch voltage
VEE
-
VCC
VEE
-
VCC
V
Tamb
ambient temperature
40
+25
+125
40
+25
+125
C
t/V
input transition rise and fall
rate
VCC = 2.0 V
-
-
625
-
-
-
ns/V
VCC = 4.5 V
-
1.67
139
-
1.67
139
ns/V
VCC = 6.0 V
-
-
83
-
-
-
ns/V
VCC = 10.0 V
-
-
31
-
-
-
ns/V
001aad545
10
VCC − GND
(V)
001aad546
10
VCC − GND
(V)
8
8
6
6
operating area
operating area
4
4
2
2
0
0
0
Fig 7.
2
4
6
8
10
VCC − VEE (V)
Guaranteed operating area as a function of the
supply voltages for 74HC4053-Q100
74HC_HCT4053_Q100
Product data sheet
0
Fig 8.
2
4
6
8
10
VCC − VEE (V)
Guaranteed operating area as a function of the
supply voltages for 74HCT4053-Q100
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
6 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
10. Static characteristics
Table 6.
RON resistance per switch for 74HC4053-Q100 and 74HCT4053-Q100
VI = VIH or VIL; for test circuit see Figure 9.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
For 74HC4053-Q100: VCC  GND or VCC  VEE = 2.0 V, 4.5 V, 6.0 V and 9.0 V.
For 74HCT4053-Q100: VCC  GND = 4.5 V and 5.5 V, VCC  VEE = 2.0 V, 4.5 V, 6.0 V and 9.0 V.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
100
180

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
90
160

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
70
130

-
150
-

-
80
140

Tamb = 25 C
RON(peak) ON resistance (peak)
Vis = VCC to VEE
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
RON(rail)
ON resistance (rail)
[1]
Vis = VEE
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
[1]
VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
70
120

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
60
105

-
150
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
90
160

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
80
140

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
65
120

Vis = VCC
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
RON
ON resistance mismatch
between channels
[1]
Vis = VCC to VEE
-
-
-

VCC = 4.5 V; VEE = 0 V
-
9
-

VCC = 6.0 V; VEE = 0 V
-
8
-

VCC = 4.5 V; VEE = 4.5 V
-
6
-

-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
-
225

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
-
200

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
-
165

VCC = 2.0 V; VEE = 0 V
[1]
Tamb = 40 C to +85 C
RON(peak) ON resistance (peak)
Vis = VCC to VEE
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
[1]
© NXP B.V. 2012. All rights reserved.
7 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Table 6.
RON resistance per switch for 74HC4053-Q100 and 74HCT4053-Q100 …continued
VI = VIH or VIL; for test circuit see Figure 9.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
For 74HC4053-Q100: VCC  GND or VCC  VEE = 2.0 V, 4.5 V, 6.0 V and 9.0 V.
For 74HCT4053-Q100: VCC  GND = 4.5 V and 5.5 V, VCC  VEE = 2.0 V, 4.5 V, 6.0 V and 9.0 V.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
RON(rail)
ON resistance (rail)
Vis = VEE
-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
-
175

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
-
150

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
-
130

VCC = 2.0 V; VEE = 0 V; ISW = 100 A
[1]
Vis = VCC
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
-
200

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
-
175

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
-
150

-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
-
270

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
-
240

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
-
195

-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
-
210

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
-
180

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
-
160

[1]
Tamb = 40 C to +125 C
RON(peak) ON resistance (peak)
Vis = VCC to VEE
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
RON(rail)
ON resistance (rail)
[1]
Vis = VEE
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
[1]
Vis = VCC
VCC = 2.0 V; VEE = 0 V; ISW = 100 A
[1]
-
-
-

VCC = 4.5 V; VEE = 0 V; ISW = 1000 A
-
-
240

VCC = 6.0 V; VEE = 0 V; ISW = 1000 A
-
-
210

VCC = 4.5 V; VEE = 4.5 V; ISW = 1000 A
-
-
180

[1]
When supply voltages (VCC  VEE) near 2.0 V the analog switch ON resistance becomes extremely non-linear. When using a supply of
2 V, only use these devices for transmitting digital signals.
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
8 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
mnb047
110
(1)
RON
(Ω)
90
70
(2)
Vsw
V
(3)
50
VCC
from select
input
Sn
Vis
30
nZ
nYn
GND
VEE
Isw
10
0
1.8
3.6
5.4
7.2
9.0
Vis (V)
001aah826
Vis = 0 V to (VCC  VEE).
Vis = 0 V to (VCC  VEE).
(1) VCC = 4.5 V
V sw
R ON = -------I sw
(2) VCC = 6 V
(3) VCC = 9 V
Fig 9.
Test circuit for measuring RON
Fig 10. Typical RON as a function of input voltage Vis
Table 7.
Static characteristics for 74HC4053-Q100
Voltages are referenced to GND (ground = 0 V).
Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.
Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
VCC = 2.0 V
1.5
1.2
-
V
VCC = 4.5 V
3.15
2.4
-
V
Tamb = 25 C
VIH
VIL
II
IS(OFF)
IS(ON)
HIGH-level input
voltage
LOW-level input
voltage
input leakage current
OFF-state leakage
current
ON-state leakage
current
74HC_HCT4053_Q100
Product data sheet
VCC = 6.0 V
4.2
3.2
-
V
VCC = 9.0 V
6.3
4.7
-
V
VCC = 2.0 V
-
0.8
0.5
V
VCC = 4.5 V
-
2.1
1.35
V
VCC = 6.0 V
-
2.8
1.8
V
VCC = 9.0 V
-
4.3
2.7
V
VCC = 6.0 V
-
-
0.1
A
VCC = 10.0 V
-
-
0.2
A
per channel
-
-
0.1
A
all channels
-
-
0.1
A
-
-
0.1
A
VEE = 0 V; VI = VCC or GND
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 11
VI = VIH or VIL; VSW = VCC  VEE;
VCC = 10.0 V; VEE = 0 V; see Figure 12
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
9 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Table 7.
Static characteristics for 74HC4053-Q100 …continued
Voltages are referenced to GND (ground = 0 V).
Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.
Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.
Symbol
Parameter
Conditions
ICC
supply current
VEE = 0 V; VI = VCC or GND; Vis = VEE or VCC;
Vos = VCC or VEE
CI
input capacitance
Csw
switch capacitance
Min
Typ
Max
Unit
VCC = 6.0 V
-
-
8.0
A
VCC = 10.0 V
-
-
16.0
A
-
3.5
-
pF
independent pins nYn
-
5
-
pF
common pins nZ
-
8
-
pF
VCC = 2.0 V
1.5
-
-
V
VCC = 4.5 V
3.15
-
-
V
VCC = 6.0 V
4.2
-
-
V
VCC = 9.0 V
6.3
-
-
V
Tamb = 40 C to +85 C
VIH
VIL
II
IS(OFF)
HIGH-level input
voltage
LOW-level input
voltage
input leakage current
OFF-state leakage
current
VCC = 2.0 V
-
-
0.5
V
VCC = 4.5 V
-
-
1.35
V
VCC = 6.0 V
-
-
1.8
V
VCC = 9.0 V
-
-
2.7
V
VCC = 6.0 V
-
-
1.0
A
VCC = 10.0 V
-
-
2.0
A
per channel
-
-
1.0
A
all channels
-
-
1.0
A
-
-
1.0
A
VCC = 6.0 V
-
-
80.0
A
VCC = 10.0 V
-
-
160.0
A
VCC = 2.0 V
1.5
-
-
V
VCC = 4.5 V
3.15
-
-
V
VCC = 6.0 V
4.2
-
-
V
VCC = 9.0 V
6.3
-
-
V
VCC = 2.0 V
-
-
0.5
V
VCC = 4.5 V
-
-
1.35
V
VCC = 6.0 V
-
-
1.8
V
VCC = 9.0 V
-
-
2.7
V
VEE = 0 V; VI = VCC or GND
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 11
IS(ON)
ON-state leakage
current
VI = VIH or VIL; VSW = VCC  VEE;
VCC = 10.0 V; VEE = 0 V; see Figure 12
ICC
supply current
VEE = 0 V; VI = VCC or GND; Vis = VEE or VCC;
Vos = VCC or VEE
Tamb = 40 C to +125 C
VIH
VIL
HIGH-level input
voltage
LOW-level input
voltage
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
10 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Table 7.
Static characteristics for 74HC4053-Q100 …continued
Voltages are referenced to GND (ground = 0 V).
Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.
Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.
Symbol
Parameter
Conditions
II
input leakage current
VEE = 0 V; VI = VCC or GND
IS(OFF)
OFF-state leakage
current
Min
Typ
Max
Unit
VCC = 6.0 V
-
-
1.0
A
VCC = 10.0 V
-
-
2.0
A
per channel
-
-
1.0
A
all channels
-
-
1.0
A
-
-
1.0
A
VCC = 6.0 V
-
-
160.0
A
VCC = 10.0 V
-
-
320.0
A
Conditions
Min
Typ
Max
Unit
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 11
IS(ON)
ON-state leakage
current
VI = VIH or VIL; VSW = VCC  VEE;
VCC = 10.0 V; VEE = 0 V; see Figure 12
ICC
supply current
VEE = 0 V; VI = VCC or GND; Vis = VEE or VCC;
Vos = VCC or VEE
Table 8.
Static characteristics for 74HCT4053-Q100
Voltages are referenced to GND (ground = 0 V).
Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.
Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.
Symbol
Parameter
Tamb = 25 C
VIH
HIGH-level input
voltage
VCC = 4.5 V to 5.5 V
2.0
1.6
-
V
VIL
LOW-level input
voltage
VCC = 4.5 V to 5.5 V
-
1.2
0.8
V
II
input leakage current
VI = VCC or GND; VCC = 5.5 V; VEE = 0 V
-
-
0.1
A
IS(OFF)
OFF-state leakage
current
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 11
per channel
-
-
0.1
A
all channels
-
-
0.1
A
-
-
0.1
A
IS(ON)
ON-state leakage
current
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 12
ICC
supply current
VI = VCC or GND; Vis = VEE or VCC;
Vos = VCC or VEE
ICC
additional supply
current
CI
input capacitance
Csw
switch capacitance
74HC_HCT4053_Q100
Product data sheet
VCC = 5.5 V; VEE = 0 V
-
-
8.0
A
VCC = 5.0 V; VEE = 5.0 V
-
-
16.0
A
-
50
180
A
per input; VI = VCC  2.1 V; other inputs at VCC
or GND; VCC = 4.5 V to 5.5 V; VEE = 0 V
-
3.5
-
pF
independent pins nYn
-
5
-
pF
common pins nZ
-
8
-
pF
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
11 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Table 8.
Static characteristics for 74HCT4053-Q100 …continued
Voltages are referenced to GND (ground = 0 V).
Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.
Vos is the output voltage at pins nZ or nYn, whichever is assigned as an output.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Tamb = 40 C to +85 C
VIH
HIGH-level input
voltage
VCC = 4.5 V to 5.5 V
2.0
-
-
V
VIL
LOW-level input
voltage
VCC = 4.5 V to 5.5 V
-
-
0.8
V
II
input leakage current
VI = VCC or GND; VCC = 5.5 V; VEE = 0 V
-
-
1.0
A
IS(OFF)
OFF-state leakage
current
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 11
per channel
-
-
1.0
A
all channels
-
-
1.0
A
-
-
1.0
A
VCC = 5.5 V; VEE = 0 V
-
-
80.0
A
VCC = 5.0 V; VEE = 5.0 V
-
-
160.0
A
per input; VI = VCC  2.1 V; other inputs at VCC
or GND; VCC = 4.5 V to 5.5 V; VEE = 0 V
-
-
225
A
IS(ON)
ON-state leakage
current
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 12
ICC
supply current
VI = VCC or GND; Vis = VEE or VCC;
Vos = VCC or VEE
ICC
additional supply
current
Tamb = 40 C to +125 C
VIH
HIGH-level input
voltage
VCC = 4.5 V to 5.5 V
2.0
-
-
V
VIL
LOW-level input
voltage
VCC = 4.5 V to 5.5 V
-
-
0.8
V
II
input leakage current
VI = VCC or GND; VCC = 5.5 V; VEE = 0 V
-
-
1.0
A
IS(OFF)
OFF-state leakage
current
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 11
per channel
-
-
1.0
A
all channels
-
-
1.0
A
-
-
1.0
A
IS(ON)
ON-state leakage
current
VCC = 10.0 V; VEE = 0 V; VI = VIH or VIL;
VSW = VCC  VEE; see Figure 12
ICC
supply current
VI = VCC or GND; Vis = VEE or VCC;
Vos = VCC or VEE
ICC
additional supply
current
74HC_HCT4053_Q100
Product data sheet
VCC = 5.5 V; VEE = 0 V
-
-
160.0
A
VCC = 5.0 V; VEE = 5.0 V
-
-
320.0
A
-
-
245
A
per input; VI = VCC  2.1 V; other inputs at VCC
or GND; VCC = 4.5 V to 5.5 V; VEE = 0 V
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
12 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
VCC
from select
input
Sn
Isw
A
Isw
nZ
nYn
GND
Vis
A
VEE
Vos
001aah827
Vis = VCC and Vos = VEE.
Vis = VEE and Vos = VCC.
Fig 11. Test circuit for measuring OFF-state current
VCC
HIGH
from select
input
Sn
Isw
A
Vis
nZ
nYn
GND
Vos
VEE
001aah828
Vis = VCC and Vos = open-circuit.
Vis = VEE and Vos = open-circuit.
Fig 12. Test circuit for measuring ON-state current
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
13 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
11. Dynamic characteristics
Table 9.
Dynamic characteristics for 74HC4053-Q100
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; for test circuit see Figure 15.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
VCC = 2.0 V; VEE = 0 V
-
15
60
ns
VCC = 4.5 V; VEE = 0 V
-
5
12
ns
VCC = 6.0 V; VEE = 0 V
-
4
10
ns
-
4
8
ns
Tamb = 25 C
tpd
propagation delay Vis to Vos; RL =  ; see Figure 13
[1]
VCC = 4.5 V; VEE = 4.5 V
ton
turn-on time
E to Vos; RL =  ; see Figure 14
[2]
VCC = 2.0 V; VEE = 0 V
-
60
220
ns
VCC = 4.5 V; VEE = 0 V
-
20
44
ns
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
17
-
ns
VCC = 6.0 V; VEE = 0 V
-
16
37
ns
-
15
31
ns
VCC = 2.0 V; VEE = 0 V
-
75
220
ns
VCC = 4.5 V; VEE = 0 V
-
25
44
ns
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL =  ; see Figure 14
[2]
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
21
-
ns
VCC = 6.0 V; VEE = 0 V
-
20
37
ns
-
15
31
ns
VCC = 4.5 V; VEE = 4.5 V
toff
turn-off time
E to Vos; RL = 1 k; see Figure 14
[3]
VCC = 2.0 V; VEE = 0 V
-
63
210
ns
VCC = 4.5 V; VEE = 0 V
-
21
42
ns
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
18
-
ns
VCC = 6.0 V; VEE = 0 V
-
17
36
ns
-
15
29
ns
VCC = 2.0 V; VEE = 0 V
-
60
210
ns
VCC = 4.5 V; VEE = 0 V
-
20
42
ns
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL = 1 k; see Figure 14
[3]
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
17
-
ns
VCC = 6.0 V; VEE = 0 V
-
16
36
ns
-
15
29
ns
-
36
-
pF
VCC = 4.5 V; VEE = 4.5 V
CPD
power dissipation per switch; VI = GND to VCC
capacitance
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
[4]
© NXP B.V. 2012. All rights reserved.
14 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Table 9.
Dynamic characteristics for 74HC4053-Q100 …continued
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; for test circuit see Figure 15.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
VCC = 2.0 V; VEE = 0 V
-
-
75
ns
VCC = 4.5 V; VEE = 0 V
-
-
15
ns
VCC = 6.0 V; VEE = 0 V
-
-
13
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
10
ns
VCC = 2.0 V; VEE = 0 V
-
-
275
ns
VCC = 4.5 V; VEE = 0 V
-
-
55
ns
VCC = 6.0 V; VEE = 0 V
-
-
47
ns
-
-
39
ns
Tamb = 40 C to +85 C
tpd
ton
propagation delay Vis to Vos; RL =  ; see Figure 13
turn-on time
E to Vos; RL =  ; see Figure 14
[1]
[2]
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL =  ; see Figure 14
[2]
VCC = 2.0 V; VEE = 0 V
-
-
275
ns
VCC = 4.5 V; VEE = 0 V
-
-
55
ns
VCC = 6.0 V; VEE = 0 V
-
-
47
ns
-
-
39
ns
VCC = 2.0 V; VEE = 0 V
-
-
265
ns
VCC = 4.5 V; VEE = 0 V
-
-
53
ns
VCC = 6.0 V; VEE = 0 V
-
-
45
ns
-
-
36
ns
VCC = 2.0 V; VEE = 0 V
-
-
265
ns
VCC = 4.5 V; VEE = 0 V
-
-
53
ns
VCC = 6.0 V; VEE = 0 V
-
-
45
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
36
ns
VCC = 4.5 V; VEE = 4.5 V
toff
turn-off time
E to Vos; RL = 1 k; see Figure 14
[3]
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL = 1 k; see Figure 14
[3]
Tamb = 40 C to +125 C
tpd
propagation delay Vis to Vos; RL =  ; see Figure 13
74HC_HCT4053_Q100
Product data sheet
[1]
VCC = 2.0 V; VEE = 0 V
-
-
90
ns
VCC = 4.5 V; VEE = 0 V
-
-
18
ns
VCC = 6.0 V; VEE = 0 V
-
-
15
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
12
ns
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
15 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
Table 9.
Dynamic characteristics for 74HC4053-Q100 …continued
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; for test circuit see Figure 15.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
Symbol
ton
Parameter
Conditions
Min
Typ
Max
Unit
turn-on time
E to Vos; RL =  ; see Figure 14
VCC = 2.0 V; VEE = 0 V
-
-
330
ns
VCC = 4.5 V; VEE = 0 V
-
-
66
ns
VCC = 6.0 V; VEE = 0 V
-
-
56
ns
-
-
47
ns
VCC = 2.0 V; VEE = 0 V
-
-
330
ns
VCC = 4.5 V; VEE = 0 V
-
-
66
ns
VCC = 6.0 V; VEE = 0 V
-
-
56
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
47
ns
VCC = 2.0 V; VEE = 0 V
-
-
315
ns
VCC = 4.5 V; VEE = 0 V
-
-
63
ns
VCC = 6.0 V; VEE = 0 V
-
-
54
ns
-
-
44
ns
[2]
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL =  ; see Figure 14
toff
turn-off time
E to Vos; RL = 1 k; see Figure 14
[2]
[3]
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL = 1 k; see Figure 14
[1]
tpd is the same as tPHL and tPLH.
[2]
ton is the same as tPZH and tPZL.
[3]
VCC = 2.0 V; VEE = 0 V
-
-
315
ns
VCC = 4.5 V; VEE = 0 V
-
-
63
ns
VCC = 6.0 V; VEE = 0 V
-
-
54
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
44
ns
[3]
toff is the same as tPHZ and tPLZ.
[4]
CPD is used to determine the dynamic power dissipation (PD in W).
PD = CPD  VCC2  fi  N + {(CL + Csw)  VCC2  fo} where:
fi = input frequency in MHz;
fo = output frequency in MHz;
N = number of inputs switching;
{(CL + Csw)  VCC2  fo} = sum of outputs;
CL = output load capacitance in pF;
Csw = switch capacitance in pF;
VCC = supply voltage in V.
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
16 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
Table 10. Dynamic characteristics for 74HCT4053-Q100
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; for test circuit see Figure 15.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Tamb = 25 C
tpd
ton
propagation delay Vis to Vos; RL =  ; see Figure 13
turn-on time
[1]
VCC = 4.5 V; VEE = 0 V
-
5
12
ns
VCC = 4.5 V; VEE = 4.5 V
-
4
8
ns
-
27
48
ns
E to Vos; RL = 1 k; see Figure 14
[2]
VCC = 4.5 V; VEE = 0 V
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
23
-
ns
VCC = 4.5 V; VEE = 4.5 V
-
16
34
ns
-
25
48
ns
Sn to Vos; RL = 1 k; see Figure 14
[2]
VCC = 4.5 V; VEE = 0 V
toff
turn-off time
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
21
-
ns
VCC = 4.5 V; VEE = 4.5 V
-
16
34
ns
VCC = 4.5 V; VEE = 0 V
-
24
44
ns
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
20
-
ns
-
15
31
ns
VCC = 4.5 V; VEE = 0 V
-
22
44
ns
VCC = 5.0 V; VEE = 0 V; CL = 15 pF
-
19
-
ns
-
15
31
ns
-
36
-
pF
-
-
15
ns
-
-
10
ns
-
-
60
ns
-
-
43
ns
-
-
60
ns
-
-
43
ns
E to Vos; RL = 1 k; see Figure 14
[3]
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL = 1 k; see Figure 14
[3]
VCC = 4.5 V; VEE = 4.5 V
CPD
power dissipation per switch; VI = GND to VCC  1.5 V
capacitance
[4]
Tamb = 40 C to +85 C
tpd
propagation delay Vis to Vos; RL =  ; see Figure 13
[1]
VCC = 4.5 V; VEE = 0 V
VCC = 4.5 V; VEE = 4.5 V
ton
turn-on time
E to Vos; RL = 1 k; see Figure 14
[2]
VCC = 4.5 V; VEE = 0 V
VCC = 4.5 V; VEE = 4.5 V
Sn to Vos; RL = 1 k; see Figure 14
[2]
VCC = 4.5 V; VEE = 0 V
VCC = 4.5 V; VEE = 4.5 V
toff
turn-off time
E to Vos; RL = 1 k; see Figure 14
VCC = 4.5 V; VEE = 0 V
-
-
55
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
39
ns
VCC = 4.5 V; VEE = 0 V
-
-
55
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
39
ns
Sn to Vos; RL = 1 k; see Figure 14
74HC_HCT4053_Q100
Product data sheet
[3]
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
[3]
© NXP B.V. 2012. All rights reserved.
17 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
Table 10. Dynamic characteristics for 74HCT4053-Q100 …continued
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; for test circuit see Figure 15.
Vis is the input voltage at a nYn or nZ terminal, whichever is assigned as an input.
Vos is the output voltage at a nYn or nZ terminal, whichever is assigned as an output.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
-
-
18
ns
-
-
12
ns
-
-
72
ns
-
-
51
ns
Tamb = 40 C to +125 C
tpd
propagation delay Vis to Vos; RL =  ; see Figure 13
[1]
VCC = 4.5 V; VEE = 0 V
VCC = 4.5 V; VEE = 4.5 V
ton
turn-on time
[2]
E to Vos; RL = 1 k; see Figure 14
VCC = 4.5 V; VEE = 0 V
VCC = 4.5 V; VEE = 4.5 V
[2]
Sn to Vos; RL = 1 k; see Figure 14
toff
turn-off time
VCC = 4.5 V; VEE = 0 V
-
-
72
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
51
ns
-
-
66
ns
-
-
47
ns
VCC = 4.5 V; VEE = 0 V
-
-
66
ns
VCC = 4.5 V; VEE = 4.5 V
-
-
47
ns
[3]
E to Vos; RL = 1 k; see Figure 14
VCC = 4.5 V; VEE = 0 V
VCC = 4.5 V; VEE = 4.5 V
[3]
Sn to Vos; RL = 1 k; see Figure 14
[1]
tpd is the same as tPHL and tPLH.
[2]
ton is the same as tPZH and tPZL.
[3]
toff is the same as tPHZ and tPLZ.
[4]
CPD is used to determine the dynamic power dissipation (PD in W).
PD = CPD  VCC2  fi  N + {(CL + Csw)  VCC2  fo} where:
fi = input frequency in MHz;
fo = output frequency in MHz;
N = number of inputs switching;
{(CL + Csw)  VCC2  fo} = sum of outputs;
CL = output load capacitance in pF;
Csw = switch capacitance in pF;
VCC = supply voltage in V.
Vis input
50 %
tPLH
Vos output
tPHL
50 %
001aad555
Fig 13. Input (Vis) to output (Vos) propagation delays
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
18 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
VI
VM
E, Sn inputs
0V
tPLZ
tPZL
50 %
Vos output
10 %
tPHZ
tPZH
90 %
50 %
Vos output
switch ON
switch ON
switch OFF
001aad556
For 74HC4053-Q100: VM = 0.5  VCC.
For 74HCT4053-Q100: VM = 1.3 V.
Fig 14. Turn-on and turn-off times
VI
tW
90 %
negative
pulse
VM
0V
VI
tf
tr
tr
tf
90 %
positive
pulse
0V
VM
10 %
VM
VM
10 %
tW
VCC Vis
PULSE
GENERATOR
VI
VCC
Vos
RL
S1
open
DUT
RT
CL
GND
VEE
001aae382
Definitions for test circuit; see Table 11:
RT = termination resistance should be equal to the output impedance Zo of the pulse generator.
CL = load capacitance including jig and probe capacitance.
RL = load resistance.
S1 = Test selection switch.
Fig 15. Test circuit for measuring switching times
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
19 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
Table 11.
Test data
Test
Input
VI
Load
Vis
tr, tf
S1 position
CL
RL
at fmax
other[1]
tPHL, tPLH
[2]
pulse
< 2 ns
6 ns
50 pF
1 k
open
tPZH, tPHZ
[2]
VCC
< 2 ns
6 ns
50 pF
1 k
VEE
tPZL, tPLZ
[2]
VEE
< 2 ns
6 ns
50 pF
1 k
VCC
[1]
[2]
tr = tf = 6 ns; when measuring fmax, there is no constraint to tr and tf with 50 % duty factor.
VI values:
a) For 74HC4053-Q100: VI = VCC
b) For 74HCT4053-Q100: VI = 3 V
11.1 Additional dynamic characteristics
Table 12. Additional dynamic characteristics
Recommended conditions and typical values; GND = 0 V; Tamb = 25 C; CL = 50 pF.
Vis is the input voltage at pins nYn or nZ, whichever is assigned as an input.
Vos is the output voltage at pins nYn or nZ, whichever is assigned as an output.
Symbol
Parameter
Conditions
dsin
sine-wave distortion
fi = 1 kHz; RL = 10 k; see Figure 16
Min
Typ
Max
Unit
Vis = 4.0 V (p-p); VCC = 2.25 V; VEE = 2.25 V
-
0.04
-
%
Vis = 8.0 V (p-p); VCC = 4.5 V; VEE = 4.5 V
-
0.02
-
%
Vis = 4.0 V (p-p); VCC = 2.25 V; VEE = 2.25 V
-
0.12
-
%
Vis = 8.0 V (p-p); VCC = 4.5 V; VEE = 4.5 V
-
0.06
-
%
fi = 10 kHz; RL = 10 k; see Figure 16
iso
isolation (OFF-state)
Xtalk
crosstalk
crosstalk voltage
Vct
f(3dB)
3 dB frequency response
RL = 600 ; fi = 1 MHz; see Figure 17
VCC = 2.25 V; VEE = 2.25 V
[1]
-
50
-
dB
VCC = 4.5 V; VEE = 4.5 V
[1]
-
50
-
dB
VCC = 2.25 V; VEE = 2.25 V
[1]
-
60
-
dB
VCC = 4.5 V; VEE = 4.5 V
[1]
-
60
-
dB
VCC = 4.5 V; VEE = 0 V
-
110
-
mV
VCC = 4.5 V; VEE = 4.5 V
-
220
-
mV
between two switches/multiplexers;
RL = 600 ; fi = 1 MHz; see Figure 18
peak-to-peak value between control and any
switch. RL = 600 ; fi = 1 MHz; E or Sn square
wave between VCC and GND; tr = tf = 6 ns;
see Figure 19
RL = 50 ; see Figure 20
VCC = 2.25 V; VEE = 2.25 V
[2]
-
160
-
MHz
VCC = 4.5 V; VEE = 4.5 V
[2]
-
170
-
MHz
[1]
Adjust input voltage Vis to 0 dBm level (0 dBm = 1 mW into 600 ).
[2]
Adjust input voltage Vis to 0 dBm level at Vos for 1 MHz (0 dBm = 1 mW into 50 ).
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
20 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
VCC
Sn
10 μF
Vis
nYn/nZ
nZ/nYn
VEE
GND
RL
Vos
CL
dB
001aah829
Fig 16. Test circuit for measuring sine-wave distortion
VCC
Sn
0.1 μF
Vis
nYn/nZ
nZ/nYn
VEE
GND
RL
Vos
CL
dB
001aah871
VCC = 4.5 V; GND = 0 V; VEE = 4.5 V; RL = 600 ; RS = 1 k.
a. Test circuit
001aae332
0
αiso
(dB)
−20
−40
−60
−80
−100
10
102
103
104
105
106
fi (kHz)
b. Isolation (OFF-state) as a function of frequency
Fig 17. Test circuit for measuring isolation (OFF-state)
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
21 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
VCC
Sn
0.1 μF
Vis
RL
nYn/nZ
nZ/nYn
VEE
GND
RL
CL
VCC
Sn
nYn/nZ
nZ/nYn
VEE
RL
GND
RL
Vos
CL
dB
001aah873
Fig 18. Test circuits for measuring crosstalk between any two switches/multiplexers
2RL
2RL
VCC
Sn, E
Vct
nYn
G
2RL
nZ
VEE
GND
2RL
oscilloscope
001aah913
Fig 19. Test circuit for measuring crosstalk between control input and any switch
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
22 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
VCC
Sn
10 μF
Vis
nYn/nZ
nZ/nYn
VEE
GND
RL
Vos
CL
dB
001aah829
VCC = 4.5 V; GND = 0 V; VEE = 4.5 V; RL = 50 ; RS = 1 k.
a. Test circuit
001aad551
5
Vos
(dB)
3
1
−1
−3
−5
10
102
103
104
105
106
f (kHz)
b. Typical frequency response
Fig 20. Test circuit for frequency response
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
23 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
12. Package outline
SO16: plastic small outline package; 16 leads; body width 3.9 mm
SOT109-1
D
E
A
X
c
y
HE
v M A
Z
16
9
Q
A2
A
(A 3)
A1
pin 1 index
θ
Lp
1
L
8
e
0
detail X
w M
bp
2.5
5 mm
scale
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (1)
e
HE
L
Lp
Q
v
w
y
Z (1)
mm
1.75
0.25
0.10
1.45
1.25
0.25
0.49
0.36
0.25
0.19
10.0
9.8
4.0
3.8
1.27
6.2
5.8
1.05
1.0
0.4
0.7
0.6
0.25
0.25
0.1
0.7
0.3
0.01
0.019 0.0100 0.39
0.014 0.0075 0.38
0.039
0.016
0.028
0.020
inches
0.010 0.057
0.069
0.004 0.049
0.16
0.15
0.05
0.244
0.041
0.228
0.01
0.01
0.028
0.004
0.012
θ
8o
o
0
Note
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
SOT109-1
076E07
MS-012
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
99-12-27
03-02-19
Fig 21. Package outline SOT109-1 (SO16)
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
24 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm
SOT403-1
E
D
A
X
c
y
HE
v M A
Z
9
16
Q
(A 3)
A2
A
A1
pin 1 index
θ
Lp
L
1
8
e
detail X
w M
bp
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (2)
e
HE
L
Lp
Q
v
w
y
Z (1)
θ
mm
1.1
0.15
0.05
0.95
0.80
0.25
0.30
0.19
0.2
0.1
5.1
4.9
4.5
4.3
0.65
6.6
6.2
1
0.75
0.50
0.4
0.3
0.2
0.13
0.1
0.40
0.06
8o
o
0
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
OUTLINE
VERSION
SOT403-1
REFERENCES
IEC
JEDEC
JEITA
MO-153
EUROPEAN
PROJECTION
ISSUE DATE
99-12-27
03-02-18
Fig 22. Package outline SOT403-1 (TSSOP16)
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
25 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads;
SOT763-1
16 terminals; body 2.5 x 3.5 x 0.85 mm
A
B
D
A
A1
E
c
detail X
terminal 1
index area
terminal 1
index area
C
e1
e
2
7
y
y1 C
v M C A B
w M C
b
L
1
8
Eh
e
16
9
15
10
Dh
X
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
mm
A(1)
max.
A1
b
1
0.05
0.00
0.30
0.18
c
D (1)
Dh
E (1)
Eh
0.2
3.6
3.4
2.15
1.85
2.6
2.4
1.15
0.85
e
0.5
e1
L
v
w
y
y1
2.5
0.5
0.3
0.1
0.05
0.05
0.1
Note
1. Plastic or metal protrusions of 0.075 mm maximum per side are not included.
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
JEITA
SOT763-1
---
MO-241
---
EUROPEAN
PROJECTION
ISSUE DATE
02-10-17
03-01-27
Fig 23. Package outline SOT763-1 (DHVQFN16)
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
26 of 30
74HC4053-Q100; 74HCT4053-Q100
NXP Semiconductors
Triple 2-channel analog multiplexer/demultiplexer
13. Abbreviations
Table 13.
Abbreviations
Acronym
Description
CMOS
Complementary Metal-Oxide Semiconductor
ESD
ElectroStatic Discharge
HBM
Human Body Model
MM
Machine Model
MIL
Military
14. Revision history
Table 14.
Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
74HC_HCT4053_Q100 v.2
20121122
Product data sheet
-
74HC_HCT4053_Q100 v.1
-
-
Modifications:
74HC_HCT4053_Q100 v.1
74HC_HCT4053_Q100
Product data sheet
•
CDM added to features.
20120720
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
27 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
15. Legal information
15.1 Data sheet status
Document status[1][2]
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
Preliminary [short] data sheet
Qualification
This document contains data from the preliminary specification.
Product [short] data sheet
Production
This document contains the product specification.
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
The term ‘short data sheet’ is explained in section “Definitions”.
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
15.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
15.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Semiconductors takes no
responsibility for the content in this document if provided by an information
source outside of NXP Semiconductors.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
74HC_HCT4053_Q100
Product data sheet
Suitability for use in automotive applications — This NXP
Semiconductors product has been qualified for use in automotive
applications. Unless otherwise agreed in writing, the product is not designed,
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors and its suppliers accept no liability for
inclusion and/or use of NXP Semiconductors products in such equipment or
applications and therefore such inclusion and/or use is at the customer's own
risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using NXP Semiconductors products, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suitable and fit for the customer’s applications and
products planned, as well as for the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associated with their
applications and products.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the application or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
28 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
15.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
16. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
74HC_HCT4053_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 22 November 2012
© NXP B.V. 2012. All rights reserved.
29 of 30
NXP Semiconductors
74HC4053-Q100; 74HCT4053-Q100
Triple 2-channel analog multiplexer/demultiplexer
17. Contents
1
2
3
4
5
6
6.1
6.2
7
8
9
10
11
11.1
12
13
14
15
15.1
15.2
15.3
15.4
16
17
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Ordering information . . . . . . . . . . . . . . . . . . . . . 2
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 3
Pinning information . . . . . . . . . . . . . . . . . . . . . . 4
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 5
Functional description . . . . . . . . . . . . . . . . . . . 5
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 5
Recommended operating conditions. . . . . . . . 6
Static characteristics. . . . . . . . . . . . . . . . . . . . . 7
Dynamic characteristics . . . . . . . . . . . . . . . . . 14
Additional dynamic characteristics . . . . . . . . . 20
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 24
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Revision history . . . . . . . . . . . . . . . . . . . . . . . . 27
Legal information. . . . . . . . . . . . . . . . . . . . . . . 28
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 28
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Contact information. . . . . . . . . . . . . . . . . . . . . 29
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2012.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
Date of release: 22 November 2012
Document identifier: 74HC_HCT4053_Q100