Data Sheet

333
-8
PSMN3R5-30LL
DF
N3
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
Rev. 4 — 12 December 2011
Product data sheet
1. Product profile
1.1 General description
Logic level N-channel MOSFET in DFN3333-8 package qualified to 150 °C. This product
is designed and qualified for use in a wide range of industrial, communications and power
supply equipment.
1.2 Features and benefits
 High efficiency due to low switching
and conduction losses
 Suitable for logic level gate drive
sources
 Small footprint for compact designs
1.3 Applications
 Battery protection
 Load switching
 DC-to-DC converters
 Power ORing
1.4 Quick reference data
Table 1.
Quick reference data
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
VDS
drain-source voltage
Tj ≥ 25 °C; Tj ≤ 150 °C
-
-
30
V
ID
drain current
Tmb = 25 °C; VGS = 10 V;
see Figure 1
-
-
40
A
Ptot
total power dissipation
Tmb = 25 °C; see Figure 2
Tj
junction temperature
-
-
71
W
-55
-
150
°C
VGS = 10 V; ID = 10 A; Tj = 100 °C;
see Figure 12
-
-
5
mΩ
VGS = 4.5 V; ID = 10 A; Tj = 25 °C;
see Figure 13
-
4.3
5.6
mΩ
VGS = 10 V; ID = 10 A; Tj = 25 °C;
see Figure 13
-
3
3.6
mΩ
VGS = 10 V; ID = 15 A; VDS = 15 V;
see Figure 14; see Figure 15
-
5
-
nC
Static characteristics
RDSon
drain-source on-state resistance
Dynamic characteristics
QGD
gate-drain charge
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
Table 1.
Quick reference data …continued
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
QG(tot)
total gate charge
VGS = 4.5 V; ID = 15 A; VDS = 15 V;
see Figure 14; see Figure 15
-
18
-
nC
VGS = 10 V; ID = 15 A; VDS = 15 V;
see Figure 14; see Figure 15
-
37
-
nC
VGS = 10 V; Tj(init) = 25 °C;
ID = 40 A; Vsup ≤ 30 V; unclamped;
RGS = 50 Ω
-
-
118
mJ
Avalanche ruggedness
non-repetitive drain-source
avalanche energy
EDS(AL)S
2. Pinning information
Table 2.
Pinning information
Pin
Symbol Description
1
S
source
Simplified outline
2
S
source
3
S
source
4
G
gate
5,6,7,8
D
drain
mb
D
mounting base; connected to drain
Graphic symbol
8 7 6 5
D
G
mbb076
S
1 2 3 4
Transparent
top view
SOT873-1 (DFN3333-8)
3. Ordering information
Table 3.
Ordering information
Type number
PSMN3R5-30LL
PSMN3R5-30LL
Product data sheet
Package
Name
Description
Version
DFN3333-8
plastic thermal enhanced very thin small outline package; no
leads; 8 terminals
SOT873-1
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
2 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
4. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
Parameter
Conditions
Min
Max
Unit
VDS
drain-source voltage
Tj ≥ 25 °C; Tj ≤ 150 °C
-
30
V
VDGR
drain-gate voltage
Tj ≤ 150 °C; Tj ≥ 25 °C; RGS = 20 kΩ
-
30
V
VGS
gate-source voltage
ID
drain current
-20
20
V
VGS = 10 V; Tmb = 100 °C; see Figure 1
-
40
A
VGS = 10 V; Tmb = 25 °C; see Figure 1
-
40
A
-
423
A
IDM
peak drain current
pulsed; tp ≤ 10 µs; Tmb = 25 °C; see Figure 3
Ptot
total power dissipation
Tmb = 25 °C; see Figure 2
-
71
W
Tstg
storage temperature
-55
150
°C
Tj
junction temperature
-55
150
°C
Tsld(M)
peak soldering temperature
-
260
°C
Source-drain diode
IS
source current
Tmb = 25 °C
-
40
A
ISM
peak source current
pulsed; tp ≤ 10 µs; Tmb = 25 °C
-
423
A
VGS = 10 V; Tj(init) = 25 °C; ID = 40 A;
Vsup ≤ 30 V; unclamped; RGS = 50 Ω
-
118
mJ
Avalanche ruggedness
non-repetitive drain-source
avalanche energy
EDS(AL)S
003aae139
120
ID
(A)
100
003aab937
120
Pder
(%)
80
80
60
40
40
(1)
20
0
0
0
Fig 1.
50
100
150
200
Tmb (°C)
Continuous drain current as a function of
mounting base temperature
PSMN3R5-30LL
Product data sheet
0
50
100
150
200
Tmb (°C)
Fig 2.
Normalized total power dissipation as a
function of solder point temperature
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
3 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
003a a e 140
103
ID
(A)
Limit RDSon = VDS / ID
tp = 10 μs
102
100 μs
10
DC
1 ms
10 ms
1
100 ms
10−1
10−2
10−1
Fig 3.
1
10
102
VDS (V)
Safe operating area; continuous and peak drain currents as a function of drain-source voltage
PSMN3R5-30LL
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
4 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
5. Thermal characteristics
Table 5.
Thermal characteristics
Symbol
Parameter
Conditions
Rth(j-mb)
thermal resistance from junction to mounting base
see Figure 4
thermal resistance from junction to ambient
Rth(j-a)
[1]
[1]
Min
Typ
Max
Unit
-
1
1.3
K/W
-
53
60
K/W
Rth(j-a) is guaranteed by design and assumes that the device is mounted on a 40mm x 40mm x 70µm copper pad at 20°C ambient
temperature. In practice Rth(j-a) will be determined by the customer’s PCB characteristics
003aae141
10
Zth(j-mb)
(K/W)
1
δ = 0.5
0.2
10−1
δ=
P
0.1
tp
T
0.05
0.02
t
tp
10−2
10−6
Fig 4.
T
single shot
10−5
10−4
10−3
10−2
10−1
tp (s)
1
Transient thermal impedance from junction to mounting base as a function of pulse duration; typical
values
PSMN3R5-30LL
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
5 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
6. Characteristics
Table 6.
Symbol
Characteristics
Parameter
Conditions
Min
Typ
Max
Unit
Static characteristics
V(BR)DSS
drain-source breakdown voltage
ID = 0.25 mA; VGS = 0 V; Tj = -55 °C
27
-
-
V
ID = 0.25 mA; VGS = 0 V; Tj = 25 °C
30
-
-
V
VGS(th)
gate-source threshold voltage
ID = 1 mA; VDS = VGS; Tj = 150 °C;
see Figure 10
0.5
-
-
V
ID = 1 mA; VDS = VGS; Tj = 25 °C;
see Figure 11; see Figure 10
1.3
1.7
2.15
V
ID = 1 mA; VDS = VGS; Tj = -55 °C;
see Figure 10
-
-
2.6
V
-
0.05
1
µA
IDSS
drain leakage current
VDS = 30 V; VGS = 0 V; Tj = 25 °C
VDS = 30 V; VGS = 0 V; Tj = 125 °C
-
-
50
µA
IGSS
gate leakage current
VGS = 20 V; VDS = 0 V; Tj = 25 °C
-
5
100
nA
VGS = -20 V; VDS = 0 V; Tj = 25 °C
-
5
100
nA
VGS = 10 V; ID = 10 A; Tj = 100 °C;
see Figure 12
-
-
5
mΩ
VGS = 4.5 V; ID = 10 A; Tj = 25 °C;
see Figure 13
-
4.3
5.6
mΩ
VGS = 10 V; ID = 10 A; Tj = 150 °C;
see Figure 12
-
5.4
6.5
mΩ
VGS = 10 V; ID = 10 A; Tj = 25 °C;
see Figure 13
-
3
3.6
mΩ
f = 1 MHz
-
2.4
-
Ω
ID = 15 A; VDS = 15 V; VGS = 4.5 V;
see Figure 14; see Figure 15
-
18
-
nC
ID = 15 A; VDS = 15 V; VGS = 10 V;
see Figure 14; see Figure 15
-
37
-
nC
ID = 0 A; VDS = 0 V; VGS = 10 V
-
33
-
nC
RDSon
RG
drain-source on-state resistance
internal gate resistance (AC)
Dynamic characteristics
QG(tot)
total gate charge
QGS
gate-source charge
ID = 15 A; VDS = 15 V; VGS = 10 V;
see Figure 14; see Figure 15
-
6
-
nC
QGS(th)
pre-threshold gate-source charge
3.4
-
nC
post-threshold gate-source
charge
ID = 15 A; VDS = 15 V; VGS = 10 V;
see Figure 14
-
QGS(th-pl)
-
2.5
-
nC
QGD
gate-drain charge
ID = 15 A; VDS = 15 V; VGS = 10 V;
see Figure 14; see Figure 15
-
5
-
nC
VGS(pl)
gate-source plateau voltage
VDS = 15 V; see Figure 14;
see Figure 15
-
2.7
-
V
Ciss
input capacitance
-
2061
-
pF
Coss
output capacitance
VDS = 15 V; VGS = 0 V; f = 1 MHz;
Tj = 25 °C; see Figure 16
-
409
-
pF
Crss
reverse transfer capacitance
-
177
-
pF
PSMN3R5-30LL
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
6 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
Table 6.
Characteristics …continued
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
td(on)
turn-on delay time
-
23
-
ns
tr
rise time
VDS = 15 V; RL = 1 Ω; VGS = 4.5 V;
RG(ext) = 4.7 Ω; Tj = 25 °C
-
54
-
ns
td(off)
turn-off delay time
-
35
-
ns
tf
fall time
-
18
-
ns
-
0.85
1.2
V
Source-drain diode
VSD
source-drain voltage
IS = 10 A; VGS = 0 V; Tj = 25 °C;
see Figure 17
trr
reverse recovery time
Qr
recovered charge
IS = 15 A; dIS/dt = 100 A/µs;
VGS = 0 V; VDS = 15 V
003aae144
100
gfs
(S)
-
37
-
ns
-
34
-
nC
003aae143
50
ID
(A)
80
40
60
30
40
20
20
10
Tj = 150 °C
0
0
0
Fig 5.
Tj = 25 °C
10
20
30
40
I D (A)
50
Forward transconductance as a function of
drain current; typical values
PSMN3R5-30LL
Product data sheet
0
Fig 6.
1
2
3
VGS (V)
4
Transfer characteristics: drain current as a
function of gate-source voltage; typical values
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
7 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
003a a e 145
4000
RDSon
(mΩ)
Ciss
C
(pF)
003aae148
25
20
3000
Crss
15
2000
10
1000
5
0
0
2.5
5
7.5
0
10
0
VGS (V)
Fig 7.
Input and reverse transfer capacitances as a
function of gate-source voltage; typical values
003aae142
50
10 4.5 3.5
ID
(A)
3
Fig 8.
4
8
12
16
20
VGS (V)
Drain-source on-state resistance as a function
of gate-source voltage; typical values
003aae453
3
VGS (th)
(V)
40
max
2
30
typ
2.8
min
20
1
2.6
10
VGS (V) = 2.4
0
0
0.25
0.5
0.75
VDS(V)
1
0
-60
0
60
120
Tj (°C)
180
ID = 1 mA; VDS = VGS
Fig 9.
Output characteristics: drain current as a
function of drain-source voltage; typical values
PSMN3R5-30LL
Product data sheet
Fig 10. Gate-source threshold voltage as a function of
junction temperature
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
8 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
003aab271
10-1
ID
(A)
10-2
03aa27
2
a
1.5
min
typ
max
10-3
1
10
-4
0.5
10-5
10-6
0
1
2
VGS (V)
3
Fig 11. Sub-threshold drain current as a function of
gate-source voltage
0
−60
0
60
120
Tj (°C)
180
Fig 12. Normalized drain-source on-state resistance
factor as a function of junction temperature
003a a e 147
20
VDS
RDSon
(mΩ)
ID
15
VGS (V) = 3
VGS(pl)
VGS(th)
10
VGS
3.5
QGS1
4.5
5
QGS2
QGS
10
QGD
QG(tot)
003aaa508
0
0
10
20
30
ID (A)
40
Fig 13. Drain-source on-state resistance as a function
of drain current; typical values
PSMN3R5-30LL
Product data sheet
Fig 14. Gate charge waveform definitions
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
9 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
003a a e 149
10
VGS
(V)
003a a e 146
104
C
(pF)
8
15 V
Ciss
6V
6
103
VDS = 24 V
4
Coss
2
Crss
102
10−1
0
0
10
20
30
QG (nC)
40
Fig 15. Gate-source voltage as a function of gate
charge; typical values
1
10
VDS (V)
102
Fig 16. Input, output and reverse transfer capacitances
as a function of drain-source voltage; typical
values
003aae150
50
IS
(A)
40
30
20
Tj = 150 °C
Tj = 25 °C
10
0
0
0.3
0.6
0.9
VSD (V)
1.2
Fig 17. Source (diode forward) current as a function of source-drain (diode forward) voltage; typical values
PSMN3R5-30LL
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
10 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
7. Package outline
DFN3333-8: plastic thermal enhanced very thin small outline package; no leads;
8 terminals; body 3.3 x 3.3 x 1.0 mm
SOT873-1
X
B
D
A
E
terminal 1
index area
A
A1
c
detail X
terminal 1
index area
e1
C
v
w
b
e
1
M
M
y
y1 C
C A B
C
4
L1
Eh
L2
8
5
Dh
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
mm
1
A1
b
0.05 0.45
0.00 0.25
c
D
Dh
E
0.2
3.4
3.2
2.4
2.2
3.4
3.2
Eh
e
e1
L1
L2
1.80
0.55 0.52
0.65 1.95
1.58
0.45 0.35
v
w
y
y1
0.1
0.05
0.1
0.1
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
JEITA
SOT873-1
---
---
---
EUROPEAN
PROJECTION
ISSUE DATE
10-04-19
11-12-01
Fig 18. Package outline SOT873-1 (DFN3333-8)
PSMN3R5-30LL
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
11 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
8. Revision history
Table 7.
Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
PSMN3R5-30LL v.4
20111212
Product data sheet
-
PSMN3R5-30LL v.3
-
PSMN3R5-30LL v.2
Modifications:
PSMN3R5-30LL v.3
PSMN3R5-30LL
Product data sheet
•
Various changes to content.
20100818
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
12 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
9. Legal information
9.1
Data sheet status
Document status [1] [2]
Product status [3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
Preliminary [short] data sheet
Qualification
This document contains data from the preliminary specification.
Product [short] data sheet
Production
This document contains the product specification.
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
The term 'short data sheet' is explained in section "Definitions".
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product
status information is available on the Internet at URL http://www.nxp.com.
9.2
Definitions
Preview — The document is a preview version only. The document is still
subject to formal approval, which may result in modifications or additions.
NXP Semiconductors does not give any representations or warranties as to
the accuracy or completeness of information included herein and shall have
no liability for the consequences of use of such information.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
9.3
Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
PSMN3R5-30LL
Product data sheet
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors accepts no liability for inclusion and/or use of
NXP Semiconductors products in such equipment or applications and
therefore such inclusion and/or use is at the customer’s own risk.
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using NXP Semiconductors products, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suitable and fit for the customer’s applications and
products planned, as well as for the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associated with their
applications and products.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the application or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
13 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
Export control — This document as well as the item(s) described herein may
be subject to export control regulations. Export might require a prior
authorization from competent authorities.
Non-automotive qualified products — Unless this data sheet expressly
states that this specific NXP Semiconductors product is automotive qualified,
the product is not suitable for automotive use. It is neither qualified nor tested
in accordance with automotive testing or application requirements. NXP
Semiconductors accepts no liability for inclusion and/or use of
non-automotive qualified products in automotive equipment or applications.
In the event that customer uses the product for design-in and use in
automotive applications to automotive specifications and standards, customer
(a) shall use the product without NXP Semiconductors’ warranty of the
product for such automotive applications, use and specifications, and (b)
whenever customer uses the product for automotive applications beyond
NXP Semiconductors’ specifications such use shall be solely at customer’s
own risk, and (c) customer fully indemnifies NXP Semiconductors for any
liability, damages or failed product claims resulting from customer design and
use of the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
9.4
Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
Adelante, Bitport, Bitsound, CoolFlux, CoReUse, DESFire, EZ-HV,
FabKey, GreenChip, HiPerSmart, HITAG, I²C-bus logo, ICODE, I-CODE,
ITEC, Labelution, MIFARE, MIFARE Plus, MIFARE Ultralight, MoReUse,
QLPAK, Silicon Tuner, SiliconMAX, SmartXA, STARplug, TOPFET,
TrenchMOS, TriMedia and UCODE — are trademarks of NXP B.V.
HD Radio and HD Radio logo — are trademarks of iBiquity Digital
Corporation.
10. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
PSMN3R5-30LL
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 12 December 2011
© NXP B.V. 2011. All rights reserved.
14 of 15
PSMN3R5-30LL
NXP Semiconductors
N-channel DFN3333-8 30 V 3.6 mΩ logic level MOSFET
11. Contents
1
1.1
1.2
1.3
1.4
2
3
4
5
6
7
8
9
9.1
9.2
9.3
9.4
10
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1
General description . . . . . . . . . . . . . . . . . . . . . .1
Features and benefits . . . . . . . . . . . . . . . . . . . . .1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
Quick reference data . . . . . . . . . . . . . . . . . . . . .1
Pinning information . . . . . . . . . . . . . . . . . . . . . . .2
Ordering information . . . . . . . . . . . . . . . . . . . . . .2
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .3
Thermal characteristics . . . . . . . . . . . . . . . . . . .5
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .6
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 11
Revision history . . . . . . . . . . . . . . . . . . . . . . . . .12
Legal information. . . . . . . . . . . . . . . . . . . . . . . .13
Data sheet status . . . . . . . . . . . . . . . . . . . . . . .13
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .14
Contact information. . . . . . . . . . . . . . . . . . . . . .14
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2011.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
Date of release: 12 December 2011
Document identifier: PSMN3R5-30LL