PDF Circuit Note Rev. 0

Circuit Note
CN-0345
Devices Connected/Referenced
Circuits from the Lab® reference designs are engineered and
tested for quick and easy system integration to help solve today’s
analog, mixed-signal, and RF design challenges. For more
information and/or support, visit www.analog.com/CN0345.
AD7982
18-Bit, 1 MSPS PulSAR® 7.0 mW ADC in
MSOP/QFN
AD8251
10 MHz, 20 V/μs, G = 1, 2, 4, 8 iCMOS Programmable Gain Instrumentation Amplifier
ADR434
Ultralow Noise XFET Voltage References
with Current Sink and Source Capability
ADG1207
Low Capacitance, 8-Channel, ±15 V/+12 V
iCMOS Multiplexer
AD8475
Precision, Selectable Gain, Fully Differential
Amplifier
Low Power, Multichannel Data Acquisition System with PGIA for Single-Ended and
Differential Industrial-Level Signals
EVALUATION AND DESIGN SUPPORT
Circuit Evaluation Boards
CN-0345 Circuit Evaluation Board (EVAL-CN0345-SDZ)
System Demonstration Platform (EVAL-SDP-CB1Z)
Design and Integration Files
Schematics, Layout Files, Bill of Materials
CIRCUIT FUNCTION AND BENEFITS
The circuit shown in Figure 1 is a cost effective, low power, multichannel data acquisition system that is compatible with standard
industrial signal levels. The components are specifically selected
to optimize settling time between samples, providing 18-bit
performance at channel switching rates up to approximately
750 kHz.
The circuit can process eight gain-independent channels and is
compatible with both single-ended and differential input signals.
The analog front end includes a multiplexer, programmable gain
instrumentation amplifier (PGIA); precision analog-to-digital
converter (ADC) driver for performing the single-ended to
differential conversion; and an 18-bit, 1 MSPS PulSAR® ADC
for sampling the signal on the active channel. Gain
configurations of 0.4, 0.8, 1.6, and 3.2 are available.
The maximum sample rate of the system is 1 MSPS. The channel
switching logic is synchronous to the ADC conversions, and the
maximum channel switching rate is 1 MHz. A single channel
can be sampled at up to 1 MSPS with 18-bit resolution. Channel
switching rates up to 750 kHz also provide 18-bit performance.
The system also features low power consumption, consuming
only 240 mW at the maximum ADC throughput rate of 1 MSPS.
Rev. 0
Circuits from the Lab® reference designs from Analog Devices have been designed and built by Analog
Devices engineers. Standard engineering practices have been employed in the design and
construction of each circuit, and their function and performance have been tested and verified in a lab
environment at room temperature. However, you are solely responsible for testing the circuit and
determining its suitability and applicability for your use and application. Accordingly, in no event shall
Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due
toanycausewhatsoeverconnectedtotheuseofanyCircuitsfromtheLabcircuits. (Continuedonlastpage)
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113
©2016 Analog Devices, Inc. All rights reserved.
CN-0345
Circuit Note
COMP
NC
GND
+15V
VOUT
TRIM
+5V
10nF
82kΩ
+4.096V
0.1µF
TP
VIN
1µF
0.1µF
ADR444
TP
0.1µF
+15V
AD8031
+15V –15V
VDD
C0+
C7+
ADG1207
+2.5V
S1A
DA
–IN
+VS
AD8251
–VS
+5V
0.1µF
S8A
+VS
–IN_0.8
S1B
REF
DB
–15V
DGND
1-OF-8
DECODER
A0 A1 A2 EN
GND
VCOM
–OUT
+IN_0.8
10kΩ
LOGIC
VSS
10kΩ
+IN
S8B
WR
A1
+IN_0.4
A0
10Ω
1kΩ
1.2nF
VIO SDI
IN+
AD7982
1nF
10Ω
1.25kΩ
0.1µF
REF VDD
+OUT
IN–
GND
SCK
SDO
SPORT
INTERFACE
CNV
1.25kΩ
–VS
–15V
+5V
13833-001
C7–
1.25kΩ
+3.3V
1.2nF
1kΩ
1.25kΩ
C0–
AD8475
–IN_0.4
OUT
10µF
SDP-B
Figure 1. Multichannel Data Acquisition Simplified Circuit (All Connections and Decoupling Not Shown)
CIRCUIT DESCRIPTION
Component Selection
The circuit shown in Figure 1 is a multichannel data acquisition
signal chain consisting of a multiplexer, programmable gain
stage, ADC driver, and a fully-differential PulSAR ADC. The
channel switching and gain switching is synchronized to the
conversion period of the ADC.
The ADG1207 is a low-capacitance, fast-settling multiplexer that
routes one of eight differential inputs to a common differential
output. A switching network at the inputs of the ADG1207 adds
compatibility with both single-ended and differential input
signals. The active channel is selected via the address pins of the
device, which are controlled by the SDP-B controller board.
The system can monitor up to eight channels using a single
ADC, reducing component count and cost compared to systems
with one ADC per channel. Each channel can be configured
with a different gain, allowing for flexibility of input ranges.
The effective sample rate for each channel is equal to the sample
rate of the ADC divided by the total number of channels being
sampled.
The maximum sample rate of the system is limited by the
settling time of the components in the analog front end.
Multiplexed signals are discontinuous in nature, resulting in
potentially large voltage steps between sampling intervals. The
components in the signal chain must be given adequate time
to settle to these steps before the ADC performs a conversion.
To maximize the time given for the signal to settle, the multiplexer channels are switched immediately after the ADC begins
a new conversion.
The AD8251 is a programmable gain instrumentation amplifier,
that provides selectable gain settings of 1, 2, 4, and 8. The higher
gain settings boost smaller input signals to the full-scale input
range of the AD7982. Each gain setting has its own suitable
input range, which is shown in Table 1.
Table 1. Input Range for Each of the Four Gain Configurations
Gain
0.4
0.8
1.6
3.2
Full-Scale Input Range
±10.24 V
±5.12 V
±2.56 V
±1.28 V
The AD8475 funnel amplifier provides high-precision attenuation
(0.4×), accurate common-mode level shifting, and single-ended
to differential conversion. Its low output noise spectral density
(10 nV/√Hz) and fast settling time (50 ns to 0.001% for a 2 V
output step) make it well suited to drive the AD7982.
The AD7982 is a fully-differential, 1 MSPS, 18-bit PulSAR ADC
that features a typical SNR of 96 dB when using a 4.096 V
reference. The AD7982 is also low power, and only consumes
approximately 7 mW at full throughput. Its power consumption
scales with throughput, and can operate at lower sample rates to
cut its power use (for example, 70 μW at 10 kSPS).
Rev. 0 | Page 2 of 14
Circuit Note
CN-0345
Gain Error Measurement
Figure 2 shows the ideal transfer function of the data acquisition
system.
Error in the gain of the system also contributes to overall system
inaccuracy. The ideal transfer function of the AD7982 is shown
in Figure 2, where the −217 and 217 − 1 output codes correspond
to a negative full-scale input voltage (−FS) and a positive fullscale input voltage (+FS), respectively; however, the combination
of offset error (εb) and gain error (εm) results in a deviation from
this relationship.
ADC CODE (TWOS COMPLEMENT)
System DC Accuracy Errors
011...111
011...110
011...101
Gain error can be expressed as a percentage error between the
actual system gain and the ideal system gain. The more common
expression is in percent-full-scale error (%FS), which is a measure
of the error between the ideal and actual input voltages that
produces the 217 − 1 code.
100...010
100...000
–FSR
–FSR + 1 LSB
+FSR – 1 LSB
+FSR – 1.5 LSB
–FSR + 0.5 LSB
ANALOG INPUT
13833-002
100...001
Figure 2. ADC Ideal Transfer Function
Each of the components in the data acquisition signal chain
have errors that cause the real transfer function of the system to
deviate from that in Figure 2. The cumulative effects of these
errors can be measured at a system level by comparing dc inputs
at the input to the ADG1207 and the resulting output codes
from the AD7982. The errors of interest in this system are offset
error and gain error.
Offset Error Measurement
For ideal bipolar, differential ADCs, a 0 V differential input
results in an output code of 0. Real ADCs typically exhibit some
offset error (εb), which is defined as the deviation between the
ideal output code and the measured output code for a 0 V input.
The offset error for the data acquisition system can be found by
grounding its input and observing the resulting output code. This
error varies between each of the gain settings of the AD8251 and
between each of the channels of the ADG1207. Offset error is
therefore measured for each of the channels in all four gain
configurations.
Since the system monitors multiple channels, it is also important
to quantify the amount by which the offset error deviates
between channels. Offset error match (Δεb, MAX) is a measure of
the maximum deviation between the offset error of each of the
channels and the average offset error of all of the channels.
Offset error match is calculated using the following equation:
The ideal full-scale input voltage (VFS, IDEAL) is a function of the
resolution of the ADC (18-bits for the AD7982) and the
accuracy of the reference voltage (VREF). Errors in the voltage
reference translate to gain errors in the ADC. To decouple
reference errors from ADC gain error, VREF is measured using a
precision multimeter. The ideal full-scale input voltage can then
be calculated using
VFS , IDEAL =
∆ε b, MAX = (max(ε b,i −
j =0
8
2 × VREF , MEAS
=
217
VREF , MEAS
The actual system gain can be found by calculating the slope of
the linear regression of a group of several input voltages (mLR)
and the resulting output codes:
YREAL = mLR × VIN
The real full-scale input voltage (VFS, REAL) can then be calculated
using
VFS , REAL =
YREAL
217
=
mLR
mLR
The gain error (expressed in %FS error) can then be calculated
using
εm =
VFS , IDEAL − VFS , REAL
VFS , IDEAL
× 100%
The gain error of the system varies with the gain of the AD8251,
but is channel independent. Therefore, gain error is measured
for each of the four gain configurations, but only using one of
the ADG1207 channels in this system.
7
∑ ε b, j
218
) | i = 0, 1, ..., 7)
where εb,i and εb,j are the offset errors for the i and j channels,
respectively.
This offset error match can be found for each of the gain
configurations. Note that offset error can be expressed either in
codes or volts.
Rev. 0 | Page 3 of 14
CN-0345
Circuit Note
System Noise Analysis
Noise Due to the AD8475 Funnel Amplifier
One of the key design goals in precision data acquisition systems
is achieving a high signal-to-noise ratio (SNR), which can be
achieved by increasing the full-scale signal amplitude and/or
decreasing the noise power generated by the components in the
system.
The rms noise contributed by the AD8475 (vn, AD8475) is a
function of its referred-to-output NSD (eAD8475) and the RC filter
bandwidth at the input to the AD7982 (BWRC):
The total noise power present in the system can be found by
taking the root sum square (rss) of the noise power contributed
by its individual components, referred to the input of the AD7982:
v n, TOTAL = v n, ADG1207 2 + v n, AD82512 + v n, AD8475 2 + v n, AD7982 2
The expected SNR of the system (SNREXPECTED) can then be found
using
 VREF 2 

SNREXPECTED = 20 log 
 v n, TOTAL 


where eAD8475 = 10 nV/√Hz.
Noise Due to the AD8251 Instrumentation Amplifier
The AD8251 functions as a gain stage which improves SNR for
small-amplitude signals by boosting their amplitude to more
closely fill the ±VREF range at the input to the AD7982. Ideally, if
the system gain increases by a factor of G, the SNR (in dB) of
the input signal improves by
This level of improvement is not achievable in reality, however,
because wideband noise is also amplified by the noise gain of
the circuit. Fortunately, this degradation is not as large as the
improvement due to signal gain.
Noise Due to the AD7982 ADC
The noise of the AD7982 ADC is a function of both its inherent
quantization error and noise caused by internal components
(such as passive components producing thermal noise).
The rms input voltage noise of the AD7982 can be calculated
from its specified SNR using


VREF
× 10 
2
π
× BWRC
2
∆SNR = log10 (G)
The expected noise contributions for each component in the
system and the resultant expected SNR performance of the
whole system is shown in Table 2. The total system noise
calculation ignores thermal noise contributed by the passive
components in the system.
v n, AD7982 =
v n, AD8475 = e AD8475 ×
The rms noise contributed by the AD8251 is a function of its
referred-to-input NSD (eAD8251), its gain setting (GAD8251), the
attenuation factor of the AD8475 (GAD8475), and the noise filter
bandwidth at the input of the AD7982:
v n, AD 8251 = e AD8251 × G AD 8251 × G AD8475 ×
π
× BWRC
2
The value of eAD8251 is also dependent on the AD8251 gain and
can be found in the AD8251 data sheet.
SNR AD7982 

20

Noise Due to the ADG1207 Multiplexer
The SNR for the AD7982 (SNRAD7982) is specified as approximately
96 dB for a 4.096 V reference.
The single-pole RC filter at the input of the AD7982 limits the
wide-band noise from the upstream components. A smaller
filter bandwidth improves SNR by further limiting noise power;
however, its time constant must also be sufficiently short to settle
voltage kickbacks due to charge injections that occur as the
AD7982 inputs reconnect to the front-end circuitry during the
acquisition phase. The appropriate bandwidth for the system is
at least 5 MHz (see the Analog Dialogue article, Front-End
Amplifier and RC Filter Design for a Precision SAR Analog-toDigital Converter for more information).
The NSD and resulting rms noise contributed by the ADG1207
can be found using the Johnson/Nyquist noise equation, because
the device acts like a series resistance between the source and
the rest of the analog front end:
en, ADG1207 = 4 × k B × T × RON
and
v n, ADG1207 = en, ADG1207 × G AD8251 × G AD8475 ×
π
× BWRC
2
The resistance of each channel (RON) can be found in the
ADG1207 data sheet.
A summary of the calculated noise performance of the system is
shown in Table 2. The largest contributors to the total noise are
the AD8251 in-amp and the AD7982 ADC.
Rev. 0 | Page 4 of 14
Circuit Note
CN-0345
Table 2. Noise Performance for the Multichannel Data Acquisition System
AD8251
en, AD8251
vn, AD8251
(nV/√Hz)
(µV rms)
40
44.7
27
60.4
22
98.4
18
161
Settling Time Analysis
When the circuit shown in Figure 1 is sampling multiple channels,
each of the different inputs are merged into a time-division
multiplexed signal by the ADG1207. Multiplexed signals are
discontinuous in nature, and typically have large voltage steps
occurring in short time intervals. For the system in Figure 1, the
voltage differential between two consecutive channels may be as
large as 20 V at the inputs of the ADG1207, and the time
allotted for settling is only as long as the sampling period.
Figure 3 shows the settling time model of the circuit in Figure 1.
Each of the components in the system has its own settling
characteristics (see the following sections).
PART 2
PART 3
PART 4
MUX
PGIA
ADC DRIVER
RC + ADC
ADG1207
AD8251
AD8475
AD7982
tS_ADG1207
tS_AD8251
tS_AD8475
tS_AD7982
Settling time is defined as the time required for the analog
front-end circuitry to settle an input step to a certain precision.
This precision is usually specified in percent error (for example,
0.1% or 0.01%), but in conversion systems it is also helpful to
relate it to resolution. For example, settling to a 16-bit
resolution is roughly equivalent to settling to 0.001%. Table 3
shows the relationship between settling to percent error and to
resolution for a single-pole system.
related to settling precision, and it may take up to 30 times as
long to settle to 0.01% as to 0.1%. This can be due to long-term
thermal effects inside the amplifier. Settling time is also dependent
on the load that the device is driving, and settling time is generally
not characterized for multiple load conditions.
Measuring high-precision settling is also difficult without a
specialized characterization platform, due to the effects of
oscilloscope overdrive and sensitivity, and the difficulty of
generating an input pulse with sufficient rise time and settling
time.
Settling time can be estimated provided certain bounds and
assumptions are used in analyzing the circuit. The total settling
time can be calculated by taking the root sum square (rss) of the
settling times of the individual components:
f SR <
1
t S _ TOTAL
Settling Time of the ADG1207
The equivalent circuit for a CMOS switch can be approximated as
an ideal switch in series with a resistor (RON) and in parallel with
two capacitors (CS, CD). The multiplexer stage and associated
filters can therefore be modeled as shown in Figure 4.
ADG1207
Table 3. Percent Error and Effective Resolution
LSB (%FS)
1.563
0.391
0.0977
0.0244
0.0061
0.00153
0.00038
0.000095
0.000024
Total
vn, total SNR
(µV rms) (dB)
71.7
92.12
82.5
90.91
113
88.14
171
84.58
The maximum throughput of the system is inversely
proportional to the total settling time:
Figure 3. Settling Time Model of CN-0345 Circuit
Resolution,
No. of Bits
6
8
10
12
14
16
18
20
22
AD7982
vn, AD7982
(µV rms)
48.6
48.6
48.6
48.6
t S _ TOTAL = t S_ADG1207 2 + t S_AD82512 + t S_AD8475 2 + t S_AD7982 2
13833-003
PART 1
AD8475
en, AD8475
vn, AD8475
(nV/√Hz)
(µV rms)
10
28
10
28
10
28
10
28
AD8251
RON
No. of Time Constants =
−ln (% Error/100)
4.16
5.55
6.93
8.32
9.70
11.09
12.48
13.86
15.25
S1A
CS
DA
RS
CD
CIN
RON
S8A
CS
RON
S1B
CS
DB
RS
CD
CIN
RON
S8B
Estimating the settling time of an analog front end with multiple
components is not trivial for a variety of reasons. First, many
devices do not specify settling characteristics to very high
precision. Settling time for an active device is also not linearly
CS
13833-004
GAIN
0.4
0.8
1.6
3.2
ADG1207
en, ADG1207 vn, ADG1207
(nV/√Hz)
(µV rms)
1.41
1.58
1.41
3.15
1.41
6.31
1.41
12.6
Figure 4. Settling Time Model of the ADG1207
Each channel functions similarly to an RC circuit having an
associated time constant that dominates settling time.
Dynamically switching channels complicates signal settling;
Rev. 0 | Page 5 of 14
CN-0345
Circuit Note
Settling Time of the AD8251 and AD8475
at the time channels are switched, the difference between the
previous output and the current input produces a kickback
transient. This kickback is similar to the one that occurs at the
input to the AD7982 as it enters the acquisition phase. For a
more detailed description, see the Analog Dialogue article,
Front-End Amplifier and RC Filter Design for a Precision SAR
Analog-to-Digital Converter.
The AD8251 data sheet specifies its settling time for a variety of
input voltage step sizes down to a 0.001% error for each gain
configuration. Given a load of 10 kΩ and gain setting of 1, the
AD8251 can settle a 20 V step at its output to 0.001% in
approximately 1 µs. The gain of 1 setting requires the most
settling time, so the settling time analysis will use 1 µs.
The circuit in Figure 4 was simulated using NI Multisim™, as
shown in Figure 5, with the following component values from
the respective device data sheets:
•
•
•
•
However, the 1 µs number may not be accurate when the
AD8251 is driving one of the inputs of the AD8475, which has
an input impedance of 2.92 kΩ instead of 10 kΩ. It is also not
possible to ascertain settling time of the AD8251 to 18-bit
resolution, due to the nonlinear relationship between settling
time and precision. Therefore, the best settling time estimation
is 0.001% error (or 16-bit resolution).
RON = 120 Ω
CS = 2 pF
CD = 10 pF
RIN||CIN = 1.25 GΩ||2 pF
The AD8475 has a settling time specification of 50 ns to 0.001%
for a 2 V differential output step. The maximum voltage step size
expected on the outputs of the AD8475 is twice the reference
voltage (VREF), or approximately 8 V. Assuming that the settling
time is proportional to the output voltage step, the settling time
to 0.001% (16-bits) for an 8 V step will be approximately 200 ns
(4 × 50 ns).
The input resistance of the AD8251 (RIN) is sufficiently large
(1.25 GΩ) to be omitted from simulation.
XSC1
G
T
A B C
RON1
120Ω
D
The settling time of each amplifier is, therefore,
OUTPUT
•
•
S1
1
V1
+10V
CSOFF1
2pF
2
CD1
10pF
1
RON2
120Ω
V2
–10V
C1
2pF
Settling Time of the RC Noise Filter and AD7982
2
+ –
13833-005
CSOFF2
2pF
MUX CONTROL
Figure 5. Multisim™ Settling Time Model of the ADG1207
The simulation results are shown in Figure 6. The time required
for the output of the ADG1207 to settle to 0.001% of 10 V is
tS_ADG1207 = 12 ns.
MUX CTRL (V)
VOLTS (V)
4
3
tS_AD8251 = 1 µs
tS_AD8475 = 200 ns
Figure 7 shows the equivalent circuit of the inputs of the AD7982.
REXT and CEXT are the components in the RC wideband noise
filter in front of the ADC. RIN and CIN are the input resistance
and capacitance of the AD7982, respectively. CIN is mainly the
internal capacitive digital-to-analog converter (DAC). CPIN is
primarily the pin capacitance, and is ignored. The values for these
components are as follows:
•
•
•
•
REXT = 10 Ω
CEXT = 1200 pF
RIN = 400 Ω
CIN = 30 pF
2
REF
AD7982
1
12ns, +10V
REXT
10
5
0
GND
50
100
150
TIME (ns)
200
250
300
13833-006
0
CPIN
GND
RIN
CIN
D2
GND
Figure 7. Settling Time Model of the AD7982 and RC Noise Filter
–10
–50
IN+ OR IN–
CEXT
–5
0ns, –10V
D1
13833-007
OUTPUT (V)
VOLTS (V)
0
Figure 6. Settling Time Waveforms for the ADG1207 Simulation Model
The AD7982 employs an internal capacitive DAC and a charge
redistribution algorithm to determine its output code. The
conversion process contains two phases, acquisition and
conversion. During acquisition, the capacitive DAC is
connected to the input terminals of the AD7982. During
conversion, it is disconnected from the input terminals, and
Rev. 0 | Page 6 of 14
Circuit Note
CN-0345
The simulation results are shown in Figure 9. The time taken
for the output to settle to 0.001% of 4 V is tS_AD7982 = 810 ns.
The signal must be settled by the end of the acquisition phase
for an accurate conversion. In order to maximize the time given
for the signal to settle, the multiplexer switches channels
immediately after the AD7982 begins its conversion phase.
4.0V
V1
In addition to settling from the multiplexed signal from the
output of the AD8475, the RC noise filter and AD7982 inputs
also have to settle to the voltage kickback that occurs at the
beginning of the acquisition phase. See the Analog Dialogue
article, Front-End Amplifier and RC Filter Design for a Precision
SAR Analog-to-Digital Converter.
The settling time for the circuit in Figure 7 was simulated in NI
Multisim™ as shown in Figure 8. V1 represents the maximum
voltage step expected at either input of the AD7982 (from a
single-ended output of the AD8475). CNV and S1 simulate the
AD7982 switching from the conversion phase (occurring when
V1 changes value) to the acquisition phase (710 ns after start of
conversion). CNV keeps S1 open until 710 ns after V1 steps
from 0 V to 4 V to represent the transition from the conversion
phase to the acquisition phase. ADC_IN is the voltage that is
sampled by the AD7982 on a CNV rising edge.
The settling time for this portion of the system is equal to the
time between V1 switching to 4 V (at TIME = 0) to ADC_IN
settling to 0.001% of 4 V.
XSC1
G
T
A B C
D
4.0V
RC_EXT
3.3V
CNV
810ns, 4V
4.0V
ADC_IN
–1.0
–0.5
0
0.5
1.0
1.5
2.0
2.5
3.0
TIME (µs)
13833-009
internal logic performs the charge-redistribution algorithm.
The maximum specified time of the conversion phase is 710 ns.
Figure 9. Settling Time Waveforms for the AD7982 and RC Noise Filter
Simulation Model
Total System Settling Time
The total settling time of the entire circuit shown in Figure 1
can now be estimated by calculating the rss of the settling times
for each component:
•
•
•
•
tS_ADG1207 = 12 ns
tS_AD8251 = 1000 ns
tS_AD8475 = 200 ns
tS_AD7982 = 810 ns
•
t S_TOTAL = 12 ns 2 + 1μs 2 + 200 ns 2 + 810 ns 2 ≈ 1300 ns
The expected maximum sample rate of the system is then
V1
R1
10Ω
V1
0V 4V
5µs 10µs
S1
RC_EXT
f SR <
1
≈ 770 kSPS
1300 ns
ADC_IN
Offset and Gain Error Results
+ –
C1
1.2nF
C2
30pF
U1
Table 4 shows the offset error measured (in LSBs) for each of the
channels in each gain configuration for the circuit in Figure 1.
Table 4 also shows the average offset error of all of the channels
for each gain configuration.
CNV
NOT
13833-008
CNV PHASE
0V 3.3V
710ns 10µs
R2
400Ω
Figure 8. Multisim™ Settling Time Model of the AD7982 and RC Noise Filter
The offset errors were measured by grounding all of the channel
inputs and collecting and averaging 32,768 samples taken on
each of the channels in each gain configuration.
Table 4. Offset Error Measurements for all Channels and Gain Configurations (Error in LSBs)
Gain
0.4
0.8
1.6
3.2
Channel 0
−2.34
−2.40
−1.49
0.11
Channel 1
−2.31
−2.31
−1.34
0.34
Channel 2
−2.32
−2.33
−1.35
0.33
Channel 3
−2.29
−2.31
−1.28
0.44
Channel 4
−2.31
−2.27
−1.31
0.47
Channel 5
−2.29
−2.26
−1.22
0.57
Rev. 0 | Page 7 of 14
Channel 6
−2.28
−2.25
−1.22
0.63
Channel 7
−2.26
−2.24
−1.14
0.73
Channel
Average
−2.30
−2.30
−1.29
0.45
Offset
Error Match
0.47
0.19
0.47
0.36
CN-0345
Circuit Note
Table 5. Gain Error Measurements for all Gain Configurations
Gain
0.4
0.8
1.6
3.2
Gain Error (%FS)
0.07
0.05
0.04
0.02
0
fS = 1MSPS
fIN = 10kHz
SNR = 90.4dB
THD = –94.0dB
SINAD = 88.8dB
–20
–40
AMPLITUDE (dBFS)
Table 5 shows the gain error measured for each of the gain
configurations for the circuit in Figure 1. The %FS error was
found using the analysis methods described above, and the
actual gain in V/V was calculated by subtracting this error from
the ideal gain.
–60
–80
–100
–120
–140
–160
–180
0
50
100
150
200
250
300
350
400
450
Figure 10, Figure 11, Figure 12, and Figure 13 show the FFT
plots for a 10 kHz full-scale sine wave input on a single channel
for gain configurations of 0.4, 0.8, 1.6, and 3.2, respectively.
Table 6 shows the SNR and rms noise measured for each of the
gain configurations.
Figure 11. FFT for 10 kHz, 10 V p-p Input for Gain = 0.8 on Single,
Static Channel
0
–20
fS = 1MSPS
fIN = 10kHz
Table 6. SNR, Noise, and THD vs. Gain for 10 kHz Input
–40
SNR = 89.6dB
THD = –93.7dB
SINAD = 88.2dB
Gain
0.4
0.8
1.6
3.2
–60
THD (dB)
−93.89
−93.97
−93.73
−92.93
The input signal was supplied by an Audio Precision SYS-2700
series signal generator, with the board set in differential input
mode. Figure 14 shows total harmonic distortion (THD)
measurements vs. the frequency of the input signal for each
gain configuration. These results match the THD typical
performance characteristic plot from the AD8251 data sheet.
–40
SNR = 91.5dB
THD = –93.9dB
SINAD = 89.5dB
–140
–180
–200
0
50
100
150
200
250
300
350
400
450
500
FREQUENCY (kHz)
Figure 12. FFT for 10 kHz, 5 V p-p Input for Gain = 1.6 on Single,
Static Channel
0
fS = 1MSPS
fIN = 10kHz
–60
–40
–80
SNR = 87.4dB
THD = –92.9dB
SINAD = 86.3dB
–60
AMPLITUDE (dBFS)
–20
–100
–120
–140
–160
–180
–80
–100
–120
–140
–160
0
50
100
150
200
250
300
350
400
450
500
FREQUENCY (kHz)
Figure 10. FFT for 10 kHz, 20 V p-p Input for Gain = 0.4 on Single,
Static Channel
–180
–200
0
50
100
150
200
250
300
350
400
450
500
FREQUENCY (kHz)
Figure 13. FFT for 10 kHz, 2.5 V p-p Input for Gain = 3.2 on Single,
Static Channel
Rev. 0 | Page 8 of 14
13833-013
–200
13833-010
AMPLITUDE (dBFS)
fS = 1MSPS
fIN = 10kHz
–120
–160
0
–20
–80
–100
13833-012
RMS Noise (µV rms)
77.1
87.9
96.2
124.2
AMPLITUDE (dBFS)
SNR (dB)
91.50
90.36
89.57
87.35
500
FREQUENCY (kHz)
13833-011
–200
Performance Results without Channel Switching
Circuit Note
CN-0345
The dc tests involved varying the voltage step size between the
two channels and the channel switching rate. The channel
switching rate was varied from 50 kHz to 1 MHz in 50 kHz
increments. The voltage step size was varied over different
ranges for each of the gain configurations. A mean code result
was measured for each channel for each voltage step size/channel
switching rate by averaging 8,192 samples taken on each channel.
A mean code result was also measured for each channel in the
static case (no switching between channels). The mean code
errors discussed below were found by taking the difference
between the mean codes measured for the static case and for
the switching channels.
–20
GAIN = 0.4
GAIN = 0.8
GAIN = 1.6
GAIN = 3.2
–60
–80
–120
1
10
100
INPUT FREQUENCY (kHz)
13833-014
–100
Figure 14. THD Measured for Various Input Frequencies on a Single,
Static Channel
System Performance with Channel Switching
Several tests were performed to evaluate the performance of the
system when scanning multiple channels. Experiments using
precision dc sources measured the error in output code with
respect to sample rate (see Circuit Note CN-0269 for similar tests)
and voltage step size between channels. AC performance was
also measured for switching between two out-of-phase, full-scale
inputs from a precision ac source (Audio Precision AP SYS 2712).
Figure 15 and Figure 16 show the test setup for dc and ac
performance tests, respectively. The channel switching rate is
the rate at which the ADG1207 switches from one channel to
another, and is equivalent to the sample rate of the AD7982.
DVC
8500
–
+
+
DVC
8500
Figure 17, Figure 18, Figure 19, and Figure 20 show the mean
code error for various voltage step sizes at several switching rates
in each of the four gain configurations. Figure 21, Figure 22,
Figure 23, and Figure 24 show the mean code error for full-scale
voltage steps at various switching rates in each of the four gain
configurations.
250
100kSPS,
100kSPS,
500kSPS,
500kSPS,
800kSPS,
800kSPS,
200
150
100
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
A
B
A
B
A
B
50
0
–50
–100
–150
–200
EVAL-CN0345-SDZ
–
–250
0
5
10
15
20
STEP SIZE (V)
C5+
C7+
13833-017
THD (dB)
–40
MEAN CODE ERROR
0
Figure 17. Mean Code Error vs. Voltage Step Size, Gain = 0.4
EVAL-SDP-CB1Z
C5–
150
C7–
13833-015
GND
AP SYS-2712
+ G –
+ G
EVAL-CN0345-SDZ
–
100
MEAN CODE ERROR
Figure 15. Settling Time Evaluation Setup using DC Calibrators
100kSPS,
100kSPS,
500kSPS,
500kSPS,
800kSPS,
800kSPS,
50
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
A
B
A
B
A
B
0
–50
C5–
C5+
–100
EVAL-SDP-CB1Z
C7–
–150
GND
13833-016
C7+
Figure 16. Settling Time Evaluation Setup using AC Signal Generator
Rev. 0 | Page 9 of 14
0
5
10
15
STEP SIZE (V)
Figure 18. Mean Code Error vs. Voltage Step Size, Gain = 0.8
20
13833-018
AD8606
BUFFERS
CN-0345
Circuit Note
150
200
MEAN CODE ERROR
100
50
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
A
B
A
B
A
B
150
100
MEAN CODE ERROR
100kSPS,
100kSPS,
500kSPS,
500kSPS,
800kSPS,
800kSPS,
0
–50
50
+FS
–FS
0
–50
–100
–100
0
5
10
15
20
STEP SIZE (V)
–200
13833-019
Figure 19. Mean Code Error vs. Voltage Step Size, Gain = 1.6
0
800
1000
Figure 22. Mean Code Error vs. Channel Switching Rate for Full-Scale
Input Step, Gain = 0.8
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
CHANNEL
A
B
A
B
A
B
150
MEAN CODE ERROR
50
–50
–100
100
50
+FS
–FS
0
–50
–100
5
10
15
20
STEP SIZE (V)
–150
13833-020
0
Figure 20. Mean Code Error vs. Voltage Step Size, Gain = 3.2
0
200
400
600
800
1000
CHANNEL SWITCHING RATE (kHz)
13833-023
MEAN CODE ERROR
600
200
100kSPS,
100kSPS,
500kSPS,
500kSPS,
800kSPS,
800kSPS,
100
Figure 23. Mean Code Error vs. Channel Switching Rate for Full-Scale
Input Step, Gain = 1.6
200
25000
150
20000
100
MEAN CODE ERROR
30000
15000
10000
5000
50
+FS
–FS
0
–50
+FS
–FS
0
–100
–5000
0
200
400
600
800
–150
13833-021
MEAN CODE ERROR
400
CHANNEL SWITCHING RATE (kHz)
150
–150
200
1000
CHANNEL SWITCHING RATE (kHz)
Figure 21. Mean Code Error vs. Channel Switching Rate for Full-Scale
Input Step, Gain = 0.4
0
200
400
600
800
CHANNEL SWITCHING RATE (kHz)
1000
13833-024
–150
13833-022
–150
Figure 24. Mean Code Error vs. Channel Switching Rate for Full-Scale
Input Step, Gain = 3.2
Rev. 0 | Page 10 of 14
Circuit Note
CN-0345
The performance of the system when using the ac source was
evaluated by comparing its THD with respect to the channel
switching rate. The AP SYS-2712 provided a full-scale sine wave
input on one channel and an inverted version of the sine wave
on another channel. THD was measured for various sample
rates, ranging from 50 kSPS to 1 MSPS in 50 kSPS increments.
Figure 25 shows the THD measured for each of the channels in
each of the gain configurations.
Power Consumption Results
Figure 26 shows the power consumed by the circuit in Figure 1 as
a function of the channel switching rate/system sample rate for
each of the gain configurations. To maximize power demands for
each of the components, two out of phase, full-scale sine wave
inputs were applied to the odd and even channels of the system,
which ensured that the outputs of the amplifier were constantly
excited and slewing, and that the AD7982 was hitting a wide
range of output codes.
250
240
POWER CONSUMPTION (mW)
The mean code error increases as the voltage step size and
channel switching rate increase. This is due to the combined
slew and settling time limitations of the components in the
signal chain. Increasing the step size forces the system to settle
larger changes in voltage and increasing the channel switching
rate decreases the amount of time the system is given to settle
these changes. At sufficiently high step sizes and switching
rates, the mean code error becomes unpredictably large, as in
the gain of 0.4 configuration (see Figure 17 and Figure 21). This
is due to the slew rate limitations of the input buffer amplifiers
in the AD8251 in-amp.
230
220
210
GAIN = 0.4
GAIN = 0.8
GAIN = 1.6
GAIN = 3.2
200
190
180
170
–40
150
0
THD (DB)
200
400
600
SAMPLE RATE (kSPS)
–60
1000
Figure 26. Total System Power Consumption vs. System Sample Rate
GAIN = 0.4
GAIN = 0.8
GAIN = 1.6
GAIN = 3.2
–70
800
13833-026
160
–50
The power consumption for the AD8251 and AD8475 increases
with channel switching rate. This is because they spend relatively
more time in the slewing phase when less time is given between
switching channels. The power consumption of the AD7982
also scales with sample rate, as stated in its data sheet.
–80
–90
–100
0
200
400
600
800
1000
CHANNEL SWITCHING RATE (kHz)
13833-025
COMMON VARIATIONS
–110
Figure 25. THD vs. ADG1207 Channel Switching Rate for Full-Scale
1 kHz Input
The THD performance of the system begins to degrade at
roughly 750 kSPS (depending on the gain configuration). This
is somewhat close to the expected maximum system sample rate
calculated in the Settling Time Analysis section (770 kSPS).
The AD7982 ADC is pin-for-pin compatible with various other
14-bit, 16-bit and 18-bit 10-lead PulSAR ADCs. The many
converters in this family can be used in the CN-0345 system.
The AD8475 provides a differential output signal for other
differential ADCs, such as the AD7690. The ADA4805 op amp
is an alternative for the AD8475 when driving pseudodifferential or single-ended ADCs, such as the AD7980.
Rev. 0 | Page 11 of 14
CN-0345
Circuit Note
CIRCUIT EVALUATION AND TEST
6V TO 12V
POWER
PC
P19/P20
P22
EVAL-CN0345-SDZ
AC/DC
SIGNAL SOURCE(S)
USB
P1
EVAL-SDP-CB1Z
13833-027
This circuit uses the EVAL-CN0345-SDZ circuit board and the
EVAL-SDP-CB1Z SDP-B system demonstration platform
controller board. The two boards have 120-pin mating connectors,
allowing for the quick setup and evaluation of the performance
of the circuit. The circuit board contains the circuit to be evaluated,
as described in this note, and the SDP-B controller board is used
with the CN-0345 Evaluation Software to capture the data from
the circuit board.
Equipment Needed
Figure 27. Test Setup Functional Block Diagram
The following equipment is needed:
•
•
•
•
•
•
•
•
PC with a USB port and Windows® XP or Windows Vista®
(32-bit), or Windows 7 (32-bit)
EVAL-CN0345-SDZ circuit evaluation board
EVAL-SDP-CB1Z SDP controller board
CN-0345 Evaluation Software: download from
ftp://ftp.analog.com/pub/cftl/CN0345/
6 V to 12 V dc power supply or wall wart
(9 V wall wart included with EVAL-CN0345-SDZ board)
USB to Micro-USB cable
Low distortion, low output impedance signal generator to
provide ±10 V output
Low noise, high precision dc supply to provide ±10 V output
Hardware Setup
Figure 28 shows the EVAL-CN0345-SDZ evaluation hardware.
Information and details regarding the SDP-B board can be
found in the SDP-B User Guide.
Connect the 120-pin connector on the circuit board to the CON A
connector on the SDP-B controller board. Use nylon hardware
to firmly secure the connection between the two boards, using
the screw holes provided at the ends of the 120-pin connectors.
First, connect a 6 V to 12 V dc wall wart to P19 on the circuit
board (or alternatively, connect a power supply to the P20
terminal block or the VIN test point). Then connect the SDP-B
board to the PC via the USB to Micro-USB cable.
Getting Started
Test
Load the evaluation software by first downloading it from the
ftp://ftp.analog.com/pub/cftl/CN0345/, and then installing it on
the PC.
With the power supply or dc wall wart and USB cable connected,
launch the evaluation software. Once USB communications are
established, the SDP-B board can be used to send, receive, and
capture data from the EVAL-CN0345-SDZ board and perform
data analysis in the time and frequency domains.
Functional Block Diagram
See Figure 1 for the circuit block diagram and the EVALCN0345-SDZ-SCH.pdf file for the complete circuit schematic.
This file is contained in the CN-0345 Design Support Package
(www.analog.com/CN0345-DesignSupport). A functional block
diagram of the test setup is shown in Figure 27.
Information and details regarding test setup and calibration,
and how to use the evaluation software for data capture can be
found in the CN-0345 Software User Guide
(www.analog.com/CN0345-UserGuide).
Rev. 0 | Page 12 of 14
CN-0345
13833-028
Circuit Note
Figure 28. EVAL-CN0345-SDZ Evaluation Hardware
Rev. 0 | Page 13 of 14
CN-0345
Circuit Note
LEARN MORE
AN-1024 Application Note. How to Calculate the Settling Time
and Sampling Rate of a Multiplexer. Analog Devices.
CN-0345 Design Support Package:
www.analog.com/CN0345-DesignSupport
AN-1264 Application Note. Precision Signal Conditioning for
High Resolution Industrial Applications. Analog Devices.
UG-277. SDP User Guide. Analog Devices.
Ardizzoni, John. “A Practical Guide to High-Speed Printed-CircuitBoard Layout,” Analog Dialogue 39-09, September 2005.
Kester, Walt. “Multichannel Data Acquisition Systems” in Data
Conversion Handbook, Chapter 8, Section 8.2. Elsevier.
MT-004 Tutorial. The Good, the Bad and the Ugly Aspects of
ADC Input Noise – Is No Noise Good Noise? Analog Devices.
MT-046 Tutorial. Op Amp Settling Time. Analog Devices.
MT-048 Tutorial. Op Amp Noise Relationships: 1/f Noise, RMS
Noise and Equivalent Noise Bandwidth. Analog Devices.
Pachchigar, Maithil. “Complete Sensor-to-Bits Solution Simplifies
Industrial Data-Acquisition System Design,” Analog Dialogue
47-04, April 2013.
Data Sheets and Evaluation Boards
Pachchigar, Maithil. “Demystifying High-Performance Multiplexed
Data-Acquisition Systems,” Analog Dialogue 48-07, July 2014.
System Demonstration Platform (EVAL-SDP-CB1Z)
Walsh, Alan. “Front-End Amplifier and RC Filter Design for a
Precision SAR Analog-to-Digital Converter,” Analog Dialogue
46-12, December 2012.
CN-0345 Circuit Evaluation Board (EVAL-CN0345-SDZ)
AD7982 Data Sheet
AD8251 Data Sheet
ADR434 Data Sheet
AN-359 Application Note. Settling time of Operational Amplifiers.
Analog Devices.
ADG1207 Data Sheet
AN-931 Application Note. Understanding PulSAR ADC Support
Circuitry. Analog Devices.
REVISION HISTORY
AD8475 Data Sheet
3/16—Revision 0: Initial Version
(Continued from first page) Circuits from the Lab reference designs are intended only for use with Analog Devices products and are the intellectual property of Analog Devices or its licensors.
While you may use the Circuits from the Lab reference designs in the design of your product, no other license is granted by implication or otherwise under any patents or other intellectual
property by application or use of the Circuits from the Lab reference designs. Information furnished by Analog Devices is believed to be accurate and reliable. However, Circuits from the
Lab reference designs are supplied "as is" and without warranties of any kind, express, implied, or statutory including, but not limited to, any implied warranty of merchantability,
noninfringement or fitness for a particular purpose and no responsibility is assumed by Analog Devices for their use, nor for any infringements of patents or other rights of third parties
that may result from their use. Analog Devices reserves the right to change any Circuits from the Lab reference designs at any time without notice but is under no obligation to do so.
©2016 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
CN13833-0-3/16(0)
Rev. 0 | Page 14 of 14