PDF Obsolete Data Sheets Rev. E

a
Low Noise, Matched
Dual Monolithic Transistor
MAT02
PIN CONNECTION
FEATURES
Low Offset Voltage: 50 ␮V max
Low Noise Voltage at 100 Hz, 1 mA: 1.0 nV/√Hz max
High Gain (hFE):
500 min at IC = 1 mA
300 min at IC = 1 ␮A
Excellent Log Conformance: rBE ⯝ 0.3 ⍀
Low Offset Voltage Drift: 0.1 ␮V/ⴗC max
Improved Direct Replacement for LM194/394
TE
TO-78
(H Suffix)
PRODUCT DESCRIPTION
LE
NOTE
Substrate is connected to case on TO-78 package.
Substrate is normally connected to the most negative
circuit potential, but can be floated.
The MAT02 should be used in any application where low
noise is a priority. The MAT02 can be used as an input
stage to make an amplifier with noise voltage of less than
1.0 nV/√Hz at 100 Hz. Other applications, such as log/antilog
circuits, may use the excellent logging conformity of the
MAT02. Typical bulk resistance is only 0.3 Ω to 0.4 Ω. The
MAT02 electrical characteristics approach those of an ideal
transistor when operated over a collector current range of 1
µA to 10 mA. For applications requiring multiple devices
see MAT04 Quad Matched Transistor data sheet.
B
SO
The design of the MAT02 series of NPN dual monolithic transistors is optimized for very low noise, low drift and low rBE.
Precision Monolithics’ exclusive Silicon Nitride “TriplePassivation” process stabilizes the critical device parameters
over wide ranges of temperature and elapsed time. Also, the high
current gain (hFE) of the MAT02 is maintained over a wide
range of collector current. Exceptional characteristics of the
MAT02 include offset voltage of 50 µV max (A/E grades) and
150 µV max F grade. Device performance is specified over the
full military temperature range as well as at 25°C.
O
Input protection diodes are provided across the emitter-base
junctions to prevent degradation of the device characteristics
due to reverse-biased emitter current. The substrate is clamped
to the most negative emitter by the parasitic isolation junction
created by the protection diodes. This results in complete isolation between the transistors.
REV. E
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 2002
MAT02–SPECIFICATIONS
ELECTRICAL CHARACTERISTICS (@ V
CB
= 15 V, IC = 10 ␮A, TA = 25ⴗC, unless otherwise noted.)
Symbol
Conditions
Min
Current Gain
hFE
500
500
400
300
Current Gain Match
Offset Voltage
Offset Voltage
Change vs. VCB
Offset Voltage Change
vs. Collector Current
Offset Current
Change vs. VCB
Bulk Resistance
Collector-Base
Leakage Current
Collector-Collector
Leakage Current
Collector-Emitter
Leakage Current
Noise Voltage Density
∆hFE
VOS
∆VOS/∆VCB
IC = 1 mA1
IC = 100 µA
IC = 10 µA
IC = 1 µA
10 µA ≤ IC ≤ 1 mA2
VCB = 0, 1 µA ≤ IC ≤ 1 mA3
0 ≤ VCB ≤ VMAX4
1 µA ≤ IC ≤ 1 mA3
VCB = 0 V
1 µA ≤ IC ≤ 1 mA3
0 ≤ VCB ≤ VMAX
10 µA ≤ IC ≤ 10 mA5
ICBO
VCB = VMAX
ICC
VCC = VMAX5, 6
VCE = VMAX5, 6
VBE = 0
IC = 1 mA, VCB = 07
fO = 10 Hz
fO = 100 Hz
fO = 1 kHz
fO = 10 kHz
ICES
en
605
590
550
485
0.5
10
10
10
5
5
Min
400
400
300
200
MAT02F
Typ
Max
Unit
2
50
25
25
25
25
605
590
550
485
0.5
80
10
10
5
5
4
150
50
50
50
50
%
µV
µV
µV
µV
µV
30
0.3
70
0.5
30
0.3
70
0.5
pA/V
Ω
25
200
25
400
pA
35
200
35
400
pA
35
200
35
400
pA
1.6
0.9
0.85
0.85
2
1
1
1
1.6
0.9
0.85
0.85
3
2
2
2
nV/√Hz
nV/√Hz
nV/√Hz
nV/√Hz
0.05
0.1
25
0.6
0.05
0.2
34
1.3
LE
∆IOS/∆VCB
rBE
VCE(SAT)
IB
IOS
BVCEO
fT
COB
IC = 1 mA, IB = 100 µA
IC = 10 µA
IC = 10 µA
IC = 10 mA, VCE = 10 V
VCB = 15 V, IE = 0
200
23
200
23
V
nA
nA
V
MHz
pF
CCC
VCC = 0
35
35
pF
B
SO
Collector Saturation
Voltage
Input Bias Current
Input Offset Current
Breakdown Voltage
Gain-Bandwidth Product
Output Capacitance
Collector-Collector
Capacitance
∆VOS/∆IC
MAT02E
Typ Max
TE
Parameter
40
40
O
NOTES
1
Current gain is guaranteed with Collector-Base Voltage (V CB) swept from 0 to V MAX at the indicated collector currents.
2
Current gain match (∆hFE) is defined as: ∆hFE = 100 (∆IB) (hFE min)
IC
3
Measured at IC = 10 µA and guaranteed by design over the specified range of I C.
4
This is the maximum change in V OS as VCB is swept from 0 V to 40 V.
5
Guaranteed by design.
6
ICC and ICES are verified by measurement of I CBO.
7
Sample tested.
Specifications subject to change without notice.
–2–
REV. E
MAT02
ELECTRICAL CHARACTERISTICS (V
CB
= 15 V, –25ⴗC ≤ TA ≤ +85ⴗC, unless otherwise noted.)
MAT02E
Min Typ Max
Parameter
Symbol
Conditions
Offset Voltage
VOS
VCB = 0
1 µA ≤ IC ≤ 1 mA1
Average Offset
Voltage Drift
TCVOS
Unit
µV
70
220
10 µA ≤ IC ≤ 1 mA, 0 ≤ VCB ≤ VMAX2
VOS Trimmed to Zero3
IC = 10 µA
0.08 0.3
0.03 0.1
8
0.08 1
0.03 0.3
13
µV/°C
40
40
pA/°C
nA
Input Offset Current
Input Offset
Current Drift
Input Bias Current
Current Gain
IOS
Collector-Base
Leakage Current
Collector-Emitter
Leakage Current
Collector-Collector
Leakage Current
ICBO
IC = 10 µA4
IC = 10 µA
IC = 1 mA5
IC = 100 µA
IC = 10 µA
IC = 1 µA
VCB = VMAX
ICES
VCE = VMAX, VBE = 0
ICC
VCC = VMAX
150
50
300
250
200
150
TE
325
275
225
200
90
45
nA
2
3
nA
3
4
nA
3
4
nA
LE
TCIOS
IB
hFE
MAT02F
Min Typ Max
NOTES
1
Measured at I C = 10 µA and guaranteed by design over the specified range of I C.
Guaranteed by V OS test (TCVOS ≅
2
VOS
T
for VOS VBE) T = 298K for TA = 25°C.
B
SO
3
The initial zero offset voltage is established by adjusting the ratio of I C1 to IC2 at TA = 25°C. This ratio must be held to 0.003% over the entire temperature range.
Measurements are taken at the temperature extremes and 25°C.
4
Guaranteed by design.
5
Current gain is guaranteed with Collector-Base Voltage (V CB) swept from 0 V to VMAX at the indicated collector current.
Specifications subject to change without notice.
ABSOLUTE MAXIMUM RATINGS 1
O
Collector-Base Voltage (BVCBO) . . . . . . . . . . . . . . . . . . . . 40 V
Collector-Emitter Voltage (BVCEO) . . . . . . . . . . . . . . . . . . 40 V
Collector-Collector Voltage (BVCC) . . . . . . . . . . . . . . . . . . 40 V
Emitter-Emitter Voltage (BVEE) . . . . . . . . . . . . . . . . . . . . 40 V
Collector Current (IC) . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA
Emitter Current (IE) . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA
Total Power Dissipation
Case Temperature ≤ 40°C2 . . . . . . . . . . . . . . . . . . . . . 1.8 W
Ambient Temperature ≤ 70°C3 . . . . . . . . . . . . . . . . 500 mW
Operating Temperature Range
MAT02E, F . . . . . . . . . . . . . . . . . . . . . . . . . –25°C to +85°C
Operating Junction Temperature . . . . . . . . . . –55°C to +150°C
Storage Temperature . . . . . . . . . . . . . . . . . . . –65°C to +150°C
Lead Temperature (Soldering, 60 sec) . . . . . . . . . . . . . 300°C
Junction Temperature . . . . . . . . . . . . . . . . . . –65°C to +150°C
NOTES
1
Absolute maximum ratings apply to both DICE and packaged devices.
2
Rating applies to applications using heat sinking to control case temperature.
Derate linearly at 16.4 mW/°C for case temperature above 40°C.
3
Rating applies to applications not using a heat sinking; devices in free air only.
Derate linearly at 6.3 mW/°C for ambient temperature above 70°C.
ORDERING GUIDE
Model
VOS max
(TA = 25ⴗC)
Temperature
Range
Package
Option
MAT02EH
MAT02FH
50 µV
150 µV
–25°C to +85°C
–25°C to +85°C
TO-78
TO-78
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the MAT02 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
REV. E
–3–
WARNING!
ESD SENSITIVE DEVICE
MAT02 –Typical Performance Characteristics
TPC 2. Current Gain
vs. Temperature
TE
TPC 3. Gain Bandwidth
vs. Collector Current
B
SO
LE
TPC 1. Current Gain vs.
Collector Current
TPC 5. Small Signal Input
Resistance vs. Collector Current
TPC 6. Small-Signal Output
Conductance vs. Collector Current
O
TPC 4. Base-Emitter-On
Voltage vs. Collector Current
TPC 7. Saturation Voltage
vs. Collector Current
TPC 8. Noise Voltage
Density vs. Frequency
–4–
TPC 9. Noise Voltage Density
vs. Collector Current
REV. E
MAT02
TPC 12. Collector-to-Base
Leakage vs. Temperature
TE
TPC 11. Total Noise vs.
Collective Current
B
SO
LE
TPC 10. Noise Current
Density vs. Frequency
TPC 14. Collector-to-Collector
Capacitance vs. Collector-to
Substrate Voltage
O
TPC 13. Collector-to-Collector
Leakage vs. Temperature
TPC 16. Collector-to-Collector
Capacitance vs. Reverse Bias
Voltage
REV. E
TPC 17. Emitter-Base Capacitance
vs. Reverse Bias Voltage
–5–
TPC 15. Collector-Base
Capacitance vs. Reverse Bias Voltage
LE
TE
MAT02
B
SO
Figure 1. Log Conformance Test Circuit
LOG CONFORMANCE TESTING
O
The log conformance of the MAT02 is tested using the circuit
shown above. The circuit employs a dual transdiode logarithmic
converter operating at a fixed ratio of collector currents that are
swept over a 10:1 range. The output of each transdiode converter
is the VBE of the transistor plus an error term which is the product of the collector current and rBE, the bulk emitter resistance.
The difference of the VBE is amplified at a gain of ×100 by the
AMP01 instrumentation amplifier. The differential emitter-base
voltage (∆VBE) consists of a temperature-dependent dc level plus
an ac error voltage, which is the deviation from true log conformity as the collector currents vary.
kT
I
C1
∆VBE = q In I + IC1 rBE1 – IC2 rBE2
C2
(2)
A ramp function that sweeps from 1 V to 10 V is converted by
the op amps to a collector current ramp through each transistor.
Because IC1 is made equal to 10 IC2, and assuming TA = 25°C,
the previous equation becomes:
∆VBE = 59 mV + 0.9 IC1 rBE (∆rBE ~ 0)
As viewed on an oscilloscope, the change in ∆VBE for a 10:1
change in IC is then displayed as shown in Figure 2 below:
The output of the transdiode logarithmic converter comes from
the idealized intrinsic transistor equation (for silicon):
VBE =
kT
I
In C
q
IS
(1)
Figure 2.
where
k = Boltzmann’s Constant (1.38062 × 10
q = Unit Electron Charge (1.60219 × 10
–23
–19
With the oscilloscope ac coupled, the temperature dependent
term becomes a dc offset and the trace represents the deviation
from true log conformity. The bulk resistance can be calculated
from the voltage deviation ∆VO and the change in collector
current (9 mA):
J/K)
°C)
T = Absolute Temperature, K (= °C + 273.2)
IS = Extrapolated Current for VBE→0
IC = Collector Current
rBE =
An error term must be added to this equation to allow for the
bulk resistance (rBE) of the transistor. Error due to the op amp
input current is limited by use of the OP15 BiFET-input op
amp. The resulting AMP01 input is:
∆V O
1
×
9 mA 100
(3)
This procedure finds rBE for Side A. Switching R1 and R2 will
provide the rBE for Side B. Differential rBE is found by making
R1 = R2.
–6–
REV. E
TE
MAT02
Figure 3. One-Quadrant Multiplier/Divider
MULTIPLIER/DIVIDER CIRCUIT
these effects can be lumped together as a total effective bulk
resistance rBE. The rBEIC term causes departure from the desired
logarithmic relationship. The rBE term for the MAT02 is less
than 0.5 Ω and ∆rBE between the two sides is negligible.
LE
APPLICATIONS: NONLINEAR FUNCTIONS
Returning to the multiplier/divider circuit of Figure 1 and using
Equation (4):
VBE1A + VBE2A – VBE2B – VBE1B + (I1 + I2 – IO – I3) rBE = 0
If the transistor pairs are held to the same temperature, then:
B
SO
The excellent log conformity of the MAT02 over a very wide
range of collector current makes it ideal for use in log-antilog
circuits. Such nonlinear functions as multiplying, dividing,
squaring and square-rooting are accurately and easily implemented with a log antilog circuit using two MAT02 pairs (see
Figure 3). The transistor circuit accepts three input currents (I1,
I2 and I3) and provides an output current IO according to
IO = I1I2/I3. All four currents must be positive in the log antilog
circuit, but negative input voltages can be easily accommodated
by various offsetting techniques. Protective diodes across each
base-to-emitter junction would normally be needed, but these
diodes are built into the MAT02. External protection diodes
are, therefore, not needed.
For the circuit shown in Figure 3, the operational amplifiers
make I1 = VX/R1, I2 = VY/R2, I3 = VZ/R3, and IO = VO/RO. The
output voltage for this one-quadrant, log-antilog multiplier/
divider is ideally:
R3RO V XV Y
(VX, VY, VZ > 0)
R1R2 V Z
O
VO =
(4)
If all the terms on the right-hand side were zero, then In
(I1 I2/I3 IO) would equal zero, which would lead directly to
the desired result:
Resistor values of 50 kΩ to 100 kΩ are recommended assuming
an input range of 0.1 V to +10 V.
REV. E
(8)
I1I 2
=1+ø
I 3IO
The base-to-emitter voltage of the MAT02 in its forward active
operation is:
Extrinsic resistive terms and the early effect cause departure
from the ideal logarithmic relationship. For small VCB, all of
(7)
For the MAT02, In (ISA/ISB) and ICrBE are very small. For small
ø, εØ ~ 1 + ø and therefore:
ERROR ANALYSIS
The first term comes from the idealized intrinsic transistor
equation previously discussed (see equation (1)).
I1I 2
, where I1, I2, I3, IO > 0
I3
I S1A I S 2 A
q
+
ø = In I I
(I + I2 – IO – I3) rBE
kT 1
S1B S 2 B
VO = VXVY/VZ
kT I C
In
+ rBEIC, VCB ~ 0
IS
q
IO =
Note that this relationship is temperature independent. The
right-hand side of Equation (6) is near zero and the output
current IO will be approximately I1 I2/I3. To estimate error,
define ø as the right-hand side terms of Equation (6):
If all the resistors (RO, R1, R2, R3) are made equal, then
VBE =
II
I I
kT
kT
In 1 2 =
In S1A S 2 A + (I1 + I2 – IO – I3) rBE (6)
q
I 3 IO
q
I S1B I S 2 B
(9)
(5)
IO ~
I1I2
(1 – ø)
I3
The In (ISA/ISB) terms in ø cause a fixed gain error of less than
± 0.6% from each pair when using the MAT02, and this gain
error is easily trimmed out by varying RO. The IOUT terms are
–7–
MAT02
more troublesome because they vary with signal levels and are
multiplied by absolute temperature. At 25°C, kT/q is
approximately 26 mV and the error due to an rBEIC term will be
rBEIC/26 mV. Using an rBE of 0.4 Ω for the MAT02 and assuming a collector current range of up to 200 µA, then a peak error
of 0.3% could be expected for an rBEIC error term when using
the MAT02. Total error is dependent on the specific application
configuration (multiply, divide, square, etc.) and the required
dynamic range. An obvious way to reduce ICrBE error is to reduce the maximum collector current, but then op amp offsets
and leakage currents become a limiting factor at low input levels. A design range of no greater than 10 µA to 1 mA is generally
recommended for most nonlinear function circuits.
sumption or single-supply operation is needed. The value of
frequency-compensating capacitor (CO) is dependent on the
op amp frequency response and peak collector current. Typical values for CO range from 30 pF to 300 pF.
RC
r BE
V and ICrBE =
V
VB =
R2 1
R1 1
TE
A powerful technique for reducing error due to ICrBE is shown in
Figure 4. A small voltage equal to ICrBE is applied to the transistor base. For this circuit:
Figure 4. Compensation of Bulk Resistance Error
(10)
FOUR-QUADRANT MULTIPLIER
A simplified schematic for a four-quadrant log-antilog multiplier
is shown in Figure 5. Similar to the previously discussed onequadrant multiplier, the circuit makes IO = I1 I2/I3. The two
input currents, I1 and I2, are each offset in the positive direction.
This positive offset is then subtracted out at the output stage.
Assuming ideal op amps, the currents are:
LE
The error from rBEIC is cancelled if RC/R2 is made equal to rOUT R1.
Since the MAT02 bulk resistance is approximately 0.39 Ω, an
RC of 3.9 Ω and R2 of 10 R1 will give good error cancellation.
In more complex circuits, such as the circuit in Figure 3, it may
be inconvenient to apply a compensation voltage to each individual base. A better approach is to sum all compensation to the
bases of Q1. The “A” side needs a base voltage of (VO/RO + VZ/
R3) rBE, and the “B” side needs a base voltage of (VX/R1+VY/R2)
rBE. Linearity of better than ± 0.1% is readily achievable with
this compensation technique.
B
SO
I1 =
Operational amplifier offsets are another source of error. In
Figure 4, the input offset voltage and input bias current will
cause an error in collector current of (VOS/R1) + IB. A low
offset op amp, such as the OP07 with less than 75 µV of VOS
and IB of less than ± 3 nA, is recommended. The OP193,
micropower op amp, should be considered if low power con-
IO =
VX VR
V
V
+
,I = Y + R
R1
R2 2 R1 R2
(11)
VX VY VR VO
V
+
+
+
,I = R
R1
R1 R2 RO 3 R2
From IO = I1 I2/I3, the output voltage will be:
RO R2 V XV Y
2
VR
R1
(12)
O
VO =
Figure 5. Four-Quadrant Multiplier
–8–
REV. E
LE
TE
MAT02
Figure 6. Multifunction Converter
MULTIFUNCTION CONVERTER
The multifunction converter circuit provides an accurate means
of squaring, square rooting, and raising ratios to arbitrary powers. The excellent log conformity of the MAT02 allows a wide
range of exponents. The general transfer function is:
B
SO
Collector current range is the key design decision. The inherently low rBE of the MAT02 allows the use of a relatively high
collector current. For input scaling of ± 10 V full-scale and using
a 10 V reference, we have a collector-current range for I1 and I2
of:
 –10 10 
 10 10 
+
+

 ≤ IC ≤ 

R2 
 R1
 R1 R2 
(13)
Practical values for R1 and R2 would range from 50 kΩ to
100 kΩ. Choosing an R1 of 82 kΩ and R2 of 62 kΩ provides a
collector current range of approximately 39 µA to 283 µA. An
RO of 108 kΩ will then make the output scale factor 1/10 and
VO = VXVY/10. The output, as well as both inputs, are scaled for
± 10 V full scale.
O
Linear error for this circuit is substantially improved by the
small correction voltage applied to the base of Q1 as shown in
Figure 5. Assuming an equal bulk emitter resistance for each
MAT02 transistor, then the error is nulled if:
(I1 + I2 – I3 – IO) rBE + ρVO = 0
The currents are known from the previous discussion, and the
relationship needed is simply:
r BE
V
VO =
RO O
REV. E
m
(15)
VX, VY, and VZ are input voltages and the exponent “m” has a
practical range of approximately 0.2 to 5. Inputs VX and VY are
often taken from a fixed reference voltage. With a REF01 providing a precision 10 V to both VX and VY, the transfer function
would simplify to:
V Z 
VO = 10  10 
 
m
(16)
As with the multiplier/divider circuits, assume that the transistor
pairs have excellent matching and are at the same temperature.
The In ISA/ISB will then be zero. In the circuit of Figure 6, the
voltage drops across the base-emitter junctions of Q1 provide:
RB
kT
I
V =
In Z
RB + KR A A q
IX
(14)
The output voltage is attenuated by a factor of rBE/RO and applied to the base of Q1 to cancel the summation of voltage drops
due to rBEIC terms. This will make In (I1 I2/I3 IO) more nearly
zero which will thereby make IO = I1 I2/I3 a more accurate relationship. Linearity of better than 0.1% is readily achievable with
this circuit if the MAT02 pairs are carefully kept at the same
temperature.
V Z 
VO = VY V 
 X
(17)
IZ is VZ/R1 and IX is VX/R1. Similarly, the relationship for Q2 is:
RB
kT
I
VA =
In O
IY
q
RB + (1 – K )RA
(18)
IO is VO/RO and IY is VY/R1. These equations for Q1 and Q2 can
then be combined.
RB + KR A
I
I
In Z = In O
I
I
RB + (1 – K )RA
X
Y
–9–
(19)
MAT02
Substituting in the voltage relationships and simplifying leads
to:
m
V Z 
RO
VO = R V Y V  , where
 X
1
(20)
RB + KR A
m = R + 1– K R
) A
B (
TE
The factor “K” is a potentiometer position and varies from zero
to 1.0, so “m” ranges from RB/(RA + R B) to (R B + R A)/RB.
Practical values are 125 Ω for RB and 500 Ω for RA; these
values will provide an adjustment range of 0.2 to 5.0. A value
of 100 kΩ is recommended for the R1 resistors assuming a fullscale input range of 10 V. As with the one-quadrant
multiplier/divider circuit previously discussed, the VX, VY, and
VZ inputs must all be positive.
The op amps should have the lowest possible input offsets. The
OP07 is recommended for most applications, although such
programmable micropower op amps as the OP193/OP293 offer
advantages in low-power or single-supply circuits. The micropower op amps also have very low input bias-current drift, an
important advantage in log/antilog circuits. External offset
nulling may be needed, particularly for applications requiring a
wide dynamic range. Frequency compensating capacitors, on
the order of 50 pF, may be required for A2 and A3. Amplifier
A1 is likely to need a larger capacitor, typically 0.0047 µF, to
assure stability.
Figure 7. Fast Logarithmic Amplifier
LOW-NOISE ⴛ1000 AMPLIFIER
B
SO
LE
The MAT02 noise voltage is exceptionally low, only 1 nV/√Hz
at 10 Hz when operated over a collector current range of 1 mA
to 4 mA. A single-ended ×1000 amplifier that takes advantage of
this low MAT02 noise level is shown in Figure 8. In addition to
low noise, the amplifier has very low drift and high CMRR. An
OP184 is used for the second stage to obtain good speed with
minimal power consumption. Small-signal bandwidth is 4.0
MHz, slew rate is 2.4 V/µs, and total supply current is approximately 2.25 mA.
Accuracy is limited at the higher input levels by bulk emitter
resistance, but this is much lower for the MAT02 than for other
transistor pairs. Accuracy at the lower signal levels primarily
depends on the op amp offsets. Accuracies of better than 1%
are readily achievable with this circuit configuration and can be
better than ± 0.1% over a limited operating range.
FAST LOGARITHMIC AMPLIFIER
O
The circuit of Figure 7 is a modification of a standard logarithmic amplifier configuration. Running the MAT02 at 2.5 mA
per side (full-scale) allows a fast response with wide dynamic
range. The circuit has a 7 decade current range, a 5 decade
voltage range, and is capable of 2.5 µs settling time to 1% with
a 1 V to 10 V step.
The output follows the equation:
VO =
R3 + R2 kT V REF
In
R2
V IN
q
(21)
The output is inverted with respect to the input, and is nominally –1 V/decade using the component values indicated.
Figure 8. Low-Noise, Single-Ended × 1000 Amplifier
–10–
REV. E
MAT02
Transistors Q2 and Q3 form a 2 mA current source (0.65 V/
330 Ω ~ 2 mA). Each collector of Q1 operates at 1 mA. The
OP184 inputs are 3 V below the positive supply voltage (RLIC
~ 3 V). Input stage gain is gmRL, which is approximately 100
when operating at IC of 1 mA with RL of 3 kΩ. Since the
OP184 has a minimum open-loop gain of 500,000, total
open-loop gain for the composite amplifier is over 50 million.
Even at closed-loop gain of 1000, the gain error due to finite
open-loop gain will be negligible. The OP184 features excellent
symmetry of slew-rate and very linear gain. Signal distortion is
minimal.
Input bias current is relatively low due to the high current gain
of the MAT02. The minimum β of 400 at 1 mA for the
MAT02F implies an input bias current of approximately 2.5 µA.
This circuit should be used with signals having relatively low
source impedance. A high source impedance will degrade offset
and noise performance.
This circuit configuration provides exceptionally low input noise
voltage and low drift. Noise can be reduced even further by
raising the collector currents from 1 mA to 3 mA, but power
consumption is then increased.
Dynamic range of this amplifier is excellent; the OP184 has an
output voltage swing of ± 14.8 V with a ± 15 V supply.
O
B
SO
LE
TE
Input characteristics are outstanding. The MAT02F has offset
voltage of less than 150 µV at 25°C and a maximum offset drift
of 1 µV/°C. Nulling the offset will further reduce offset drift.
This can be accomplished by slightly unbalancing the collector
load resistors. This adjustment will reduce the drift to less than
0.1 µV/°C.
REV. E
–11–
MAT02
OUTLINE DIMENSION
Dimensions shown in inches and (mm).
6-Lead Metal Can
(TO-78)
REFERENCE PLANE
0.250 (6.35) MIN
0.100 (2.54) BSC
C00283–0–4/02(E)
0.185 (4.70)
0.165 (4.19)
0.750 (19.05)
0.500 (12.70)
0.160 (4.06)
0.110 (2.79)
0.050 (1.27) MAX
0.335 (8.51)
0.305 (7.75)
5
0.200
(5.08)
BSC
0.045 (1.14)
0.010 (0.25)
0.021 (0.53)
0.016 (0.41)
Location
1
0.034 (0.86)
0.027 (0.69)
45° BSC
Page
B
SO
4/02—Data Sheet changed from REV. D to REV. E.
0.045 (1.14)
0.027 (0.69)
LE
BASE AND SEATING PLANE
Revision History
6
2
0.100
(2.54)
BSC
0.019 (0.48)
0.016 (0.41)
0.040 (1.02) MAX
3
TE
0.370 (9.40)
0.335 (8.51)
4
Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
1/02—Data Sheet changed from REV. C to REV. D.
Edits to FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Edits to ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Edits to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Deleted ELECTRICAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Deleted WAFER TEST LIMITS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Deleted TYPICAL ELECTRICAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
O
Deleted DICE CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Edits to ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Updated Figures . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
–12–
REV. E
PRINTED IN U.S.A.
Edits to text . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12