AMIS492X0GEVB_TEST_PROCEDURE.PDF - 249.0 KB

07/02/2013
Test Procedure for the AMIS492X0GEVB
Test Fixture
This procedure assumes that all measurements are made with the test unit connected to the provided test fixture.
The schematic of the test fixture is shown in figure 1.
Figure 1 – Test Fixture
Equipment Required
The following test equipment is required to follow the test procedure
o + 24 V power supply
o Oscilloscope
o Square wave generator
o 3 digits DMM
Test Procedure
1.
Connect header cable connector to JP1 (See white mark line)
2.
Connect Field bus wires to J2 at the AMIS-49200 Ref Design Board
3.
Connect power supply to +24 V jacks on fixture (White dots)
4.
Connect DMM to Loop current jacks on fixture (Green 50R-resistor)
5.
Turn S1 off (Marker visible)
6.
Turn on +24V power supply
7.
Measure loop current (~10 mA)
8.
Measure VDD on JP1 pin 2 (~3V)
9.
Measure VAA on J1 Pin 2 (~5V)
10. Measure Pfail1 on JP1 pin 4 (~VDD - 0.5V)
11. Measure Pfail2 on JP1 pin 6 (~VDD - 0.5V)
12. Connect signal generator to generator jacks on fixture
13. Set signal generator to 31.25 kHz 3V p-p (0 to VDD p-p)
14. Measure loop signal with scope = 0 V AC
15. Measure SBRXA = 0 V
16. Turn on S1.
17. Measure SBRXA = VDD
18. Measure SBRXS with scope = 31.25 kHz square wave 0 to VDD
19. Measure loop signal with scope DC Couple
20. Measure loop signal low value referenced to no signal with scope DC value in step 14
21. Measure loop signal high value referenced to no signal with scope DC value in step 14
22. Difference signal high to signal low (step 21 – step 20)
23. Loop rise time = < 8us (10%-90%)
24. Loop fall time = < 8us (90%-10%)
Test Results
See table 1 for minimum and maximum allowed values of the measured parameters.
Step
Number
7
8
9
10
11
14
15
17
18
19
20
21
22
23
24
Measured Variable Name
Loop Current
(Across 50 ohm)
VDD
VAA
Pfail1
Pfail2
Loop Signal
SBRXA
SBRXA
SBRXS
(325 kHz Square wave)
Loop Signal (peak-peak)
Loop Signal
(zero to positive peak)
Loop Signal
(zero to positive peak)
Loop Signal asymmetry
(step 21 – step 20)
Loop signal rise time
(10% to 90%)
Loop Signal fall time
(10% to 90%)
Minimum
value
435
(8.7 mA)
2.80
4.85
VDD-0.5
VDD-0.5
0
Nominal
Value
500
(10 mA)
3.00
5.00
0
VDD
-
Maximum
Value
565
(11.3 mA)
3.20
5.15
5
VDD
750
-
850
375
1000
-
mV p-p
mV peak
-
375
-
mV peak
-50
0
+50
mV
-
-
8
s
-
-
8
s
Table 1 – Test limits
Units
mV dc
V dc
V dc
V dc
V dc
mV ac
mV p-p
V dc
V
Similar pages