INFINEON TLE4254GS

High Accuracy Low Dropout Voltage Tracking
Regulator
1
TLE4254
Overview
Features
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
70 mA output current capability
Very tight output tracking tolerance to reference
Output voltage adjustable down to 2.0 V
Stable operation with 1 µF ceramic output capacitor
Flexibility of output voltage adjust higher or lower than reference,
proportional to the reference voltage (version GA / EJ A)
Status output to indicate short circuits at the output (version GS / EJ S)
Very low dropout voltage of typ. 0.2 V @ maximum output current
Combined reference / enable input
Very low current consumption in OFF mode
Wide input voltage range -20 V ≤ VI ≤ +45 V
Wide temperature range: -40 °C ≤ Tj ≤ 150 °C
Output protected against short circuit to GND and battery
Input protected against reverse polarity
Overtemperature protection
Green product (RoHS compliant)
AEC qualified
PG-DSO-8
Functional Description
PG-DSO-8 exposed pad
The TLE4254 is a monolithic integrated low-dropout voltage tracking regulator with high accuracy in small PGDSO-8 packages. The IC is designed to supply off-board systems, e. g. sensors in powertrain management
systems under the severe conditions of automotive applications. Therefore, the IC is equipped with additional
protection functions against reverese polarity and short circuit to GND and battery.
With supply voltages up to 40 V, the output voltage follows a reference voltage applied at the adjust input with very
high accuracy. The reference voltage applied directly to the adjust input or by an e. g. external resistor divider can
be 2.0 V at minimum.
The output is able to drive loads up to 70 mA while the device follows with high accuracy the e. g. 5 V output of a
main voltage regulator acting as reference.
Type
Package
Marking
TLE4254GA
PG-DSO-8
4254GA
TLE4254GS
PG-DSO-8
4254GS
TLE4254EJ A
PG-DSO-8 exposed pad
4254EJA
TLE4254EJ S
PG-DSO-8 exposed pad
4254EJS
Data Sheet
1
Rev. 1.2, 2009-11-18
TLE4254
Overview
The TLE4254 can be set into shutdown mode in order to reduce the current consumption to a minimum. This suits
the IC for low power battery applications.
Versions “GS” and “EJ S” offer an open collector status output indicating an overvoltage and undervoltage error
condition of the output voltage.
Versions “GA” and “EJ A” allow setting the output voltage to higher value than the reference voltage by connecting
a voltage divider to the feedback pin “FB”.
Data Sheet
2
Rev. 1.2, 2009-11-18
TLE4254
Block Diagram
2
Block Diagram
Saturation
Control and
Protection
circuits
Temperature
control
I
Q
-
TLE4254GA
TLE4254EJ A
FB
+
EN/
ADJ
+
typ.
1.4V
=
GND
Figure 1
Block Diagram TLE4254GA and TLE4254EJ A
Saturation
Control and
Protection
circuits
Temperature
control
I
Q
-
TLE4254GS
TLE4254EJ S
Status
Generator
ST
+
EN/
ADJ
+
typ.
1.4V
=
GND
Figure 2
Data Sheet
Block Diagram TLE4254GS and TLE4254EJ S
3
Rev. 1.2, 2009-11-18
TLE4254
Pin Definitions and Functions
3
Pin Definitions and Functions
3.1
Pin Assignment TLE4254GA and TLE4254GS
Q
1
GND
2
GND
3
FB
4
TLE 4254
GA
8
I
7
Q
1
GND
GND
2
6
GND
GND
3
5
EN/ADJ
ST
4
Figure 3
Pin Configurations TLE4254GA and TLE4254GS
3.2
Pin Functions TLE4254GA and TLE4254GS
TLE 4254
GS
8
I
7
GND
6
GND
5
EN/ADJ
Pin
Symbol
Function
1
Q
Tracker Output.
Block to GND with a capacitor close to the IC terminals, respecting capacitance and ESR
requirements given in the table “Functional Range”.
2, 3,
6, 7
GND
Ground reference.
Interconnect the pins on PCB. Connect to heatsink area.
4
FB
Feedback input (version GA only).
(version GA) Non inverting input of the internal error amplifier to control the output voltage.
Connect this pin directly to the output pin in order to obtain lower or equal output voltages
with respect to the reference voltage.
Connect a voltage divider for higher output voltages than the reference.
(See also application information.)
4
ST
Tracking Regulator Status Output (version GS only).
(version GS) Open collector output. Connect via a pull-up resistor to a positive voltage rail.
A low signal indicates fault condions at the regulator’s output.
5
EN/ADJ
Adjust / Enable.
Connect the reference to this pin. The active high signal of the reference turns on the device;
a low signal disables the IC. The reference voltage can be connected directly or by a voltage
divider for lower output voltages (see application information).
8
I
Input.
IC supply. For compensating line influences, a capacitor close to the IC terminals is
recommended.
Data Sheet
4
Rev. 1.2, 2009-11-18
TLE4254
Pin Definitions and Functions
3.3
Pin Assignment TLE4254EJ A and TLE4254EJ S
4
QF
,
QF
4
QF
7/((-$
,
QF
7/((-6
QF
*1'
)%
(1$'-
QF
*1'
67
(1$'-
Figure 4
Pin Configurations TLE4254EJ A and TLE4254EJ S
3.4
Pin Functions TLE4254EJ A and TLE4254EJ S
Pin
Symbol
Function
1
Q
Tracker Output.
Block to GND with a capacitor close to the IC terminals, respecting capacitance and ESR
requirements given in the table “Functional Range”.
2, 3,
7
n.c.
not connected
connect to GND
4
FB
Feedback input (version EJ A only).
(version EJ A) Non inverting input of the internal error amplifier to control the output voltage.
Connect this pin directly to the output pin in order to obtain lower or equal output voltages
with respect to the reference voltage.
Connect a voltage divider for higher output voltages than the reference.
(See also application information.)
4
ST
Tracking Regulator Status Output (version GS only).
(version EJ S) Open collector output. Connect via a pull-up resistor to a positive voltage rail.
A low signal indicates fault condions at the regulator’s output.
5
EN/ADJ
Adjust / Enable.
Connect the reference to this pin. The active high signal of the reference turns on the
device; a low signal disables the IC. The reference voltage can be connected directly or by
a voltage divider for lower output voltages (see application information).
6
GND
Ground reference.
Interconnect the pins on PCB. Connect to heatsink area.
8
I
Input.
IC supply. For compensating line influences, a capacitor close to the IC terminals is
recommended.
Pad
–
Exposed Pad
connect to GND
Data Sheet
5
Rev. 1.2, 2009-11-18
TLE4254
General Product Characteristics
4
General Product Characteristics
4.1
Absolute Maximum Ratings
Absolute Maximum Ratings 1)
-40 °C ≤ Tj ≤ 150 °C; all voltages with respect to ground (unless otherwise specified).
Not subject to production test; specified by design.
Pos.
Parameter
Symbol
Limit Values
Unit
Conditions
Min.
Max.
VI
VADJ/EN
VQ
VFB
-20
45
V
–
-20
45
V
–
-5
45
V
–
-20
45
V
–
VST
-0.3
7
V
–
Tj
Tstg
-40
150
°C
–
-50
150
°C
–
–
kV
HBM 2)
–
kV
CDM 3)
Voltages
4.1.1
Input voltage
4.1.2
Adjust / Enable input voltage
4.1.3
Output voltage
4.1.4
Feedback input voltage (version
GA / EJ A)
4.1.5
Status output voltage (version
GS / EJ S)
Temperatures
4.1.6
Junction Temperature
4.1.7
Storage Temperature
ESD Rating
4.1.8
ESD Susceptibility
4.1.9
|VESD,HBM| 4
|VESD,CDM| 1
1) Not subject to production test, specified by design.
2) ESD susceptibility Human Body Model “HBM” according to AEC-Q100-002 - JESD22-A114
3) ESD susceptibility Charged Device Model “CDM” according to ESDA STM5.3.1
Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the
data sheet. Fault conditions are considered as “outside” normal operating range. Protection functions are
not designed for continuous repetitive operation.
Data Sheet
6
Rev. 1.2, 2009-11-18
TLE4254
General Product Characteristics
4.2
Pos.
Functional Range
Parameter
Symbol
4.2.1
Input Voltage
4.2.1
Adjust / Enable Input Voltage
(Voltage Tracking Range)
4.2.2
Junction Temperature
4.2.3
Output Capacitor
4.2.4
Limit Values
Unit
Conditions
Min.
Max.
VI
VADJ/EN
4
45
V
VI ≥ VQ + Vdr
2.0
–
V
–
Tj
CQ
ESRCQ
-40
150
°C
–
1
–
µF
– 1)
–
5
Ω
– 1)
1) Not subject to production test; specified by design.
Note: Within the functional range the IC operates as described in the circuit description. The electrical
characteristics are specified within the conditions given in the related electrical characteristics table.
4.3
Pos.
Thermal Resistance
Parameter
Symbol
Limit Values
Unit
Conditions
Min.
Typ.
Max.
–
155
–
K/W
Footprint only 1) 2)
4.3.2
–
96
–
K/W
300 mm2 PCB heatsink area 1) 2)
4.3.3
–
86
–
K/W
600 mm2 PCB heatsink area 2) 1)
–
15
–
K/W
measured to exposed pad
–
47
–
K/W
–3)
4.3.6
–
159
–
K/W
Footprint only 2) 1)
4.3.7
–
71
–
K/W
300 mm2 PCB heatsink area 2) 1)
4.3.8
–
60
–
K/W
600 mm2 PCB heatsink area 2) 1)
PG-DSO-8:
4.3.1
Junction to Ambient
RthJA
PG-DSO-8 exposed pad:
4.3.4
Junction to Case
4.3.5
Junction to Ambient
RthJC
RthJA
1) Not subject to production test; specified by design.
2) Package mounted on PCB FR4; 80 x 80 x 1.5 mm; 35 µm Cu, 5 µm Sn; horizontal position; zero airflow.
3) Specified RthJA value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product
(Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu).
Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
Data Sheet
7
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
5
Electrical Characteristics
5.1
Tracking Regulator
The output voltage VQ is controlled by comparing it to the voltage applied at pin ADJ/EN and driving a PNP pass
transistor accordingly. The control loop stability depends on the output capacitor CQ, the load current, the chip
temperature and the poles/zeros introduced by the integrated circuit and the load. To ensure stable operation, the
output capacitor’s capacitance and its equivalent series resistor ESR requirements given in the table “Functional
Range” have to be maintained. For details see also the typical performance graph “Output Capacitor Series
Resistor ESRCQ vs. Output Current IQ”. Also, the output capacitor shall be sized to buffer load transients.
An input capacitor CI is strongly recommended to buffer line influences. Connect the capacitors close to the IC
terminals.
Protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These
safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of
overtemperature.
In order to avoid excessive power dissipation that could never be handled by the pass element and the package,
the maximum output current is decreased at high input voltages.
The overtemperature protection circuit prevents the IC from immediate destruction under fault conditions (e. g.
output continuously short-circuited) by reducing the output current. A thermal balance below 200 °C junction
temperature is established. Please note that a junction temperature above 150 °C is outside the maximum ratings
and reduces the IC lifetime.
The TLE4254 allows a negative supply voltage. However, several small currents are flowing into the IC increasing
its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection
circuit is not operating during reverse polarity condition.
Table 1
Electrical Characteristics Tracking Regulator
VI = 13.5 V; VADJ/EN ≥ 2.0 V; VFB = VQ (version GA / EJ A); -40 °C ≤ Tj ≤ 150 °C; CQ = 1 µF;
all voltages with respect to ground (unless otherwise specified).
Pos.
Parameter
Symbol
Limit Values
Unit
Test Condition
Min.
Typ.
Max.
-5
–
5
mV
8 V ≤ VI ≤ 18 V;
0.1 mA ≤ IQ ≤ 60 mA;
VADJ/EN = 5 V
5.1.2
-10
–
10
mV
5.5 V ≤ VI ≤ 26 V;
0.1 mA ≤ IQ ≤ 60 mA;
VADJ/EN = 5 V
5.1.3
-10
–
10
mV
5.5 V ≤ VI ≤ 32 V;
0.1 mA ≤ IQ ≤ 30 mA;
VADJ/EN = 5 V
IQ = 0.1 mA to 70 mA;
VADJ/EN = 5 V
VI = 5.5 V to 32 V;
IQ = 5 mA
VADJ/EN = 5 V
5.1.1
Output Voltage Tracking
Accuracy
∆VQ = VEN/ADJ - VQ
∆ VQ
5.1.4
Load Regulation
steady-state
|dVQ,load|
–
1
10
mV
5.1.5
Line Regulation
steady-state
|dVQ,line|
–
1
10
mV
Data Sheet
8
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
Table 1
Electrical Characteristics Tracking Regulator
VI = 13.5 V; VADJ/EN ≥ 2.0 V; VFB = VQ (version GA / EJ A); -40 °C ≤ Tj ≤ 150 °C; CQ = 1 µF;
all voltages with respect to ground (unless otherwise specified).
Pos.
5.1.6
5.1.7
Parameter
Symbol
Limit Values
Min.
Typ.
Max.
Unit
Test Condition
fripple = 100 Hz;
Vripple = 1 Vpp
IQ = 5 mA
CQ = 10 µF, ceramic type 1)
IQ = 70 mA 2)
Power Supply Ripple
Rejection
PSRR
60
–
–
dB
Dropout Voltage
Vdr
–
200
400
mV
Vdr = VI - VQ
5.1.8
Output Current Limitation
IQ,max
71
100
150
mA
VQ = (VADJ/EN - 0.1 V);
VADJ/EN = 5 V
VI = 0 V;
VQ = 32 V;
VADJ/EN = 5 V
VI = -16 V;
VQ = 0 V;
VADJ/EN = 5 V
5.1.9
Reverse Current
IQ
-4
-2
–
mA
5.1.10 Reverse Current
at Negative Input Voltage
II
-5
-3
–
mA
IFB
–
0.1
0.5
µA
VFB = 5 V
Tj,eq
151
–
200
°C
Tj increasing due to power
dissipation generated
by the IC 1)
Feedback Input FB (version GA / EJ A only):
5.1.11 Feedback Input Biasing
Current
Overtemperature Protection:
5.1.12 Junction Temperature
Equilibrium
1) Parameter not subject to production test; specified by design.
2) Measured when the output voltage VQ has dropped 100 mV from its nominal value.
Data Sheet
9
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
Typical Performance Characteristics Tracking Regulator
Tracking Accuracy ∆VQ vs.
Junction Temperature Tj
Output Capacitor Series Resistor Output Capacitor Series Resistor
ESRCQ vs. Output Current IQ
ESRCQ vs. Output Current IQ
dVQ-Tj.vsd
∆VQ
[mV]
10
ESR-IQ_1u.vsd
ESR CQ
10
ESR-IQ_470n.vsd
ESR CQ
[Ω]
[Ω]
0
I Q = 0.1 mA
Stable
Region
1
-1
1
Stable
Region
IQ = 70 mA
-2
0.1
0.1
-3
C Q = 1 µF
6 V < VI < 28 V
-40 °C < T j < 150 °C
-4
-40 -20
20
0
40
60 80 100 120 140
0.01
0
15
30
T j [°C]
Output Voltage VQ vs.
Adjust Voltage VADJ,EN
I Q [mA]
4
3
3
2
2
1
1
45
60
I Q [mA]
3
4
VADJ = 5 V
T j = 25 °C
1
3
5
VADJ [V]
Data Sheet
30
Vdr
5
4
2
15
VQ-VI.vsd
V Q [V]
VI = 13.5 V
Tj = 25 °C
1
0
Output Voltage VQ vs.
Input Voltage VI
VQ-VADJ.vsd
V Q [V]
0.01
60
45
C Q = 470 nF
6 V < VI < 28 V
-40 °C < T j < 150 °C
7
VI [V]
10
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
Typical Performance Characteristics Tracking Regulator
Output Current Limitation IQ,max
vs. Input Voltage VI, VADJ,EN = 5V
SOA_5V.VSD
120
VADJ = 5 V
I Q [mA]
Output Current Limitation IQ,max
vs. Input Voltage VI, VADJ,EN = 2V
SOA_2V.VSD
120
VADJ = 2 V
I Q [mA]
Reverse Output Current IQ vs.
Output Voltage VQ
+1
IQ-VQ.vsd
I Q [mA]
0
80
80
60
60
Tj = 150 °C
40
T j = 150 °C
-2
T j = 25 °C
40
T j = -40 °C
-1
T j = 150 °C
-3
T j = -40 °C
T j = 25 °C
Tj = -40 °C
20
0
10
20
30
20
40
0
10
20
30
VI [V]
Dropout Voltage Vdr vs.
Output Current IQ
40
Dropout Voltage Vdr vs.
Junction Temperature Tj
16
32
24
VQ [V]
Reverse Current II vs.
Input Voltage VI
Vdr-Tj.vsd
V dr [mV]
V dr [mV]
8
0
VI [V]
Vdr-IQ_log.vsd
1000
VI = 0 V
VADJ = 5 V
-4
+1
II-VI.vsd
I I [mA]
VQ = 0 V
VADJ = 5 V
IQ = 70 mA
350
-1
100
300
-2
T j = -40 °C
250
T j = 150 °C
-3
10
150
-4
T j = 25 °C
0.1
1
10
70
100
-40 -20
0
20
40
IQ [mA]
Data Sheet
60
80 100 120 140
T j [°C]
11
-20
-15
-10
0
-5
VI [V]
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
5.2
Current Consumption
Table 2
Electrical Characteristics Current Consumption
VI = 13.5 V; VADJ/EN ≥ 2.0 V; VFB = VQ (version GA / EJ A); -40 °C ≤ Tj ≤ 150 °C; CQ = 1 µF
all voltages with respect to ground (unless otherwise specified).
Pos.
Parameter
Symbol
Limit Values
Min.
Typ.
Max.
Unit
Conditions
VADJ/EN ≤ 0.4 V;
Tj ≤ 125 °C
IQ ≤ 100 µA;
VADJ/EN = 5 V
IQ ≤ 70 mA;
VADJ/EN = 5 V
5.2.13 Quiescent Current
Stand-by Mode
Iq1
–
1
5
µA
5.2.14 Current Consumption
Iq = II - IQ
Iq2
–
50
80
µA
–
9
15
mA
5.2.15
Typical Performance Characteristics Current Consumption
Quiescent Current Iq1 vs.
Junction Temperature Tj
Current Consumption Iq2 vs.
Output Current IQ
Iq1-Tj.vsd
Current Consumption Iq vs.
Input Voltage VI
Iq-IQ_log.vsd
Iq _VI.v s d
10
I q1 [µA]
VI = 13.5V
I q [mA]
VEN/ADJ = 0.2 V
VA DJ = 5 V
I Q = 1 mA
T j = 25 °C
1.8
I q [mA]
1
1
1.2
T j = 150 °C
0.8
T j = -40 °C
0,1
0.4
0,04
0.1
-40 -20
0
20
40
60
80 100 120 140
0.1
1
10
T j [°C]
Data Sheet
70
I Q [mA]
12
0
0
10
20
30
40
VI [V]
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
5.3
Adjust / Enable Input
In order to reduce the quiescent current to a minumum, the TLE4254 can be switched to stand-by mode by setting
the adjust/enable input “ADJ/EN” to “low”.
In case the pin “ADJ/EN is left open, an internal pull-down resistors keeps the voltage at the pin low and therefore
ensures that the regulator is switched off.
Table 3
Electrical Characteristics Adjust / Enable
VI = 13.5 V; VADJ/EN ≥ 2.0 V; VFB = VQ (version GA / EJ A); -40 °C ≤ Tj ≤ 150 °C; CQ = 1 µF
all voltages with respect to ground (unless otherwise specified).
Pos.
Parameter
Symbol
Limit Values
Unit
Test Condition
Min.
Typ.
Max.
5.3.16 Adjust / Enable
Low Signal Valid
VADJ/EN,low
–
–
0.4
V
5.3.17 Adjust / Enable
High Signal Valid
(Tracking Region)
VADJ/EN,high
2
–
–
V
VQ = 0 V;
IQ ≤ 5 µA @ Tj ≤ 125 °C
VQ settled
5.3.18 Adjust / Enable
Input Current
IADJ/EN
–
2
3
µA
VADJ/EN = 5 V
5.3.19 Adjust / Enable
Input Current
if Input tied to GND
IADJ/EN
–
0.3
0.6
mA
VADJ/EN = 5 V;
VI = 0 V
5.3.20 Adjust / Enable
internal pull-down resistor
RADJ/EN
1.7
2.5
3.3
MΩ
Typical Performance Characteristics Adjust / Enable Input
Adjust / Enable Input
Current IADJ/EN vs. Tj
Adjust / Enable Input
Current IADJ/EN vs. VI
Startup Sequence
VQ vs. VADJ,EN
IADJ-Tj .vsd
IAD J [µA ]
2.5
VI = 13.5 V
VADJ = 5 V
VQ-VADJ.vsd
IADJ _ VI.v s d
I ADJ [µA]
V Q [V]
VI = 13.5 V
Tj = 25 °C
100
4
2.4
2.3
3
10
Tj = 150 °C
2.2
2
T j = -40 °C
1
2.1
-50
0
50
100
150
1
0
20
10
T j [°C]
Data Sheet
30
40
V I [V]
13
1
2
3
4
VADJ [V]
Rev. 1.2, 2009-11-18
TLE4254
Electrical Characteristics
5.4
Status Output (version GS / EJ S only)
The status output ST indicates an overvoltage or undervoltage situation at the regulator’s output Q. Therefore, the
output voltage VQ is compared to the reference voltage VADJ/EN. Variations of the output voltage are indicated by
a low signal at the status output ST. Transients shorter than the status reaction time tST,r will not trigger the status
output.
The status output ST is an open collector output, requiring a pull-up resisitor to a positive voltage rail.
Table 4
Electrical Characteristics Status Output ST (Version GS / EJ S only)
VI = 13.5 V; VADJ/EN ≥ 2.0 V; -40 °C ≤ Tj ≤ 150 °C; CQ = 1 µF
all voltages with respect to ground (unless otherwise specified).
Pos.
Parameter
Symbol
Limit Values
Min.
Typ.
Unit
Max.
5.4.21 Status switching threshold, VQ,UV
undervoltage
VADJ/EN VADJ/EN VADJ/EN mV
5.4.22 Status switching threshold, VQ,OV
overvoltage
VADJ/EN VADJ/EN VADJ/EN mV
- 120
- 70
Test Condition
VQ decreasing
- 50
VQ increasing
+ 50
+ 70
+ 120
tST,r
VST,low
10
15
30
µs
–
–
–
0.4
V
5.4.25 Status output
sink current limitation
IST,max
1
–
–
mA
5.4.26 Status output
leakage current
IST,leak
–
0
2
µA
IST = 1 mA;
VI ≥ 4 V
IST = 1 mA;
VST = 0.8 V
VQ = VADJ/EN
VST = 5 V
5.4.23 Status reaction time
5.4.24 Status output
low voltage
Data Sheet
14
Rev. 1.2, 2009-11-18
TLE4254
Application Information
6
Application Information
Note: The following information is given as a hint for the implementation of the device only and shall not be
regarded as a description or warranty of a certain functionality, condition or quality of the device.
The application circuits shown are simplified examples. The function must be verified in the real application.
VBAT
I
micro controller
e.g.
VDD
C167,
XC16X
TC17xx
Main µC supply
e.g.
Q
TLE4271-2
TLE4471
TLE6368...
GND
I/O
VREF
5
EN/
ADJ
Q
1
e.g. off board
supply,
sensors
TLE4254GA
TLE4254EJ A
8
I
FB
4
GND
2, 3, 6, 7
VBAT
I
micro controller
e.g.
C167,
VDD
XC16X
TC17xx
Main µC supply
e.g.
Q
TLE4271-2
TLE4471
TLE6368...
GND
I/O
I/O
VREF
5
EN/
ADJ
ST
TLE4254GS
TLE4254EJ S
8
I
Q
4
1
VQ < VREF
GND
2, 3, 6, 7
Figure 5
Application circuit: Output voltage VQ equal to reference voltage VADJ/EN
Figure 5 shows a typical schematic for applications where the tracker output voltage VQ equals the reference
voltage VREF applied to the pin “EN/ADJ”. At version GA / EJ A, the pin FB is directly connected to the output “Q”.
The reference voltage is directly applied to “EN/ADJ”.
Data Sheet
15
Rev. 1.2, 2009-11-18
TLE4254
Application Information
VBAT
I
micro controller
e.g.
C167,
VDD
XC16X
TC17xx
Main µC supply
e.g.
Q
TLE4271-2
TLE4471
TLE6368...
GND
I/O
I/O
VREF
R1 ADJ
5
EN/
ADJ
R2 ADJ
ST
4
TLE4254GS
TLE4254EJ S
8
I
Q
1
VQ < VREF
GND
2, 3, 6, 7
Figure 6
Application circuit: Output voltage VQ lower than reference voltage VREF
Status Output feedbacked to microcontroller (version GS / EJ S)
In order to obtain a lower output voltage VQ at the tracker output than the reference voltage VREF, a voltage divider
according to Application circuit: Output voltage VQ lower than reference voltage VREF Status Output
feedbacked to microcontroller (version GS / EJ S) has to be used. The output voltage VQ then calculates:
R2 ADJ
V Q = V REF ⋅  ----------------------------------------
 R1 ADJ + R2 ADJ
With a given reference voltage VREF, the desired output voltage VQ and the resistor value R1ADJ, the resistor value
for R2ADJ is given by:
VQ
R2 ADJ = R1 ADJ ⋅  ---------------------------
 V REF – V Q
Taking into consideration also the effect of the internal EN/ADJ pull-down resistor, the external resistor divider’s
R2ADJ has to be selected to:
R2 ADJ ⋅ R PullDown ,min
R2 ADJ ,select =  ----------------------------------------------------------
 R PullDown ,min – R2 ADJ
Data Sheet
16
Rev. 1.2, 2009-11-18
TLE4254
Application Information
VBAT
I
micro controller
e.g.
C167,
VDD
XC16X
TC17xx
Main µC supply
e.g.
Q
TLE4271-2
TLE4471
TLE6368...
GND
I/O
VREF
5
EN/
ADJ
Q
TLE4254GA
TLE4254EJ A
8
I
FB
GND
VQ > VREF
1
4
R1 FB
R2 FB
2, 3, 6, 7
Figure 7
Application circuit: Output voltage VQ higher than reference voltage VREF (version GA / EJ A
only)
For output voltages higher than the reference voltage, the voltage divider has to be applied between the feedback
and the output according to Application circuit: Output voltage VQ higher than reference voltage VREF
(version GA / EJ A only). The equation for the output voltage with respect to the reference voltage is given by:
R1 FB + R2 FB
V Q = V REF ⋅  ---------------------------------


R2 FB
Keep in mind that the input voltage has to be at minimum equal to the output voltage plus the dropout voltage of
the regulator.
With a given reference voltage VREF, the desired output voltage VQ and the resistor value R1FB, the resistor value
for R2FB is given by:
V REF
R2 FB = R1 FB ⋅  ---------------------------
 V Q – V REF
Data Sheet
17
Rev. 1.2, 2009-11-18
TLE4254
Package Outlines
7
Package Outlines
L
0.1
2)
0.41+0.1
-0.06
0.2
8
5
1
4
5 -0.2 1)
M
A B 8x
B
e
B
0.19 +0.06
C
8 MAX.
1.27
4 -0.21)
1.75 MAX.
0.175 ±0.07
(1.45)
0.35 x 45˚
A
HLG05506
0.64 ±0.25
6 ±0.2
0.2
M
C 8x
A
Reflow Soldering
Dimensions:
e = 1.27
A = 5.69
L = 1.31
B = 0.65
Index Marking
1) Does not include plastic or metal protrusion of 0.15 max. per side
2) Lead width can be 0.61 max. in dambar area
GPS01181
Figure 8
Outline and footprint PG-DSO-8
Find all packages, sorts of packing and others at the Infineon Internet Page “Packages”:
Dimensions in mm
http://www.infineon.com/packages.
Data Sheet
18
Rev. 1.2, 2009-11-18
TLE4254
Package Outlines
0.35 x 45˚
1.27
0.41±0.09 2)
0.2
C A-B D 8x
0.64 ±0.25
D
0.2
6 ±0.2
8˚ MAX.
0.19 +0.06
0.08 C
Seating Plane
C
M
0.1 C D 2x
1.7 MAX.
Stand Off
(1.45)
0.1+0
-0.1
3.9 ±0.11)
M
D 8x
1.31
1.27
2.65
1
4
8
4
5
0.65
1
5
2.65 ±0.2
3 ±0.2
A
8
3
Bottom View
5.69
PG-DSO-8-27-FP V01
B
4.9 ±0.11)
0.1 C A-B 2x
Index Marking
1) Does not include plastic or metal protrusion of 0.15 max. per side
2) Dambar protrusion shall be maximum 0.1 mm total in excess of lead width
3) JEDEC reference MS-012 variation BA
PG-DSO-8-27-PO V01
Outline and footprint PG-DSO-8 exposed pad
Green Product (RoHS compliant)
To meet the world-wide customer requirements for environmentally friendly products and to be compliant with
government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pbfree finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).
Data Sheet
19
Rev. 1.2, 2009-11-18
TLE4254
Revision History
8
Revision History
Revision History:
2009-11-18 Updated Version, product versions
Rev. 1.2
TLE4254EJ A and TLE4254EJ S in PG-DSO8 exposed pad and all related description added
Previous Version:
2008-07-16
Rev. 1.1
typing errors corrected
Previous Version:
2006-11-22
Rev. 1.0
“Package Outlines” on Page 18 Drawing Updated
Data Sheet
20
Rev. 1.2, 2009-11-18
Edition 2009-11-18
Published by
Infineon Technologies AG
81726 Munich, Germany
© 2009 Infineon Technologies AG
All Rights Reserved.
Legal Disclaimer
The information given in this document shall in no event be regarded as a guarantee of conditions or
characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any
information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties
and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights
of any third party.
Information
For further information on technology, delivery terms and conditions and prices, please contact the nearest
Infineon Technologies Office (www.infineon.com).
Warnings
Due to technical requirements, components may contain dangerous substances. For information on the types in
question, please contact the nearest Infineon Technologies Office.
Infineon Technologies components may be used in life-support devices or systems only with the express written
approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure
of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support
devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain
and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may
be endangered.