Product Overview

Product Overview
MC100E195: Skew Management, 5.0 V, ECL Programmable Delay Chip
For complete documentation, see the data sheet
Product Description
The MC10E/100E195 is a programmable delay chip (PDC) designed primarily for clock de-skewing and timing adjustment. It
provides variable delay of a differential ECL input transition.
The delay section consists of a chain of gates organized as shown in the logic symbol. The first two delay elements feature gates
that have been modified to have delays 1.25 and 1.5 times the basic gate delay of approximately 80 ps. These two elements provide
the E195 with a digitally-selectable resolution of approximately 20 ps. The required device delay is selected by the seven address
inputs D[0:6], which are latched on chip by a high signal on the latch enable (LEN) control.
Because the delay programmability of the E195 is achieved by purely differential ECL gate delays the device will operate at
frequencies of >1.0 GHz while maintaining over 600 mV of output swing.
The E195 thus offers very fine resolution, at very high frequencies, that is selectable entirely from a digital input allowing for very
accurate system clock timing.
An eighth latched input, D7, is provided for cascading multiple PDC?s for increased programmable range. The cascade logic allows
full control of multiple PDC?s, at the expense of only a single added line to the data bus for each additional PDC, without the need
for any external gating.
The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused
differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple
VBB and VCC via a 0.015F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.
The 100 Series contains temperature compensation.
Features
•
•
•
•
•
•
•
•
•
•
2.0ns Worst Case Delay Range
20ps/Delay Step Resolution
>1.0GHz Bandwidth
On Chip Cascade Circuitry
PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V
Internal Input Pulldown Resistors
ESD Protection: > 2 kV HBM, > 200 V MM
Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
Moisture Sensitivity Level 1
For Additional Information, see Application Note AND8003/D
For more features, see the data sheet
Part Electrical Specifications
Product
Compliance
Status
Input
Level
Output
Level
VCC Typ
(V)
fMax Typ
(MHz)
td(prog)
Min (ns)
td(prog)
Max (ns)
td(step)
Typ (ps)
tJitter Typ
(ps)
tR & tF
Max (ps)
Package
Type
MC100E195FNG
Pb-free
Active
ECL
ECL
5
1000
2.05
2.6
560
5
325
PLCC-28
Halide free
140
70
17.5
280
35
1120
For more information please contact your local sales support at www.onsemi.com
Created on: 6/30/2016
650