Product Overview

Product Overview
MC100E310: 2:8 Differential Clock/Data Fanout Buffer
For complete documentation, see the data sheet
Product Description
The MC100E310 is a low voltage, low skew 2:8 differential ECL fanout buffer designed with clock distribution in mind. The device
features fully differential clock paths to minimize both device and system skew. The E310 offers two selectable clock inputs to allow
for redundant
or test clocks to be incorporated into the system clock trees.
The lowest tpd delay time results from terminating only one output pair, and the greatest tpd delay time results from terminating all
the output pairs. This shift is about 10-20 pS in tpd. The skew between any two output pairs within a device is typically about 25 nS.
If other output pairs are not terminated, the lowest tpd delay time results from both output pairs and the skew is typically 25 nS.
When all outputs are terminated, the greatest tpd (delay time) occurs and all outputs display about the same 10-20 pS increase in
tpd, so the relative skew between any two output pairs remains about 25 nS.
For more information on using PECL, designers should refer to ON Semiconductor Application Note AN1406/D
The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused
differentia input is connected to VBB as a switching reference voltage. VBB may
also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5
mA. When not used, VBB should be left open.
Features
•
•
•
•
•
•
•
•
•
•
Dual Differential Fanout Buffers
200 ps Part-to-Part Skew
50 ps Output-to-Output Skew
28-lead PLCC Packaging
The 100 Series Contains Temperature Compensation
PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V
Internal Input Pulldown Resistors
Q Output will Default LOW with Inputs Open or at VEE
ESD Protection: >2 kV HBM, >200V MM
For more features, see the data sheet
Part Electrical Specifications
Product
Compliance
Status
Type
Chann
els
Input / Input
Output Level
Ratio
Output VCC
Level
Typ
(V)
tJitterR
MS
Typ
(ps)
tskew(oo) Max
(ps)
tpd Typ
(ns)
tR & tF
Max
(ps)
fmaxClo fmaxDat Packa
ck Typ a Typ ge
(MHz) (Mbps) Type
MC100E310FNG
Pb-free
Active
Buffer
1
2:1:8
ECL
ECL
5
<1
75
0.65
600
900
PLCC28
Active
Buffer
1
2:1:8
ECL
ECL
5
<1
75
0.65
600
900
PLCC28
Halide free
MC100E310FNR2G
Pb-free
Halide free
For more information please contact your local sales support at www.onsemi.com
Created on: 6/30/2016