PDF Data Sheet Rev. B

Multiformat SDTV Video Decoder
ADV7183A
FEATURES
Multiformat video decoder supports NTSC-(J, M, 4.43),
PAL-(B/D/G/H/I/M/N), SECAM
Integrates three 54 MHz, 10-bit ADCs
Clocked from a single 27 MHz crystal
Line-locked clock-compatible (LLC)
Adaptive Digital Line Length Tracking (ADLLT™)
5-line adaptive comb filters
Proprietary architecture for locking to weak, noisy, and
unstable video sources such as VCRs and tuners
Subcarrier frequency lock and status information output
Integrated AGC with adaptive peak white mode
Macrovision® copy protection detection
CTI (chroma transient improvement)
DNR (digital noise reduction)
Multiple programmable analog input formats:
CVBS (composite video)
S-Video (Y/C)
YPrPb component (VESA, MII, SMPTE, and Betacam)
12 analog video input channels
Automatic NTSC/PAL/SECAM identification
Digital output formats (8-bit or16-bit):
ITU-R BT.656 YCrCb 4:2:2 output + HS, VS, and FIELD
0.5 V to 1.6 V analog signal input range
Differential gain: 0.5% typ
Differential phase: 0.5° typ
Programmable video controls:
Peak-white/hue/brightness/saturation/contrast
Integrated on-chip video timing generator
Free run mode (generates stable video ouput with no I/P)
VBI decode support for
Close captioning, WSS, CGMS, EDTV, Gemstar® 1×/2×
Power-down mode
2-wire serial MPU interface (I2C®-compatible)
3.3 V analog, 1.8 V digital core; 3.3 V IO supply
2 temperature grades: 0°C to 70°C and –40°C to +85°C
80-lead LQFP Pb-free package
APPLICATIONS
DVD recorders
Video projectors
HDD-based PVRs/DVDRs
LCD TVs
Set-top boxes
Security systems
Digital televisions
AVR receiver
GENERAL DESCRIPTION
The ADV7183A integrated video decoder automatically detects
and converts a standard analog baseband television signalcompatible with worldwide standards NTSC, PAL, and SECAM
into 4:2:2 component video data-compatible with 16-/8-bit
CCIR601/CCIR656.
The advanced, highly flexible digital output interface enables
performance video decoding and conversion in line-locked
clock based systems. This makes the device ideally suited for a
broad range of applications with diverse analog video characteristics, including tape based sources, broadcast sources, security/
surveillance cameras, and professional systems.
The 10-bit accurate A/D conversion provides professional
quality video performance and is unmatched. This allows true
8-bit resolution in the 8-bit output mode.
The 12 analog input channels accept standard composite,
S-Video, YPrPb video signals in an extensive number of
combinations. AGC and clamp restore circuitry allow an input
video signal peak-to-peak range of 0.5 V up to 1.6 V.
Alternatively, these can be bypassed for manual settings.
The fixed 54 MHz clocking of the ADCs and datapath for all
modes allows very precise, accurate sampling and digital
filtering. The line-locked clock output allows the output data
rate, timing signals, and output clock signals to be synchronous,
asynchronous, or line locked even with ±5% line length variation.
The output control signals allow glueless interface connections
in almost any application. The ADV7183A modes are set up
over a 2-wire, serial, bidirectional port (I2C-compatible).
The ADV7183A is fabricated in a 3.3 V CMOS process. Its
monolithic CMOS construction ensures greater functionality
with lower power dissipation.
The ADV7183A is packaged in a small 80-lead LQFP Pb-free
package.
Rev. B
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113
© 2005 Analog Devices, Inc. All rights reserved.
ADV7183A
TABLE OF CONTENTS
Introduction ...................................................................................... 4
Color Controls ............................................................................ 25
Analog Front End ......................................................................... 4
Clamp Operation........................................................................ 27
Standard Definition Processor ................................................... 4
Luma Filter .................................................................................. 28
Functional Block Diagram .............................................................. 5
Chroma Filter.............................................................................. 31
Specifications..................................................................................... 6
Gain Operation........................................................................... 32
Electrical Characteristics............................................................. 6
Chroma Transient Improvement (CTI) .................................. 36
Video Specifications..................................................................... 7
Digital Noise Reduction (DNR) ............................................... 37
Timing Specifications .................................................................. 8
Comb Filters................................................................................ 37
Analog Specifications................................................................... 8
AV Code Insertion and Controls ............................................. 40
Thermal Specifications ................................................................ 8
Synchronization Output Signals............................................... 42
Timing Diagrams.......................................................................... 9
Sync Processing .......................................................................... 50
Absolute Maximum Ratings.......................................................... 10
VBI Data Decode ....................................................................... 51
ESD Caution................................................................................ 10
Pixel Port Configuration ............................................................... 62
Pin Configuration and Function Descriptions........................... 11
MPU Port Description................................................................... 63
Analog Front End ........................................................................... 13
Register Accesses ........................................................................ 64
Analog Input Muxing ................................................................ 13
Register Programming............................................................... 64
Global Control Registers ............................................................... 16
I2C Sequencer.............................................................................. 64
Power-Save Modes...................................................................... 16
I2C Control Register Map.......................................................... 65
Reset Control .............................................................................. 16
I2C Register Map Details ........................................................... 69
Global Pin Control ..................................................................... 17
I2C Programming Examples.......................................................... 96
Global Status Registers................................................................... 19
Mode 1—CVBS Input (Composite Video on AIN5)............. 96
Identification............................................................................... 19
Mode 2—S-Video Input (Y on AIN1 and C on AIN4)......... 96
Status 1 ......................................................................................... 19
Mode 3—525i/625i YPrPb Input (Y on AIN2, Pr on AIN3,
and Pb on AIN6) ........................................................................ 97
Status 2 ......................................................................................... 20
Status 3 ......................................................................................... 20
Standard Definition Processor (SDP).......................................... 21
SD Luma Path ............................................................................. 21
SD Chroma Path......................................................................... 21
Sync Processing........................................................................... 22
VBI Data Recovery..................................................................... 22
Mode 4—CVBS Tuner Input PAL Only on AIN4 ................. 98
PCB Layout Recommendations.................................................... 99
XTAL and Load Capacitor Value Selection .......................... 100
Typical Circuit Connection......................................................... 101
Outline Dimensions ..................................................................... 103
Ordering Guide ........................................................................ 103
General Setup.............................................................................. 22
Rev. B | Page 2 of 104
ADV7183A
REVISION HISTORY
3/05—Rev. A to Rev. B
6/04—Rev. 0 to Rev. A
Added NTSC J ...................................................................................1
Addition to Applications List ..........................................................1
Changes to Table 3 ............................................................................8
Changes to Table 5 ............................................................................8
Change to Drive Strength Selection (Data) Section ...................17
Changes to Figure 42 ....................................................................103
Changes to the Analog Specifications Section.........................8
Changes to Figure 5 ........................................................................11
Changes to Table 9 ........................................................................14
Addition to Clamp Section....................................................... .27
Changes to Figures 12.....................................................................30
Changes to Figures 13, 14, 15 .......................................................31
Deleted YPM Section and Renumbered Subsequent Tables .....31
Changes to Figure 16 ......................................................................32
Change to the Luma Gain Section ................................................33
Changes to Table 60 ......................................................................30
Changes to Table 104 and Table 105 ........................................43
Deleted Table 173 and Renumbered Subsequent Tables............69
Changes to Table 174 ............................................................... .73
Changes to Table 183 ................................................................80
Changes to Table 192 ............................................................... .87
Added XTAL and Load Capacitor Value Selection Section ....100
Change to Figure 43 ......................................................................102
Changes to Ordering Guide.........................................................103
5/04—Revision 0: Initial Version
Rev. B | Page 3 of 104
ADV7183A
INTRODUCTION
The ADV7183A is a high quality, single chip, multiformat video
decoder that automatically detects and converts PAL, NTSC,
and SECAM standards in the form of composite, S-Video, and
component video into a digital ITU-R BT.656 format.
The advanced and highly flexible digital output interface
enables performance video decoding and conversion in linelocked clock based systems. This makes the device ideally suited
for a broad range of applications with diverse analog video
characteristics, including tape based sources, broadcast sources,
security/surveillance cameras, and professional systems.
ANALOG FRONT END
The ADV7183A analog front end comprises three 10-bit ADCs
that digitize the analog video signal before applying it to the
standard definition processor. The analog front end employs
differential channels to each ADC to ensure high performance
in mixed-signal applications.
The front end also includes a 12-channel input mux that enables
multiple video signals to be applied to the ADV7183A. Current
and voltage clamps are positioned in front of each ADC to
ensure that the video signal remains within the range of the
converter. Fine clamping of the video signals is performed
downstream by digital fine clamping within the ADV7183A.
The ADCs are configured to run in 4× oversampling mode.
STANDARD DEFINITION PROCESSOR
The ADV7183A is capable of decoding a large selection of
baseband video signals in composite, S-Video, and component
formats. The video standards supported by the ADV7183A
include PAL B/D/I/G/H, PAL60, PAL M, PAL N, PAL Nc,
NTSC M/J, NTSC 4.43, and SECAM B/D/G/K/L. The
ADV7183A can automatically detect the video standard and
process it accordingly.
The ADV7183A has a 5-line, superadaptive, 2D comb filter that
gives superior chrominance and luminance separation when
decoding a composite video signal. This highly adaptive filter
automatically adjusts its processing mode according to video
standard and signal quality with no user intervention required.
Video user controls such as brightness, contrast, saturation, and
hue are also available within the ADV7183A.
The ADV7183A implements a patented adaptive digital linelength tracking (ADLLT) algorithm to track varying video line
lengths from sources such as a VCR. ADLLT enables the
ADV7183A to track and decode poor quality video sources
such as VCRs, noisy sources from tuner outputs, VCD players,
and camcorders. The ADV7183A contains a chroma transient
improvement (CTI) processor that sharpens the edge rate of
chroma transitions, resulting in sharper vertical transitions.
The ADV7183A can process a variety of VBI data services, such
as closed captioning (CC), wide screen signaling (WSS), copy
generation management system (CGMS), EDTV, Gemstar 1×/
2×, and extended data service (XDS). The ADV7183A is fully
Macrovision certified; detection circuitry enables Type I, II, and
III protection levels to be identified and reported to the user.
The decoder is also fully robust to all Macrovision signal inputs.
Rev. B | Page 4 of 104
Figure 1.
Rev. B | Page 5 of 104
INPUT
MUX
SCLK
SDA
ALSB
CVBS
S-VIDEO
YPrPb
12
A/D
CLAMP
10
10
10
SERIAL INTERFACE
CONTROL AND VBI DATA
SYNC PROCESSING AND
CLOCK GENERATION
A/D
A/D
CLAMP
CLAMP
CONTROL
AND DATA
ADV7183A
SYNC AND
CLK CONTROL
DECIMATION AND
DOWNSAMPLING
FILTERS
DATA
PREPROCESSOR
10
10
CHROMA
DIGITAL
FINE
CLAMP
STANDARD
AUTODETECTION
MACROVISION
DETECTION
GAIN
CONTROL
LINE
LENGTH
PREDICTOR
GAIN
CONTROL
GLOBAL CONTROL
CHROMA
FILTER
SYNC
EXTRACT
LUMA
FILTER
VBI DATA RECOVERY
CHROMA
DEMOD
FSC
RECOVERY
LUMA
DIGITAL
FINE
CLAMP
STANDARD DEFINITION PROCESSOR
CHROMA
2D COMB
(4H MAX)
CTI
C-DNR
AV
CODE
INSERTION
L-DNR
LUMA
2D COMB
(4H MAX)
FREE RUN
OUTPUT CONTROL
SYNTHESIZED
LLC CONTROL
CHROMA
RESAMPLE
RESAMPLE
CONTROL
LUMA
RESAMPLE
16
8
8
SFL
LLC2
LLC1
FIELD
VS
HS
PIXEL
DATA
04821-001
AIN1–AIN12
ADV7183A
FUNCTIONAL BLOCK DIAGRAM
OUTPUT FORMATTER
ADV7183A
SPECIFICATIONS
Temperature range: TMIN to TMAX, –40°C to +85°C. The min/max specifications are guaranteed over this range.
ELECTRICAL CHARACTERISTICS
AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.65 V to 2.0 V; operating temperature range, unless
otherwise noted.
Table 1.
Parameter
STATIC PERFORMANCE
Resolution (Each ADC)
Integral Nonlinearity
Differential Nonlinearity
DIGITAL INPUTS
Input High Voltage
Input Low Voltage
Input Current
Input Capacitance
DIGITAL OUTPUTS
Output High Voltage
Output Low Voltage
High Impedance Leakage Current
Output Capacitance
POWER REQUIREMENTS3
Digital Core Power Supply
Digital I/O Power Supply
PLL Power Supply
Analog Power Supply
Digital Core Supply Current
Digital I/O Supply Current
PLL Supply Current
Analog Supply Current
Power-Down Current
Power-Up Time
Symbol
Test Conditions
N
INL
DNL
BSL at 54 MHz
BSL at 54 MHz
VIH
VIL
IIN
Min
Typ
Max
Unit
–0.475/+0.6
–0.25/+0.5
10
±3
–0.7/+2
Bits
LSB
LSB
0.8
+50
+10
10
V
V
µA
µA
pF
0.4
50
10
20
V
V
µA
µA
pF
2
Pins listed in Note 1
All other pins
–50
–10
ISOURCE = 0.4 mA
ISINK = 3.2 mA
Pins listed in Note 2
All other pins
2.4
CIN
VOH
VOL
ILEAK
COUT
DVDD
DVDDIO
PVDD
AVDD
IDVDD
IDVDDIO
IPVDD
IAVDD
1.65
3.0
1.65
3.15
CVBS input4
YPrPb input5
IPWRDN
tPWRUP
1
Pins 36 and 79.
Pins 1, 2, 5, 6, 7, 8, 12, 17, 18, 19, 20, 21, 22, 23, 24, 32, 33, 34, 35, 73, 74, 75, 76, and 80.
3
Guaranteed by characterization.
4
ADC1 powered on.
5
All three ADCs powered on.
2
Rev. B | Page 6 of 104
1.8
3.3
1.8
3.3
82
2
10.5
85
180
1.5
20
2
3.6
2.0
3.45
V
V
V
V
mA
mA
mA
mA
mA
mA
ms
ADV7183A
VIDEO SPECIFICATIONS
Guaranteed by characterization. AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.65 V to 2.0 V; operating
temperature range, unless otherwise noted.
Table 2.
Parameter
NONLINEAR SPECIFICATIONS
Differential Phase
Differential Gain
Luma Nonlinearity
NOISE SPECIFICATIONS
SNR Unweighted
Analog Front End Crosstalk
LOCK TIME SPECIFICATIONS
Horizontal Lock Range
Vertical Lock Range
FSC Subcarrier Lock Range
Color Lock In Time
Sync Depth Range
Color Burst Range
Vertical Lock Time
Autodetection Switch Speed
CHROMA SPECIFICATIONS
Hue Accuracy
Color Saturation Accuracy
Color AGC Range
Chroma Amplitude Error
Chroma Phase Error
Chroma Luma Intermodulation
LUMA SPECIFICATIONS
Luma Brightness Accuracy
Luma Contrast Accuracy
Symbol
Test Conditions
DP
DG
LNL
CVBS I/P, modulate 5-step
CVBS I/P, modulate 5-step
CVBS I/P, 5-step
Luma ramp
Luma flat field
Min
54
58
Typ
Max
Unit
0.5
0.5
0.5
0.7
0.7
0.7
°
%
%
56
60
60
–5
40
dB
dB
dB
+5
70
±1.3
60
20
5
200
200
2
100
HUE
CL_AC
1
1
0.5
0.4
0.2
°
%
%
%
°
%
1
1
%
%
5
CVBS, 1 V I/P
CVBS, 1 V I/P
Rev. B | Page 7 of 104
%
Hz
Hz
Lines
%
%
Fields
Lines
400
ADV7183A
TIMING SPECIFICATIONS
Guaranteed by characterization. AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.65 V to 2.0 V; operating
temperature range, unless otherwise noted.
Table 3.
Parameter
SYSTEM CLOCK AND CRYSTAL
Nominal Frequency
Frequency Stability
I2C PORT
SCLK Frequency
SCLK Min Pulse Width High
SCLK Min Pulse Width Low
Hold Time (Start Condition)
Setup Time (Start Condition)
SDA Setup Time
SCLK and SDA Rise Time
SCLK and SDA Fall Time
Setup Time for Stop Condition
RESET FEATURE
Reset Pulse Width
CLOCK OUTPUTS
LLC1 Mark Space Ratio
LLC1 Rising to LLC2 Rising
LLC1 Rising to LLC2 Falling
DATA AND CONTROL OUTPUTS
Data Output Transitional Time
Symbol
Test Conditions
Min
Typ
Max
Unit
±50
MHz
ppm
27.00
400
t1
t2
t3
t4
t5
t6
t7
t8
kHz
µs
µs
µs
µs
ns
ns
ns
µs
0.6
1.3
0.6
0.6
100
300
300
0.6
5
t9:t10
t11
t12
45:55
t14
Propagation Delay to Hi-Z
Max Output Enable Access Time
Min Output Enable Access Time
t15
t16
t17
55:45
% Duty Cycle
ns
ns
6
ns
0.6
ns
0.5
0.5
t13
Data Output Transitional Time
ms
Negative clock edge to start of
valid data (tACCESS = t10 – t13)
End of valid data to negative
clock edge (tHOLD = t9 + t14)
6
7
4
ns
ns
ns
ANALOG SPECIFICATIONS
Guaranteed by characterization. AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.65 V to 2.0 V; operating
temperature range, unless otherwise noted. Recommended analog input video signal range: 0.5 V – 1.6 V, typically 1 V p-p.
Table 4.
Parameter
CLAMP CIRCUITRY
External Clamp Capacitor
Input Impedance
Large Clamp Source Current
Large Clamp Sink Current
Fine Clamp Source Current
Fine Clamp Sink Current
Symbol
Test Conditions
Min
Clamps switched off
Typ
Max
0.1
10
0.75
0.75
60
60
Unit
µF
MΩ
mA
mA
µA
µA
THERMAL SPECIFICATIONS
Table 5.
Parameter
THERMAL CHARACTERISTICS
Junction-to-Case Thermal Resistance
Junction-to-Ambient Thermal Resistance (Still Air)
Symbol
Test Conditions
θJC
θJA
4-layer PCB with solid ground plane
4-layer PCB with solid ground plane
Rev. B | Page 8 of 104
Min
Typ
7.6
38.1
Max
Unit
°C/W
°C/W
ADV7183A
TIMING DIAGRAMS
t3
t5
t3
SDA
t1
t6
t2
t4
t7
04821-002
SCLK
t8
Figure 2. I2C Timing
t9
t10
OUTPUT LLC1
t11
t12
OUTPUT LLC2
t13
04821-003
t14
OUTPUTS P0–P15, VS,
HS, FIELD, SFL
Figure 3. Pixel Port and Control Output Timing
OE
t15
P0–P15, HS,
VS, FIELD, SFL
t16
Figure 4. OE Timing
Rev. B | Page 9 of 104
04821-004
t17
ADV7183A
ABSOLUTE MAXIMUM RATINGS
Table 6.
Parameter
AVDD to GND
AVDD to AGND
DVDD to DGND
PVDD to AGND
DVDDIO to DGND
DVDDIO to AVDD
PVDD to DVDD
DVDDIO – PVDD
DVDDIO – DVDD
AVDD – PVDD
AVDD – DVDD
Digital Inputs Voltage to DGND
Digital Output Voltage to DGND
Analog Inputs to AGND
Maximum Junction Temperature
(TJ max)
Storage Temperature Range
Infrared Reflow Soldering (20 sec)
Rating
4V
4V
2.2 V
2.2 V
4V
–0.3 V to +0.3 V
–0.3 V to +0.3 V
–0.3V to +2 V
–0.3 V to +2 V
–0.3 V to +2 V
–0.3 V to +2 V
–0.3 V to DVDDIO + 0.3 V
–0.3 V to DVDDIO + 0.3 V
AGND – 0.3 V to AVDD + 0.3 V
150°C
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
–65°C to +150°C
260°C
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the
human body and test equipment and can discharge without detection. Although this product features
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance
degradation or loss of functionality.
Rev. B | Page 10 of 104
ADV7183A
AIN12
AIN6
NC
RESET
NC
ALSB
SDA
SCLK
NC
NC
DGND
DVDD
P15
P14
P13
P12
NC
NC
OE
FIELD
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61
VS 1
60
AIN5
59
AIN11
DGND 3
58
AIN4
DVDDIO 4
57
AIN10
P11 5
56
AGND
P10 6
55
CAP C2
P9 7
54
CAP C1
53
AGND
52
CML
DVDD 10
51
REFOUT
NC 11
50
AVDD
SFL 12
49
CAP Y2
NC 13
48
CAP Y1
DGND 14
47
AGND
DVDDIO 15
46
AIN3
NC 16
45
AIN9
NC 17
44
AIN2
NC 18
43
AIN8
P7 19
42
AIN1
P6 20
41
AIN7
PIN 1
HS 2
ADV7183A
P8 8
TOP VIEW
(Not to Scale)
DGND 9
04821-005
AGND
AGND
PVDD
ELPF
PWRDN
NC
NC
P0
P1
DGND
DVDD
XTAL
XTAL1
LLC1
LLC2
NC
P2
P3
P4
NC = NO CONNECT
P5
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
Figure 5. 80-Lead LQFP Pin Configuration
Table 7. Pin Function Descriptions
Pin No.
3, 9, 14, 31, 71
39, 40, 47, 53, 56
4, 15
10, 30, 72
50
38
42, 44, 46, 58, 60,
62, 41, 43, 45, 57,
59, 61
11, 13, 16–18, 25,
34, 35, 63, 65, 69,
70, 77, 78
33, 32, 24, 23, 22,
21, 20, 19, 8, 7, 6, 5,
76, 75, 74, 73
2
1
80
67
68
66
Mnemonic
DGND
AGND
DVDDIO
DVDD
AVDD
PVDD
AIN1–AIN12
Type
G
G
P
P
P
P
I
P0–P15
O
Video Pixel Output Port.
HS
VS
FIELD
SDA
SCLK
ALSB
O
O
O
I/O
I
I
64
RESET
I
Horizontal Synchronization Output Signal.
Vertical Synchronization Output Signal.
Field Synchronization Output Signal.
I2C Port Serial Data Input/Output Pin.
I2C Port Serial Clock Input (Max Clock Rate of 400 kHz).
This pin selects the I2C address for the ADV7183A. ALSB set to Logic 0 sets the address for a
write as 0x40; for ALSB set to logic high, the address selected is 0x42.
System Reset Input, Active Low. A minimum low reset pulse width of 5 ms is required to
reset the ADV7183A circuitry.
NC
Function
Digital Ground.
Analog Ground.
Digital I/O Supply Voltage (3.3 V).
Digital Core Supply Voltage (1.8 V).
Analog Supply Voltage (3.3 V).
PLL Supply Voltage (1.8 V).
Analog Video Input Channels.
No Connect Pins.
Rev. B | Page 11 of 104
ADV7183A
Pin No.
27
Mnemonic
LLC1
Type
O
26
LLC2
O
29
XTAL
I
28
XTAL1
O
36
PWRDN
I
79
OE
I
37
ELPF
I
12
SFL
O
51
REFOUT
O
52
CML
O
48, 49
CAPY1, CAPY2
I
54, 55
CAPC1, CAPC2
I
Function
This is a line-locked output clock for the pixel data output by the ADV7183A. Nominally
27 MHz, but varies up or down according to video line length.
This is a divide-by-2 version of the LLC1 output clock for the pixel data output by the
ADV7183A. Nominally 13.5 MHz, but varies up or down according to video line length.
This is the input pin for the 27 MHz crystal, or can be overdriven by an external 3.3 V,
27 MHz clock oscillator source. In crystal mode, the crystal must be a fundamental crystal.
This pin should be connected to the 27 MHz crystal or left as a no connect if an external
3.3 V, 27 MHz clock oscillator source is used to clock the ADV7183A. In crystal mode, the
crystal must be a fundamental crystal.
A logic low on this pin places the ADV7183A in a power-down mode. Refer to the I2C
Control Register Map for more options on power-down modes for the ADV7183A.
When set to a logic low, OE enables the pixel output bus, P15–P0 of the ADV7183A. A logic
high on the OE pin places Pins P15–P0, HS, VS, SFL into a high impedance state.
The recommended external loop filter must be connected to this ELPF pin, as shown in
Figure 43.
Subcarrier Frequency Lock. This pin contains a serial output stream that can be used to lock
the subcarrier frequency when this decoder is connected to any Analog Devices, Inc. digital
video encoder.
Internal Voltage Reference Output. Refer to Figure 43 for a recommended capacitor
network for this pin.
Common-Mode Level for the Internal ADCs. Refer to Figure 43 for a recommended
capacitor network for this pin.
ADC’s Capacitor Network. Refer to Figure 43 for a recommended capacitor network for
this pin.
ADC’s Capacitor Network. Refer to Figure 43 for a recommended capacitor network for
this pin.
Rev. B | Page 12 of 104
ADV7183A
ANALOG FRONT END
ANALOG INPUT MUXING
INSEL[3:0]
INTERNAL
MAPPING
FUNCTIONS
AIN1
AIN7
AIN2
AIN8
AIN3
AIN9
AIN4
AIN10
AIN5
AIN11
AIN6
AIN12
1
ADC0_SW[3:0]
0
ADC0
AIN3
AIN9
AIN4
AIN10
AIN5
AIN11
AIN6
AIN12
1
ADC1_SW[3:0]
0
ADC1
AIN2
AIN8
AIN5
AIN11
AIN6
AIN12
1
ADC1_SW[3:0]
0
ADC2
04821-007
AIN1
AIN7
AIN2
AIN8
AIN3
AIN9
AIN4
AIN10
AIN5
AIN11
AIN6
AIN12
ADC_SW_MAN_EN
Figure 6. Internal Pin Connections
The ADV7183A has an integrated analog muxing section that
allows more than one source of video signal to be connected to
the decoder. Figure 6 outlines the overall structure of the input
muxing provided in the ADV7183A.
As can be seen in Figure 6, there are two ways in which the
analog input muxes can be controlled:
•
•
Control via functional registers (INSEL).
Using INSEL[3:0] simplifies the setup of the muxes, and
minimizes crosstalk between channels by pre-assigning the
input channels. This is referred to as ADI recommended
input muxing.
Control via an I2C manual override
(ADC_sw_man_en, ADC0_sw, ADC1_sw, ADC2_sw).
This is provided for applications with special requirements
(for example, number/combinations of signals) that would
not be served by the pre-assigned input connections. This
is referred to as manual input muxing.
ADI Recommended Input Muxing
A maximum of 12 CVBS inputs can be connected and decoded
by the ADV7183A. As can be seen in Figure 5, the sources have
to be connected to adjacent pins on the IC. This calls for a careful design of the PCB layout, for example, ground shielding
between all signals routed through tracks that are physically
close together.
INSEL[3:0] Input Selection, Address 0x00 [3:0]
The INSEL bits allow the user to select an input channel as well
as the input format. Depending on the PCB connections, only a
subset of the INSEL modes are valid. The INSEL[3:0] does not
only switch the analog input muxing, it also configures the
standard definition processor core to process CVBS (Comp),
S-Video (Y/C), or component (YPbPr) format.
Refer to Figure 7 for an overview of the two methods of
controlling the ADV7183A’s input muxing.
Rev. B | Page 13 of 104
ADV7183A
CONNECTING
ANALOG SIGNALS
TO ADV7183A
ADI RECOMMENDED
INPUT MUXING; SEE TABLE 9
SET INSEL[3:0] FOR REQUIRED
MUXING CONFIGURATION
NO
SET INSEL[3:0] TO
CONFIGURE ADV7183A TO
DECODE VIDEO FORMAT:
CVBS: 0000
YC: 0110
YPrPb: 1001
USE MANUAL INPUT MUXING
(ADC_SW_MAN_EN, ADC0_SW,
ADC1_SW, ADC2_SW)
04821-008
YES
Figure 7. Input Muxing Overview
Table 8. Input Channel Switching Using INSEL[3:0]
Table 9. Input Channel Assignments
INSEL[3:0]
0000
(default)
0001
0010
0011
0100
0101
0110
Input
Channel
AIN7
AIN1
AIN8
AIN2
AIN9
AIN3
AIN10
AIN4
AIN11
AIN5
AIN12
AIN6
0111
1000
1001
1010
1011
1100
1101
1110
1111
Analog Input Pins
CVBS1 = AIN1
Video Format
Composite
CVBS2 = AIN2
CVBS3 = AIN3
CVBS4 = AIN4
CVBS5 = AIN5
CVBS6 = AIN6
Y1 = AIN1
C1 = AIN4
Y2 = AIN2
C2 = AIN5
Y3 = AIN3
C3 = AIN6
Y1 = AIN1
PR1 = AIN4
PB1 = AIN5
Y2 = AIN2
PR2 = AIN3
PB2 = AIN6
CVBS7 = AIN7
CVBS8 = AIN8
CVBS9 = AIN9
CVBS10 = AIN10
CVBS11 = AIN11
Composite
Composite
Composite
Composite
Composite
YC
YC
YC
YC
YC
YC
YPrPb
YPrPb
YPrPb
YPrPb
YPrPb
YPrPb
Composite
Composite
Composite
Composite
Composite
Pin
No.
41
42
43
44
45
46
57
58
59
60
61
62
ADI Recommended Input Muxing Control
INSEL[3:0]
CVBS7
CVBS1
YC1-Y
YPrPb1-Y
CVBS8
CVBS2
YC2-Y
YPrPb2-Y
CVBS9
CVBS3
YC3-Y
YPrPb2-Pr
CVBS10
CVBS4
YC1-C
YPrPb1-Pr
CVBS11
CVBS5
YC2-C
YPrPb1-Pb
Not Available
CVBS6
YC3-C
YPrPb2-Pb
ADI recommended input muxing is designed to minimize
crosstalk between signal channels and to obtain the highest
level of signal integrity. Table 9 summarizes how PCB layout
should connect analog video signals to the ADV7183A.
Notes
•
It is strongly recommended to connect any unused analog
input pins to AGND to act as a shield.
•
Inputs AIN7 to AIN11 should be connected to AGND in
cases where only six input channels are used. This improves
the quality of the sampling due to better isolation between
the channels.
•
AIN12 is not under the control of INSEL[3:0]. It can only
be routed to ADC0/ADC1/ADC2 by manual muxing. See
Table 10 for further details.
Rev. B | Page 14 of 104
ADV7183A
Manual Input Muxing
•
By accessing a set of manual override muxing registers, the
analog input muxes of the ADV7183A can be controlled
directly. This is referred to as manual input muxing.
This means INSEL must still be used to tell the ADV7183A
whether the input signal is of component, YC, or CVBS
format.
Notes
•
•
Manual input muxing only controls the analog input
muxes. INSEL[3:0] still has to be set so the follow-on
blocks process the video data in the correct format.
Manual input muxing overrides other input muxing
control bits, for example, INSEL.
The manual muxing is activated by setting the
ADC_SW_MAN_EN bit. It affects only the analog
switches in front of the ADCs.
This means if the settings of INSEL and the manual input
muxing registers (ADC0/ADC1/ADC2_sw) contradict
each other, the ADC0/ADC1/ADC2_sw settings apply and
INSEL is ignored.
Restrictions in the channel routing are imposed by the analog
signal routing inside the IC; every input pin cannot be routed to
each ADC. Refer to Figure 6 for an overview on the routing
capabilities inside the chip. The three mux sections can be
controlled by the reserved control signal buses ADC0/ADC1/
ADC2_sw[3:0]. Table 10 explains the control words used.
SETADC_sw_man_en, Manual Input Muxing Enable,
Address 0xC4 [7]
ADC0_sw[3:0], ADC0 mux configuration, Address 0xC3 [3:0]
ADC1_sw[3:0], ADC1 mux configuration, Address 0xC3 [7:4]
ADC2_sw[3:0], ADC2 mux configuration, Address 0xC4 [3:0]
Table 10. Manual Mux Settings for All ADCs
ADC0_sw[3:0]
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
ADC0 Connected To:
No Connection
AIN1
AIN2
AIN3
AIN4
AIN5
AIN6
No Connection
No Connection
AIN7
AIN8
AIN9
AIN10
AIN11
AIN12
No Connection
SETADC_sw_man_en = 1
ADC1_sw[3:0]
ADC1 Connected To:
0000
No Connection
0001
No Connection
0010
No Connection
0011
AIN3
0100
AIN4
0101
AIN5
0110
AIN6
0111
No Connection
1000
No Connection
1001
No Connection
1010
No Connection
1011
AIN9
1100
AIN10
1101
AIN11
1110
AIN12
1111
No Connection
Rev. B | Page 15 of 104
ADC2_sw[3:0]
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
ADC2 Connected To:
No Connection
No Connection
AIN2
No Connection
No Connection
AIN5
AIN6
No Connection
No Connection
No Connection
AIN8
No Connection
No Connection
AIN11
AIN12
No Connection
ADV7183A
GLOBAL CONTROL REGISTERS
Register control bits listed in this section affect the whole chip.
POWER-SAVE MODES
PWRDN_ADC_0
0 (default)
1
Power-Down
PDBP, Address 0x0F [2]
There are two ways to shut down the digital core of the
ADV7183A: a pin (PWRDN) and a bit (PWRDN see below).
The PDBP controls which of the two has the higher priority.
The default is to give the pin (PWRDN) priority. This allows the
user to have the ADV7183A powered down by default.
Table 11. PDBP Function
PDBP
0 (default)
1
PWRDN_ADC_0, Address 0x3A [3]
Table 13. PWRDN_ADC_0 Function
Description
Digital core power controlled by the PWRDN pin
(bit is disregarded).
Bit has priority (pin is disregarded).
PWRDN_ADC_1, Address 0x3A [2]
Table 14. PWRDN_ADC_1 Function
PWRDN_ADC_1
0 (default)
1
Setting the PWRDN bit switches the ADV7183A into a chipwide power-down mode. The power-down stops the clock from
entering the digital section of the chip, thereby freezing its
operation. No I2C bits are lost during power-down. The
PWRDN bit also affects the analog blocks and switches them
into low current modes. The I2C interface itself is unaffected,
and remains operational in power-down mode.
The ADV7183A leaves the power-down state if the PWRDN
bit is set to 0 (via I2C), or if the overall part is reset using the
RESET pin.
Description
ADC normal operation.
Power down ADC 1.
PWRDN_ADC_2, Address 0x3A [1]
Table 15. PWRDN_ADC_2 Function
PWRDN_ADC_2
0 (default)
1
PWRDN, Address 0x0F [5]
Description
ADC normal operation.
Power down ADC 0.
Description
ADC normal operation.
Power down ADC 2.
RESET CONTROL
Chip Reset (RES), Address 0x0F [7]
Setting this bit, equivalent to controlling the RESET pin on the
ADV7183A, issues a full chip reset. All I2C registers get reset to
their default values. (Some register bits do not have a reset value
specified. They keep their last written value. Those bits are
marked as having a reset value of x in the register table.) After
the reset sequence, the part immediately starts to acquire the
incoming video signal.
PDBP must be set to 1 for the PWRDN bit to power down the
ADV7183A.
Notes
Table 12. PWRDN Function
•
After setting the RES bit (or initiating a reset via the pin),
the part returns to the default mode of operation with
respect to its primary mode of operation. All I2C bits are
loaded with their default values, making this bit selfclearing.
•
Executing a software reset takes approximately 2 ms.
However, it is recommended to wait 5 ms before any
further I2C writes are performed.
•
The I2C master controller receives a no acknowledge
condition on the ninth clock cycle when chip reset is
implemented. See the MPU Port Description section.
PWRDN
0 (default)
1
Description
Chip operational.
ADV7183A in chip-wide power-down.
ADC Power-Down Control
The ADV7183A contains three 10-bit ADCs (ADC0, ADC1,
and ADC2). If required, it is possible to power down each ADC
individually.
When should the ADCs be powered down?
•
•
CVBS mode. ADC1 and ADC2 should be powered down
to save on power consumption.
S-Video mode. ADC2 should be powered down to save on
power consumption.
Table 16. RES Function
RES
0 (default)
1
Rev. B | Page 16 of 104
Description
Normal operation.
Start reset sequence.
ADV7183A
Timing Signals Output Enable
GLOBAL PIN CONTROL
Three-State Output Drivers
TIM_OE, Address 0x04 [3]
TOD, Address 0x03 [6]
This bit allows the user to three-state the output drivers of the
ADV7183A.
Upon setting the TOD bit, the P15–P0, HS, VS, FIELD, and SFL
pins are three-stated.
The timing pins (HS/VS/FIELD) can be forced active via the
TIM_OE bit. For more information on three-state control, refer
to the following sections:
•
Three-State LLC Driver
•
Timing Signals Output Enable
The TIM_OE bit should be regarded as an addition to the TOD
bit. Setting it high forces the output drivers for HS, VS, and
FIELD into the active (that is, driving) state even if the TOD bit
is set. If set to low, the HS, VS, and FIELD pins are three-stated
dependent on the TOD bit. This functionality is useful if the
decoder is used as a timing generator only. This may be the case
if only the timing signals are extracted from an incoming signal,
or if the part is in free-run mode where a separate chip can
output, for instance, a company logo.
For more information on three-state control, refer to the
following sections:
The ADV7183A supports three-stating via a dedicated pin.
When set high, the OE pin three-states the output drivers for
P15–P0, HS, VS, FIELD, and SFL. The output drivers are threestated if the TOD bit or the OE pin is set high.
•
Timing Signals Output Enable
•
Three-State LLC Driver
Table 19. TIM_OE Function
Table 17. TOD Function
TIM_OE
0 (default)
TOD
0 (default)
1
1
Description
Output drivers enabled.
Output drivers three-stated.
Three-State LLC Driver
Drive Strength Selection (Data)
TRI_LLC, Address 0x0E [6]
This bit allows the output drivers for the LLC1 and LLC2 pins
of the ADV7183A to be three-stated. For more information on
three-state control, refer to the following sections:
•
Three-State Output Drivers
•
Timing Signals Output Enable
1
DR_STR[1:0] Address 0x04 [5:4]
For EMC and crosstalk reasons, it may be desirable to
strengthen or weaken the drive strength of the output drivers.
The DR_STR[1:0] bits affect the P[15:0] output drivers.
For more information on three-state control, refer to the
following sections:
Table 18. TRI_LLC Function
TRI_LLC
0 (default)
Description
HS, VS, FIELD three-stated according to the
TOD bit.
HS, VS, FIELD are forced active all the time.
The DR_STR_S[1:0] setting determines drive
strength.
Description
LLC pin drivers working according to the
DR_STR_C[1:0] setting (pin enabled).
LLC pin drivers three-stated.
•
Drive Strength Selection (Clock)
•
Drive Strength Selection (Sync)
Table 20. DR_STR Function
DR_STR[1:0]
00
01 (default)
10
11
Rev. B | Page 17 of 104
Description
Low drive strength (1×).
Medium low drive strength (2×).
Medium high drive strength (3×).
High drive strength (4×).
ADV7183A
Drive Strength Selection (Clock)
Enable Subcarrier Frequency Lock Pin
DR_STR_C[1:0] Address 0x0E [3:2]
EN_SFL_PIN Address 0x04 [1]
The DR_STR_C[1:0] bits can be used to select the strength of
the clock signal output driver (LLC pin). For more information,
refer to the following sections:
The EN_SFL_PIN bit enables the output of subcarrier lock
information (also known as GenLock) from the ADV7183A to
an encoder in a decoder/encoder back-to-back arrangement.
•
Drive Strength Selection (Sync)
Table 23. EN_SFL_PIN
•
Drive Strength Selection (Data)
EN_SFL_PIN
0 (default)
1
Table 21. DR_STR Function
DR_STR[1:0]
00
01 (default)
10
11
Description
Low drive strength (1×).
Medium low drive strength (2×).
Medium high drive strength (3×).
High drive strength (4×).
Description
Subcarrier frequency lock output is disabled.
Subcarrier frequency lock information is
presented on the SFL pin.
Polarity LLC Pin
PCLK Address 0x37 [0]
The polarity of the clock leaving the ADV7183A via the LLC1
and LLC2 pins can be inverted using the PCLK bit.
Drive Strength Selection (Sync)
DR_STR_S[1:0] Address 0x0E [1:0]
The DR_STR_S[1:0] bits allow the user to select the strength of
the synchronization signals with which HS, VS, and F are
driven. For more information, refer to the following sections:
Changing the polarity of the LLC clock output may be
necessary to meet the setup-and-hold time expectations of
follow-on chips.
This bit also inverts the polarity of the LLC2 clock.
•
Drive Strength Selection (Clock)
Table 24. PCLK Function
•
Drive Strength Selection (Data)
PCLK
0
1 (default)
Table 22. DR_STR Function
DR_STR[1:0]
00
01 (default)
10
11
Description
Low drive strength (1×).
Medium low drive strength (2×).
Medium high drive strength (3×).
High drive strength (4×).
Rev. B | Page 18 of 104
Description
Invert LLC output polarity.
LLC output polarity normal (as per the Timing
Diagrams)
ADV7183A
GLOBAL STATUS REGISTERS
There are four registers that provide summary information
about the video decoder. The IDENT register allows the user to
identify the revision code of the ADV7183A. The other three
registers contain status bits from the ADV7183A.
Depending on the setting of the FSCLE bit, the Status[0] and
Status[1] are based solely on horizontal timing info or on the
horizontal timing and lock status of the color subcarrier. See the
FSCLE FSC Lock Enable, Address 0x51 [7] section.
IDENTIFICATION
Autodetection Result
IDENT[7:0] Address 0x11 [7:0]
AD_RESULT[2:0] Address 0x10 [6:4]
Provides identification of the revision of the ADV7183A.
Review the list of IDENT code readback values for the various
versions shown in Table 25.
The AD_RESULT[2:0] bits report back on the findings from
the autodetection block. Consult the General Setup section for
more information on enabling the autodetection block, and the
Autodetection of SD Modes section to find out how to
configure it.
Table 25. IDENT Function
IDENT[7:0]
0x0D
0x0E
0x0F or 0x10
0x11
Description
ADV7183A-ES1
ADV7183A-ES2
ADV7183A-FT
ADV7183A (Version 2)
Table 26. AD_RESULT Function
STATUS 1
STATUS_1[7:0] Address 0x10 [7:0]
This read-only register provides information about the internal
status of the ADV7183A.
AD_RESULT[2:0]
000
001
010
011
100
101
110
111
See CIL[2:0] Count Into Lock, Address 0x51 [2:0] and COL[2:0]
Count Out of Lock, Address 0x51 [5:3] for information on the
timing.
Table 27. STATUS 1 Function
STATUS 1 [7:0]
0
1
2
3
4
5
6
7
Bit Name
IN_LOCK
LOST_LOCK
FSC_LOCK
FOLLOW_PW
AD_RESULT.0
AD_RESULT.1
AD_RESULT.2
COL_KILL
Description
In lock (right now).
Lost lock (since last read of this register).
FSC locked (right now).
AGC follows peak white algorithm.
Result of autodetection.
Result of autodetection.
Result of autodetection.
Color kill active.
Rev. B | Page 19 of 104
Description
NTSM-MJ
NTSC-443
PAL-M
PAL-60
PAL-BGHID
SECAM
PAL-Combination N
SECAM 525
ADV7183A
STATUS 2
STATUS_2[7:0], Address 0x12 [7:0]
Table 28. STATUS 2 Function
STATUS 2 [7:0]
0
1
2
3
4
5
6
7
Bit Name
MVCS DET
MVCS T3
MV_PS DET
MV_AGC DET
LL_NSTD
FSC_NSTD
Reserved
Reserved
Description
Detected Macrovision color striping.
Macrovision color striping protection. Conforms to Type 3 (if high), and Type 2 (if low).
Detected Macrovision pseudo Sync pulses.
Detected Macrovision AGC pulses.
Line length is nonstandard.
FSC frequency is nonstandard.
STATUS 3
STATUS_3[7:0], Address 0x13 [7:0]
Table 29. STATUS 3 Function
STATUS 3 [7:0]
0
1
2
3
4
Bit Name
INST_HLOCK
5
6
7
STD_FLD_LEN
INTERLACED
PAL_SW_LOCK
FREE_RUN_ACT
Description
Horizontal lock indicator (instantaneous).
Reserved for future use.
Reserved for future use.
Reserved for future use.
ADV7183A outputs a blue screen (see the DEF_VAL_AUTO_EN Default Value Automatic
Enable, Address 0x0C [1] section).
Field length is correct for currently selected video standard.
Interlaced video detected (field sequence found).
Reliable sequence of swinging bursts detected.
Rev. B | Page 20 of 104
ADV7183A
STANDARD DEFINITION PROCESSOR (SDP)
STANDARD DEFINITION PROCESSOR
MACROVISION
DETECTION
DIGITIZED CVBS
DIGITIZED Y (YC)
DIGITIZED CVBS
DIGITIZED C (YC)
VBI DATA
RECOVERY
LUMA
DIGITAL
FINE
CLAMP
CHROMA
DIGITAL
FINE
CLAMP
CHROMA
DEMOD
STANDARD
AUTODETECTION
SLLC
CONTROL
LUMA
FILTER
GAIN
CONTROL
LUMA
RESAMPLE
SYNC
EXTRACT
LINE
LENGTH
PREDICTOR
RESAMPLE
CONTROL
CHROMA
FILTER
GAIN
CONTROL
CHROMA
RESAMPLE
LUMA
2D COMB
AV
CODE
INSERTION
CHROMA
2D COMB
VIDEO DATA
OUTPUT
MEASUREMENT
BLOCK (= >12C)
VIDEO DATA
PROCESSING
BLOCK
04821-009
FSC
RECOVERY
Figure 8. Block Diagram of the Standard Definition Processor
A block diagram of the ADV7183A’s standard definition
processor (SDP) is shown in Figure 8.
SD CHROMA PATH
The SDP block can handle standard definition video in CVBS,
YC, and YPrPb formats. It can be divided into a luminance and
chrominance path. If the input video is of a composite type
(CVBS), both processing paths are fed with the CVBS input.
•
Digital Fine Clamp. This block uses a high precision
algorithm to clamp the video signal.
•
Digital Fine Clamp. This block uses a high precision
algorithm to clamp the video signal.
Chroma Demodulation. This block employs a color
subcarrier (FSC) recovery unit to regenerate the color
subcarrier for any modulated chroma scheme. The
demodulation block then performs an AM demodulation
for PAL and NTSC and an FM demodulation for SECAM.
•
Luma Filter Block. This block contains a luma decimation
filter (YAA) with a fixed response, and some shaping filters
(YSH) that have selectable responses.
Chroma Filter Block. This block contains a chroma
decimation filter (CAA) with a fixed response, and some
shaping filters (CSH) that have selectable responses.
•
Gain Control. Automatic gain control (AGC) can operate
on several different modes, including gain based on the
color subcarrier’s amplitude, gain based on the depth of the
horizontal sync pulse on the luma channel, or fixed manual
gain.
•
Chroma Resample. The chroma data is digitally resampled
to keep it perfectly aligned with the luma data. The
resampling is done to correct for static and dynamic linelength errors of the incoming video signal.
The input signal is processed by the following blocks:
SD LUMA PATH
The input signal is processed by the following blocks:
•
•
•
Luma Gain Control. The automatic gain control (AGC)
can operate on a variety of different modes, including gain
based on the depth of the horizontal sync pulse, peak white
mode, and fixed manual gain.
•
Luma Resample. To correct for line-length errors as well as
dynamic line-length changes, the data is digitally
resampled.
•
Luma 2D Comb. The two-dimensional comb filter
provides YC separation.
•
•
AV Code Insertion. At this point, the decoded luma (Y)
signal is merged with the retrieved chroma values. AV
codes (as per ITU-R. BT-656) can be inserted.
Chroma 2D Comb. The two-dimensional, 5-line,
superadaptive comb filter provides high quality YC
separation in case the input signal is CVBS.
•
AV Code Insertion. At this point, the demodulated chroma
(Cr and Cb) signal is merged with the retrieved luma
values. AV codes (as per ITU-R. BT-656) can be inserted.
Rev. B | Page 21 of 104
ADV7183A
SYNC PROCESSING
GENERAL SETUP
The ADV7183A extracts syncs embedded in the video data
stream. There is currently no support for external HS/VS
inputs. The sync extraction has been optimized to support
imperfect video sources, for example videocassette recorders
with head switches. The actual algorithm uses a coarse
detection based on a threshold crossing followed by a more
detailed detection using an adaptive interpolation algorithm.
The raw sync information is sent to a line-length measurement
and prediction block. The output of this is then used to drive
the digital resampling section to ensure that the ADV7183A
outputs 720 active pixels per line.
Video Standard Selection
The sync processing on the ADV7183A also includes two
specialized postprocessing blocks that filter and condition the
raw sync information retrieved from the digitized analog video.
•
VSync Processor. This block provides extra filtering of the
detected VSyncs to give improved vertical lock.
•
HSync Processor. The HSync processor is designed to filter
incoming HSyncs that have been corrupted by noise,
providing much improved performance for video signals
with stable time base but poor SNR.
The VID_SEL[3:0] register allows the user to force the digital
core into a specific video standard. Under normal circumstances, this should not be necessary. The VID_SEL[3:0] bits
default to an autodetection mode that supports PAL, NTSC,
SECAM, and variants thereof.
Refer to the Autodetection of SD Modes section for more
information on the autodetection system.
Autodetection of SD Modes
In order to guide the autodetect system, individual enable bits
are provided for each of the supported video standards. Setting
the relevant bit to 0 inhibits the standard from being detected
automatically. Instead, the system picks the closest of the
remaining enabled standards. The autodetection result can be
read back via the status registers. See the Global Status Registers
section for more information.
Table 30. VID_SEL Function
VID_SEL[3:0]
Address 0x00 [7:4]
0000 (default)
VBI DATA RECOVERY
The ADV7183A can retrieve the following information from
the input video:
•
Wide-screen signaling (WSS)
•
Copy generation management system (CGMS)
•
Closed caption (CC)
•
Macrovision protection presence
•
EDTV data
•
Gemstar-compatible data slicing
0001
0010
0011
The ADV7183A is also capable of automatically detecting the
incoming video standard with respect to color subcarrier frequency, field rate, and line rate. It can configure itself to support
PAL-BGHID, PAL-M/N, PAL-combination N, NTSC-M, NTSCJ, SECAM 50 Hz/60 Hz, NTSC4.43, and PAL60.
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
Rev. B | Page 22 of 104
Description
Autodetect (PAL BGHID) <–> NTSC J (no
pedestal), SECAM.
Autodetect (PAL BGHID) <–> NTSC M
(pedestal), SECAM.
Autodetect (PAL N) <–> NTSC J (no
pedestal), SECAM.
Autodetect (PAL N) <–> NTSC M
(pedestal), SECAM.
NTSC J (1)
NTSC M (1).
PAL 60.
NTSC 4.43 (1).
PAL BGHID.
PAL N ( = PAL BGHID (with pedestal)).
PAL M (without pedestal).
PAL M.
PAL combination N.
PAL combination N (with pedestal).
SECAM.
SECAM (with pedestal).
ADV7183A
AD_SEC525_EN Enable Autodetection of SECAM 525 Line
Video, Address 0x07 [7]
Table 31. AD_SEC525_EN Function
AD_NTSC_EN Enable Autodetection of NTSC,
Address 0x07 [1]
Table 37. AD_NTSC_EN Function
AD_SEC525_EN
0 (default)
AD_NTSC_EN
0
1 (default)
1
Description
Disable the autodetection of a 525-line
system with a SECAM style, FM-modulated
color component.
Enable the detection.
AD_PAL_EN Enable Autodetection of PAL,
Address 0x07 [0]
Table 38. AD_PAL_EN Function
AD_SECAM_EN Enable Autodetection of SECAM,
Address 0x07 [6]
Table 32. AD_SECAM_EN Function
AD_SECAM_EN
0
1 (default)
AD_PAL_EN
0
1 (default)
Description
Disable the autodetection of SECAM.
Enable the detection.
1 (default)
This bit controls the behavior of the PAL switch bit in the SFL
(GenLock Telegram) data stream. It was implemented to solve
some compatibility issues with video encoders. It solves two
problems:
Description
Disable the autodetection of NTSC style
systems with a 4.43 MHz color subcarrier.
Enable the detection.
•
The PAL switch bit is only meaningful in PAL. Some
encoders (including Analog Devices encoders) also look at
the state of this bit in NTSC.
•
There was a design change in Analog Devices encoders
from ADV717x to ADV719x. The older versions used the
SFL (GenLock Telegram) bit directly, while the later ones
invert the bit prior to using it. The reason for this is that
the inversion compensated for the 1-line delay of an SFL
(GenLock Telegram) transmission.
AD_P60_EN Enable Autodetection of PAL60,
Address 0x07 [4]
Table 34. AD_P60_EN Function
AD_P60_EN
0
1 (default)
Description
Disable the detection of standard PAL.
Enable the detection.
SFL_INV Subcarrier Frequency Lock Inversion
AD_N443_EN Enable Autodetection of NTSC 443,
Address 0x07 [5]
Table 33. AD_N443_EN Function
AD_N443_EN
0
Description
Disable the detection of standard NTSC.
Enable the detection.
Description
Disable the autodetection of PAL systems
with a 60 Hz field rate.
Enable the detection.
As a result:
•
ADV717x encoders need the PAL switch bit in the SFL
(GenLock Telegram) to be 1 for NTSC to work.
AD_PALN_EN Enable Autodetection of PAL N,
Address 0x07 [3]
Table 35. AD_PALN_EN Function
•
ADV7190/ADV7191/ADV7194 encoders need the PAL
switch bit in the SFL to be 0 to work in NTSC.
AD_PALN_EN
0
1 (default)
If the state of the PAL switch bit is wrong, a 180° phase shift
occurs.
Description
Disable the detection of the PAL N standard.
Enable the detection.
AD_PALM_EN Enable Autodetection of PAL M,
Address 0x07 [2]
Table 36. AD_PALM_EN Function
AD_PALM_EN
0
1 (default)
Description
Disable the autodetection of PAL M.
Enable the detection.
In a decoder/encoder back-to-back system in which SFL is
used, this bit must be set up properly for the specific encoder
used.
Table 39. SFL_INV Function
SFL_INV
Address 0x41 [6]
0
1 (default)
Rev. B | Page 23 of 104
Description
SFL-compatible with ADV7190/ADV7191/
ADV7194 encoders.
SFL-compatible with ADV717x/ADV7173x
encoders.
ADV7183A
Lock Related Controls
CIL[2:0] Count Into Lock, Address 0x51 [2:0]
Lock information is presented to the user through Bits [1:0] of
the Status 1 register. See the STATUS_1[7:0] Address 0x10 [7:0]
section. Figure 9 outlines the signal flow and the controls
available to influence the way the lock status information is
generated.
CIL[2:0] determines the number of consecutive lines for which
the into lock condition must be true before the system switches
into the locked state, and reports this via Status 0 [1:0].
SRLS Select Raw Lock Signal, Address 0x51 [6]
Using the SRLS bit, the user can choose between two sources for
determining the lock status (per Bits [1:0] in the Status 1 register).
•
The time_win signal is based on a line-to-line evaluation of
the horizontal synchronization pulse of the incoming
video. It reacts quite quickly.
•
The free_run signal evaluates the properties of the
incoming video over several fields, and takes vertical
synchronization information into account.
CIL[2:0]
000
001
010
011
100 (default)
101
110
111
Description (Count Value in Lines of Video)
1
2
5
10
100
500
1000
100000
COL[2:0] Count Out of Lock, Address 0x51 [5:3]
COL[2:0] determines the number of consecutive lines for which
the out of lock condition must be true before the system
switches into unlocked state, and reports this via Status 0 [1:0].
Table 40. SRLS Function
SRLS
0 (default)
1
Table 42. CIL Function
Description
Select the free_run signal.
Select the time_win signal.
Table 43. COL Function
FSCLE FSC Lock Enable, Address 0x51 [7]
The FSCLE bit allows the user to choose whether the status of
the color subcarrier loop is taken into account when the overall
lock status is determined and presented via Bits [1:0] in Status
Register 1. This bit must be set to 0 when operating the
ADV7183A in YPrPb component mode in order to generate a
reliable HLOCK status bit.
COL[2:0]
000
001
010
011
100 (default)
101
110
111
Description (Count Value in Lines of Video)
1
2
5
10
100
500
1000
100000
Table 41. FSCLE Function
1 (default)
Description
Overall lock status only dependent on
horizontal sync lock.
Overall lock status dependent on horizontal
sync lock and FSC Lock.
SELECT THE RAW LOCK SIGNAL
SRLS
TIME_WIN
1
FREE_RUN
0
FILTER THE RAW LOCK SIGNAL
CIL[2:0], COL[2:0]
0
1
FSC LOCK
COUNTER INTO LOCK
COUNTER OUT OF LOCK
STATUS 1 [0]
MEMORY
STATUS 1 [1]
04821-006
FSCLE
0
TAKE FSC LOCK INTO ACCOUNT
FSCLE
Figure 9. Lock Related Signal Path
Rev. B | Page 24 of 104
ADV7183A
COLOR CONTROLS
The following registers provide user control over the picture
appearance, including control of the active data in the event of
video being lost. They are independent of any other controls.
For instance, brightness control is independent from picture
clamping, although both controls affect the signal’s dc level.
CON[7:0] Contrast Adjust, Address 0x08 [7:0]
This register allows the user to adjust the contrast of the picture.
Table 44. CON Function
CON[7:0]
0x80 (default)
0x00
0xFF
Description (Adjust Contrast of the Picture)
Gain on luma channel = 1.
Gain on luma channel = 0.
Gain on luma channel = 2.
SD_SAT_Cr[7:0] SD Saturation Cr Channel,
Address 0xE4 [7:0]
This register allows the user to control the gain of the Cr
channel only.
For this register to be active, SAT[7:0] must be programmed
with its default value of 0x80. If SAT[7:0] is programmed with a
different value, SD_SAT_Cb[7:0] and SD_SAT_Cr[7:0] are
inactive.
Table 47. SD_SAT_Cr Function
SD_SAT_Cr[7:0]
0x80 (default)
0x00
0xFF
Description
(Adjust Saturation of the Picture)
Gain on Cr channel = 0 dB.
Gain on Cr channel = –42 dB.
Gain on Cr channel = +6 dB.
SAT[7:0] Saturation Adjust, Address 0x09 [7:0]
The user can adjust the saturation of the color output using this
register.
ADI encourages users not to use the SAT[7:0] register, which
may be removed in future revisions of the ADV7183A. Instead,
the SD_SAT_Cb and SD_SAT_Cr registers should be used.
SD_OFF_Cb[7:0] SD Offset Cb Channel, Address 0xE1 [7:0]
This register allows the user to select an offset for the Cb
channel only. There is a functional overlap with the Hue [7:0]
register.
Table 48. SD_OFF_Cb Function
Table 45. SAT Function
SAT[7:0]
0x80 (default)
0x00
0xFF
Description (Adjust Saturation of the Picture)
Chroma gain = 0 dB.
Chroma gain = –42 dB.
Chroma gain = +6 dB.
SD_OFF_Cb[7:0]
0x80 (default)
0x00
0xFF
Description
(Adjust Hue of the Picture by Selecting an
Offset for Data on the Cb Channel)
0 offset applied to the Cb channel.
–312 mV offset applied to the Cb channel.
+312 mV offset applied to the Cb channel.
SD_SAT_Cb[7:0] SD Saturation Cb Channel,
Address 0xE3 [7:0]
SD_OFF_Cr [7:0] SD Offset Cr Chan, Address 0xE2 [7:0]
This register allows the user to control the gain of the Cb
channel only.
This register allows the user to select an offset for the Cr
channel only. There is a functional overlap with the Hue [7:0]
register.
For this register to be active, SAT[7:0] must be programmed
with its default value of 0x80. If SAT[7:0] is programmed with a
different value, SD_SAT_Cb[7:0] and SD_SAT_Cr[7:0] are
inactive.
Table 46. SD_SAT_Cb Function
SD_SAT_Cb[7:0]
0x80 (default)
0x00
0xFF
Description
(Adjust Saturation of the Picture)
Gain on Cb channel = 0 dB.
Gain on Cb channel = –42 dB.
Gain on Cb channel = +6 dB.
Table 49. SD_OFF_Cr Function
SD_OFF_Cr[7:0]
0x80 (default)
0x00
0xFF
Rev. B | Page 25 of 104
Description
(Adjust Hue of the Picture by Selecting an
Offset for Data on Cr Channel)
0 offset applied to the Cb channel.
–312 mV offset applied to the Cr channel.
+312 mV offset applied to the Cr channel.
ADV7183A
BRI[7:0] Brightness Adjust, Address 0x0A [7:0]
Table 52. DEF_Y Function
This register controls the brightness of the video signal through
the ADV7183A.
DEF_Y[5:0]
0x0D (blue) (default)
Description
Default value of Y.
Table 50. BRI Function
BRI[7:0]
0x00 (default)
0x7F
0x80
Description (Adjust Brightness of the Picture)
DEF_C[7:0] Default Value C, Address 0x0D [7:0]
Offset of the luma channel = +0IRE.
Offset of the luma channel = +100IRE.
Offset of the luma channel = –100IRE.
The DEF_C[7:0] register complements the DEF_Y[5:0] value. It
defines the 4 MSBs of Cr and Cb values to be output if
•
The DEF_VAL_AUTO_EN bit is set to high and the
ADV7183A cannot lock to the input video (automatic
mode).
•
DEF_VAL_EN bit is set to high (forced output).
HUE[7:0] Hue Adjust, Address 0x0B [7:0]
This register contains the value for the color hue adjustment.
HUE[7:0] has a range of ±90°, with 0x00 equivalent to an
adjustment of 0°. The resolution of HUE[7:0] is 1 bit = 0.7°.
The hue adjustment value is fed into the AM color demodulation block. Therefore, it only applies to video signals that
contain chroma information in the form of an AM modulated
carrier (CVBS or Y/C in PAL or NTSC). It does not affect
SECAM and does not work on component video inputs
(YPrPb).
Description (Adjust Hue of the Picture)
Phase of the chroma signal = 0°.
Phase of the chroma signal = –90°.
Phase of the chroma signal = +90°.
Description
Default values for Cr and Cb.
Table 54. DEF_VAL_EN Function
In cases where the ADV7183A loses lock on the incoming video
signal or where there is no input signal, the DEF_Y[5:0] register
allows the user to specify a default luma value to be output.
DEF_VAL_EN
0 (default)
1
This value is used under the following conditions:
•
DEF_C[7:0]
0x7C (blue) (default)
This bit forces the use of the default values for Y, Cr, and Cb.
Refer to the descriptions for DEF_Y and DEF_C for additional
information. The decoder also outputs a stable 27 MHz clock,
HS, and VS in this mode.
DEF_Y[5:0] Default Value Y, Address 0x0C [7:2]
•
Table 53. DEF_C Function
DEF_VAL_EN Default Value Enable,
Address 0x0C [0]
Table 51. HUE Function
HUE[7:0]
0x00 (default)
0x7F
0x80
The data that is finally output from the ADV7183A for the
chroma side is Cr[7:0] = {DEF_C[7:4], 0, 0, 0, 0}, Cb[7:0] =
{DEF_C[3:0], 0, 0, 0, 0}.
If DEF_VAL_AUTO_EN bit is set to high and the
ADV7183A lost lock to the input video signal. This is the
intended mode of operation (automatic mode).
The DEF_VAL_EN bit is set, regardless of the lock status of
the video decoder. This is a forced mode that may be useful
during configuration.
The DEF_Y[5:0] values define the 6 MSBs of the output video.
The remaining LSBs are padded with 0s. For example, in 8-bit
mode, the output is Y[7:0] = {DEF_Y[5:0], 0, 0}.
Description
Do not force the use of default Y, Cr,
and Cb values. Output colors
dependent on DEF_VAL_AUTO_EN.
Always use default Y, Cr, and Cb values.
Override picture data even if the video
decoder is locked.
DEF_VAL_AUTO_EN Default Value Automatic Enable,
Address 0x0C [1]
This bit enables the automatic usage of the default values for Y,
Cr, and Cb in cases where the ADV7183A cannot lock to the
video signal.
Table 55. DEF_VAL_AUTO_EN Function
DEF_VAL_AUTO_EN
0
1 (default)
Rev. B | Page 26 of 104
Description
Do not use default Y, Cr, and Cb values.
If unlocked, output noise.
Use default Y, Cr, and Cb values when
decoder loses lock.
ADV7183A
CLAMP OPERATION
COARSE
CURRENT
SOURCES
ANALOG
VIDEO
INPUT
ADC
DATA
PRE
PROCESSOR
(DPP)
SDP
WITH DIGITAL
FINE CLAMP
04821-010
FINE
CURRENT
SOURCES
CLAMP CONTROL
Figure 10. Clamping Overview
The input video is ac-coupled into the ADV7183A through a
0.1 µF capacitor. It is recommended that the range of the input
video signal is 0.5 V to 1.6 V (typically 1 V p-p). If the signal
exceeds this range, it cannot be processed correctly in the
decoder. Since the input signal is ac-coupled into the decoder,
its dc value needs to be restored. This process is referred to as
clamping the video. This section explains the general process of
clamping on the ADV7183A, and shows the different ways in
which a user can configure its behavior.
The ADV7183A uses a combination of current sources and a
digital processing block for clamping, as shown in Figure 10.
The analog processing channel shown is replicated three times
inside the IC. While only one single channel (and only one
ADC) would be needed for a CVBS signal, two independent
channels are needed for YC (S-VHS) type signals, and three
independent channels are needed to allow component signals
(YPrPb) to be processed.
The clamping can be divided into two sections:
The clamping scheme has to complete two tasks: it must be able
to acquire a newly connected video signal with a completely
unknown dc level, and it must maintain the dc level during
normal operation.
For a fast acquiring of an unknown video signal, the large current
clamps may be activated. (It is assumed that the amplitude of
the video signal at this point is of a nominal value.) Control of
the coarse and fine current clamp parameters is performed
automatically by the decoder.
Standard definition video signals may have excessive noise on
them. In particular, CVBS signals transmitted by terrestrial
broadcast and demodulated using a tuner usually show very
large levels of noise (>100 mV). A voltage clamp would be
unsuitable for this type of video signal. Instead, the ADV7183A
employs a set of four current sources that can cause coarse
(>0.5 mA) and fine (<0.1 mA) currents to flow into and away
from the high impedance node that carries the video signal (see
Figure 10).
•
Clamping before the ADC (analog domain): current
sources.
The following sections describe the I2C signals that can be used
to influence the behavior of the clamping.
•
Clamping after the ADC (digital domain): digital
processing block.
Previous revisions of the ADV7183A had controls (FACL/FICL,
fast and fine clamp length) to allow configuration of the length
for which the coarse (fast) and fine current sources are switched
on. These controls were removed on the ADV7183A-FT and
replaced by an adaptive scheme.
The ADCs can digitize an input signal only if it resides within
the ADC’s 1.6 V input voltage range. An input signal with a dc
level that is too large or too small is clipped at the top or bottom
of the ADC range.
The primary task of the analog clamping circuits is to ensure
that the video signal stays within the valid ADC input window
so the analog-to-digital conversion can take place. It is not necessary to clamp the input signal with a very high accuracy in the
analog domain as long as the video signal fits the ADC range.
After digitization, the digital fine clamp block corrects for any
remaining variations in dc level. Since the dc level of an input
video signal refers directly to the brightness of the picture
transmitted, it is important to perform a fine clamp with high
accuracy; otherwise, brightness variations may occur. Furthermore, dynamic changes in the dc level almost certainly lead to
visually objectionable artifacts and must, therefore, be prohibited.
CCLEN Current Clamp Enable, Address 0x14 [4]
The current clamp enable bit allows the user to switch off the
current sources in the analog front end altogether. This may be
useful if the incoming analog video signal is clamped externally.
Table 56. CCLEN Function
CCLEN
0
1 (default)
Rev. B | Page 27 of 104
Description
Current sources switched off.
Current sources enabled.
ADV7183A
DCT[1:0] Digital Clamp Timing, Address 0x15 [6:5]
video signal bandwidth (needed prior to scaling, for
example). For some video sources that contain high
frequency noise, reducing the bandwidth of the luma
signal improves visual picture quality. A follow-on video
compression stage may work more efficiently if the video is
low-pass filtered.
The Clamp Timing register determines the time constant of the
digital fine clamp circuitry. It is important to realize that the
digital fine clamp reacts very fast since it is supposed to immediately correct any residual dc level error for the active line. The
time constant of the digital fine clamp must be much quicker
than the one from the analog blocks.
The ADV7183A allows selection of two responses for the
shaping filter: one that is used for good quality CVBS,
component, and S-VHS type sources, and a second for
nonstandard CVBS signals.
By default, the time constant of the digital fine clamp is adjusted
dynamically to suit the currently connected input signal.
Table 57. DCT Function
DCT[1:0]
00
01
10 (default)
11
Description
Slow (TC = 1 sec).
Medium (TC = 0.5 sec).
Fast (TC = 0.1 sec).
Determined by ADV7183A dependent on video
parameters.
The YSH filter responses also include a set of notches for
PAL and NTSC. However, it is recommended to use the
comb filters for YC separation.
•
DCFE Digital Clamp Freeze Enable, Address 0x15 [4]
Digital Resampling Filter. This block is used to allow
dynamic resampling of the video signal to alter parameters
such as the time base of a line of video. Fundamentally, the
resampler is a set of low-pass filters. The actual response is
chosen by the system with no requirement for user
intervention.
This register bit allows the user to freeze the digital clamp loop
at any time. It is intended for users who would like to do their
own clamping. Users should disable the current sources for
analog clamping via the appropriate register bits, wait until the
digital clamp loop settles, and then freeze it via the DCFE bit.
Figure 12 through Figure 15 show the overall response of all
filters together. Unless otherwise noted, the filters are set into a
typical wideband mode.
Table 58. DCFE Function
Y Shaping Filter
DCFE
0 (default)
1
For input signals in CVBS format, the luma shaping filters play
an essential role in removing the chroma component from a
composite signal. YC separation must aim for best possible
crosstalk reduction while still retaining as much bandwidth
(especially on the luma component) as possible. High quality
YC separation can be achieved by using the internal comb filters
of the ADV7183A. Comb filtering, however, relies on the
frequency relationship of the luma component (multiples of the
video line rate) and the color subcarrier (FSC). For good quality
CVBS signals, this relationship is known; the comb filter
algorithms can be used to separate out luma and chroma with
high accuracy.
Description
Digital clamp operational.
Digital clamp loop frozen.
LUMA FILTER
Data from the digital fine clamp block is processed by three sets
of filters. The data format at this point is CVBS for CVBS input
or luma only for Y/C and YPrPb input formats.
•
•
Luma Antialias Filter (YAA). The ADV7183A receives
video at a rate of 27 MHz. (In 4× oversampled video, the
ADCs sample at 54 MHz, and the first decimation is
performed inside the DPP filters. Therefore, the data rate
into the ADV7183A is always 27 MHz.) The ITU-R BT.601
recommends a sampling frequency of 13.5 MHz. The luma
antialias filter decimates the oversampled video using a
high quality, linear phase, low-pass filter that preserves the
luma signal while at the same time attenuating out-of-band
components. The luma antialias filter (YAA) has a fixed
response.
Luma Shaping Filters (YSH). The shaping filter block is a
programmable low-pass filter with a wide variety of
responses. It can be used to selectively reduce the luma
In the case of nonstandard video signals, the frequency
relationship may be disturbed and the comb filters may not be
able to remove all crosstalk artifacts in an optimum fashion
without the assistance of the shaping filter block.
An automatic mode is provided. Here, the ADV7183A evaluates
the quality of the incoming video signal and selects the filter
responses in accordance with the signal quality and video
standard. YFSM, WYSFMOVR, and WYSFM allow the user to
manually override the automatic decisions in part or in full.
Rev. B | Page 28 of 104
ADV7183A
YSFM[4:0] Y Shaping Filter Mode, Address 0x17 [4:0]
The luma shaping filter has three control registers:
•
YSFM[4:0] allows the user to manually select a shaping
filter mode (applied to all video signals) or to enable an
automatic selection (dependent on video quality and video
standard).
•
WYSFMOVR allows the user to manually override the
WYSFM decision.
•
WYSFM[4:0] allows the user to select a different shaping
filter mode for good quality CVBS, component (YPrPb),
and S-VHS (YC) input signals.
The Y shaping filter mode bits allow the user to select from a
wide range of low-pass and notch filters. When switched in
automatic mode, the filter is selected based on other register
selections, for example, detected video standard, as well as
properties extracted from the incoming video itself, for
example, quality, time base stability. The automatic selection
always picks the widest possible bandwidth for the video input
encountered.
In automatic mode, the system preserves the maximum possible
bandwidth for good CVBS sources (since they can successfully
be combed) as well as for luma components of YPrPb and YC
sources, since they need not be combed. For poor quality
signals, the system selects from a set of proprietary shaping
filter responses that complements comb filter operation in order
to reduce visual artifacts.
•
If the YSFM settings specify a filter (that is, YSFM is set to
values other than 00000 or 00001), the chosen filter is
applied to all video, regardless of its quality.
•
In automatic selection mode, the notch filters are only used
for bad quality video signals. For all other video signals,
wideband filters are used.
WYSFMOVR Wideband Y Shaping Filter Override,
Address 0x18 [7]
Setting the WYSFMOVR bit enables the use of the
WYSFM[4:0] settings for good quality video signals. For more
information, refer to the general discussion of the luma shaping
filters in the Y Shaping Filter section and the flowchart shown
in Figure 11.
The decisions of the control logic are shown in Figure 11.
Table 59. WYSFMOVR Function
WYSFMOVR
0
Description
Automatic selection of shaping filter for good
quality video signals.
Enable manual override via WYSFM[4:0].
1 (default)
SET YSFM
YES
YSFM IN AUTO MODE?
00000 OR 00001
NO
VIDEO
QUALITY
GOOD
AUTO SELECT LUMA
SHAPING FILTER TO
COMPLEMENT COMB
WYSFMOVR
USE YSFM SELECTED
FILTER REGARDLESS FOR
GOOD AND BAD VIDEO
1
0
SELECT WIDEBAND
FILTER AS PER
WYSFM[4:0]
SELECT AUTOMATIC
WIDEBAND FILTER
Figure 11. YSFM and WYSFM Control Flowchart
Rev. B | Page 29 of 104
04821-011
BAD
ADV7183A
Table 60. YSFM Function
Table 61. WYSFM Function
YSFM[4:0]
0'0000
WYSFM[4:0]
0'0000
0'0001
0'0010
0'0011
0'0100
0'0101
0'0110
0'0111
0'1000
0'1001
0'1010
0'1011
0'1100
0'1101
0'1110
0'1111
1'0000
1'0001
1'0010
1'0011 (default)
1'0100–1’1111
Description
Do not use
Do not use
SVHS 1
SVHS 2
SVHS 3
SVHS 4
SVHS 5
SVHS 6
SVHS 7
SVHS 8
SVHS 9
SVHS 10
SVHS 11
SVHS 12
SVHS 13
SVHS 14
SVHS 15
SVHS 16
SVHS 17
SVHS 18 (CCIR 601)
Do not use
COMBINED Y ANTIALIAS, S-VHS LOW-PASS FILTERS,
Y RESAMPLE
0
–10
–20
–30
–40
–50
–60
04821-012
0'0010
0'0011
0'0100
0'0101
0'0110
0'0111
0'1000
0'1001
0'1010
0'1011
0'1100
0'1101
0'1110
0'1111
1'0000
1'0001
1'0010
1'0011 (default)
1'0100
1'0101
1'0110
1'0111
1'1000
1'1001
1'1010
1'1011
1'1100
1'1101
1'1110
1'1111
AMPLITUDE (dB)
0'0001
Description
Automatic selection including a wide notch
response (PAL/NTSC/SECAM)
Automatic selection including a narrow
notch response (PAL/NTSC/SECAM)
SVHS 1
SVHS 2
SVHS 3
SVHS 4
SVHS 5
SVHS 6
SVHS 7
SVHS 8
SVHS 9
SVHS 10
SVHS 11
SVHS 12
SVHS 13
SVHS 14
SVHS 15
SVHS 16
SVHS 17
SVHS 18 (CCIR 601)
PAL NN 1
PAL NN 2
PAL NN 3
PAL WN 1
PAL WN 2
NTSC NN 1
NTSC NN 2
NTSC NN 3
NTSC WN 1
NTSC WN 2
NTSC WN 3
Reserved
–70
0
WYSFM[4:0] Wide Band Y Shaping Filter Mode,
Address 0x18 [4:0]
2
4
6
8
FREQUENCY (MHz)
10
12
Figure 12. Y S-VHS Combined Responses
The WYSFM[4:0] bits allow the user to manually select a
shaping filter for good quality video signals, for example, CVBS
with stable time base, luma component of YPrPb, luma
component of YC. The WYSFM bits are only active if the
WYSFMOVR bit is set to 1. See the general discussion of the
shaping filter settings in the Y Shaping Filter section.
The filter plots in Figure 12 show the S-VHS 1 (narrowest) to
S-VHS 18 (widest) shaping filter settings. Figure 14 shows the
PAL notch filter responses. The NTSC-compatible notches are
shown in Figure 15.
Rev. B | Page 30 of 104
ADV7183A
COMBINED Y ANTIALIAS, CCIR MODE SHAPING FILTER,
Y RESAMPLE
CHROMA FILTER
0
Data from the digital fine clamp block is processed by two sets
of filters. The data format at this point is CVBS for CVBS
inputs, chroma only for Y/C, or U/V interleaved for YPrPb
input formats.
AMPLITUDE (dB)
–20
–40
•
Chroma Antialias Filter (CAA). The ADV7183A oversamples the CVBS by a factor of 2 and the Chroma/PrPb
by a factor of 4. A decimating filter (CAA) is used to
preserve the active video band and remove any out-ofband components. The CAA filter has a fixed response.
•
Chroma Shaping Filters (CSH). The shaping filter block
(CSH) can be programmed to perform a variety of lowpass responses. It can be used to selectively reduce the
bandwidth of the chroma signal for scaling or compression.
•
Digital Resampling Filter. This block is used to allow
dynamic resampling of the video signal to alter parameters
such as the time base of a line of video. Fundamentally, the
resampler is a set of low-pass filters. The actual response is
chosen by the system with no requirement for user
intervention.
–60
–80
04821-013
–100
–120
0
2
4
6
8
FREQUENCY (MHz)
10
12
Figure 13. Y S-VHS 18 Extra Wideband Filter (CCIR 601 Compliant)
COMBINED Y ANTIALIAS, PAL NOTCH FILTERS,
Y RESAMPLE
0
AMPLITUDE (dB)
–10
–20
The plots in Figure 16 show the overall response of all filters.
–30
–40
CSFM[2:0] C Shaping Filter Mode, Address 0x17 [7]
–50
04821-014
–60
–70
0
2
4
6
8
FREQUENCY (MHz)
10
12
Table 62. CSFM Function
Figure 14. Pal Notch Filter Responses
CSFM[2:0]
000 (default)
001
010
011
100
101
110
111
COMBINED Y ANTIALIAS, NTSC NOTCH FILTERS,
Y RESAMPLE
0
–10
–20
–30
Description
Autoselect 1.5 MHz bandwidth
Autoselect 2.17 MHz bandwidth
SH1
SH2
SH3
SH4
SH5
Wideband mode
–40
Figure 16 shows the responses of SH1 (narrowest) to SH5
(widest) in addition to the wideband mode (in red).
–50
–60
04821-015
AMPLITUDE (dB)
The C shaping filter mode bits allow the user to select from a
range of low-pass filters for the chrominance signal. When
switched in automatic mode, the widest filter is selected based
on the video standard/format and user choice (see settings 000
and 001 in Table 62).
–70
0
2
4
6
8
FREQUENCY (MHz)
10
12
Figure 15. NTSC Notch Filter Responses
Rev. B | Page 31 of 104
ADV7183A
COMBINED C ANTIALIAS, C SHAPING FILTER,
C RESAMPLER
As shown in Figure 17, the ADV7183A can decode a video
signal as long as it fits into the ADC window. There are two
components to this: the amplitude of the input signal and the dc
level it resides on. The dc level is set by the clamping circuitry
(see the Clamp Operation section).
0
ATTENUATION (dB)
–10
–20
If the amplitude of the analog video signal is too high, clipping
may occur, resulting in visual artifacts. The analog input range
of the ADC, together with the clamp level, determines the
maximum supported amplitude of the video signal.
–30
–40
–50
04821-016
The minimum supported amplitude of the input video is
determined by the ADV7183A’s ability to retrieve horizontal
and vertical timing and to lock to the color burst, if present.
–60
0
1
2
3
4
FREQUENCY (MHz)
5
6
There are two gain control units, one each for luma and chroma
data. Both can operate independently of each other. The
chroma unit, however, can also take its gain value from the
luma path.
Figure 16. Chroma Shaping Filter Responses
GAIN OPERATION
The gain control within the ADV7183A is done on a purely
digital basis. The input ADCs support a 10-bit range, mapped
into a 1.6 V analog voltage range. Gain correction takes place
after the digitization in the form of a digital multiplier.
Several AGC modes are possible; Table 63 summarizes them.
There are several advantages of this architecture over the
commonly used PGA (programmable gain amplifier) before the
ADCs; among them the gain is now completely independent of
supply, temperature, and process variations.
It is possible to freeze the automatic gain control loops. This
causes the loops to stop updating, and the AGC determined
gain at the time of the freeze stays active until the loop is either
unfrozen or the gain mode of operation is changed.
The currently active gain from any of the modes can be read
back. Refer to the description of the dual function manual gain
registers, LG[11:0] Luma Gain and CG[11:0] Chroma Gain, in
the Luma Gain and Chroma Gain sections.
ANALOG VOLTAGE
RANGE SUPPORTED BY ADC (1.6V RANGE FOR ADV7183A)
MAXIMUM
VOLTAGE
SDP
(GAIN SELECTION ONLY)
GAIN
CONTROL
MINIMUM
VOLTAGE
CLAMP
LEVEL
04821-017
ADC
DATA
PRE
PROCESSOR
(DPP)
Figure 17. Gain Control Overview
Table 63. AGC Modes
Input Video Type
Any
CVBS
Luma Gain
Manual gain luma.
Dependent on horizontal sync depth.
Peak White
Y/C
Dependent on horizontal sync depth.
Peak White.
YPrPb
Dependent on horizontal sync depth.
Rev. B | Page 32 of 104
Chroma Gain
Manual gain chroma.
Dependent on color burst amplitude.
Taken from luma path.
Dependent on color burst amplitude.
Taken from luma path.
Dependent on color burst amplitude.
Taken from luma path.
Dependent on color burst amplitude.
Taken from luma path.
Taken from luma path.
ADV7183A
Luma Gain
LG[11:0] Luma Gain, Address 0x2F [3:0]; Address 0x30 [7:0];
LMG[11:0] Luma Manual Gain, Address 0x2F [3:0];
Address 0x30 [7:0]
LAGC[2:0] Luma Automatic Gain Control,
Address 0x2C [7:0]
Luma gain [11:0] is a dual function register:
The luma automatic gain control mode bits select the mode of
operation for the gain control in the luma path.
•
If written to, a desired manual luma gain can be
programmed. This gain becomes active if the LAGC[2:0]
mode is switched to manual fixed gain.
•
Equation 1 shows how to calculate a desired gain.
•
If read back, this register returns the current gain value.
Depending on the setting in the LAGC[2:0] bits, this is one
of the following values:
There are ADI internal parameters to customize the peak white
gain control. Contact ADI for more information.
Table 64. LAGC Function
LAGC[2:0]
000
001
010 (default)
011
100
101
110
111
Description
Manual fixed gain (use LMG[11:0]).
AGC (blank level to sync tip).
No override through white peak.
AGC (blank level to sync tip).
Automatic override through white peak.
Reserved.
Reserved.
Reserved.
Reserved.
Freeze gain.
If peak white AGC is enabled and active (see the
STATUS_1[7:0] Address 0x10 [7:0] section), the actual gain
update speed is dictated by the peak white AGC loop and, as a
result, the LAGT settings have no effect. As soon as the part
leaves peak white AGC, LAGT becomes relevant again.
The update speed for the peak white algorithm can be customized by the use of internal parameters. Contact ADI for more
information.
Description
Slow (TC = 2 sec)
Medium (TC = 1 sec)
Fast (TC = 0.2 sec)
Adaptive
o
Luma automatic gain value (LAGC[2:0] set to any of
the automatic modes).
Table 66. LG/LMG Function
The luma automatic gain timing register allows the user to
influence the tracking speed of the luminance automatic gain
control. This register has an effect only if the LAGC[2:0]
register is set to 001, 010, 011, or 100 (automatic gain control
modes).
LAGT[1:0]
00
01
10
11 (default)
Luma manual gain value (LAGC[2:0] set to luma
manual gain mode).
LG[11:0]/LMG[11:0]
LG[11:0]
LMG[11:0] = X
LAGT[1:0] Luma Automatic Gain Timing,
Address 0x2F [7:6]
Table 65. LAGT Function
o
Luma _ Gain =
Read/Write
Read
Write
Description
Actual gain.
Manual gain for luma
path.
(0 < LG ≤ 4095)
= 0....2
2048
(1)
Example
Program the ADV7183A into manual fixed gain mode with a
desired gain of 0.89:
1.
Use Equation 1 to convert the gain:
0.89 × 2048 = 1822.72
2.
Truncate to integer value:
1822.72 = 1822
3.
Convert to hexadecimal:
1822d = 0x71E
4.
Split into two registers and program:
Luma Gain Control 1 [3:0] = 0x7
Luma Gain Control 2 [7:0] = 0x1E
5.
Enable manual fixed gain mode:
Set LAGC[2:0] to 000
Rev. B | Page 33 of 104
ADV7183A
BETACAM Enable Betacam Levels, Address 0x01 [5]
PW_UPD Peak White Update, Address 0x2B [0]
If YPrPb data is routed through the ADV7183A, the automatic
gain control modes can target different video input levels, as
outlined in Table 71. The BETACAM bit is valid only if the
input mode is YPrPb (component). The BETACAM bit sets the
target value for AGC operation.
A review of the following sections is useful:
The peak white and average video algorithms determine the
gain based on measurements taken from the active video. The
PW_UPD bit determines the rate of gain change. The LAGC[2:0]
must be set to the appropriate mode to enable the peak white or
average video mode in the first place. For more information,
refer to the LAGC[2:0] Luma Automatic Gain Control,
Address 0x2C [7:0] section.
•
Table 68. PW_UPD Function
•
INSEL[3:0] Input Selection, Address 0x00 [3:0] to find how
component video (YPrPb) can be routed through the
ADV7183A.
Video Standard Selection to select the various standards,
for example, with and without pedestal.
The automatic gain control (AGC) algorithms adjust the levels
based on the setting of the BETACAM bit (see Table 67).
Table 67. BETACAM Function
BETACAM
0 (default)
1
Description
Assuming YPrPb is selected as input format.
Selecting PAL with pedestal selects MII.
Selecting PAL without pedestal selects SMPTE.
Selecting NTSC with pedestal selects MII.
Selecting NTSC without pedestal selects SMPTE.
Assuming YPrPb is selected as input format.
Selecting PAL with pedestal selects BETACAM.
Selecting PAL without pedestal selects BETACAM
variant.
Selecting NTSC with pedestal selects BETACAM.
Selecting NTSC without pedestal selects BETACAM
variant.
PW_UPD
0
1 (default)
Description
Update gain once per video line.
Update gain once per field.
Chroma Gain
CAGC[1:0] Chroma Automatic Gain Control,
Address 0x2C [1:0]
The two bits of Color Automatic Gain Control mode select the
basic mode of operation for automatic gain control in the
chroma path.
Table 69. CAGC Function
CAGC[1:0]
00
01
10 (default)
11
Description
Manual fixed gain (use CMG[11:0]).
Use luma gain for chroma.
Automatic gain (based on color burst).
Freeze chroma gain.
CAGT[1:0] Chroma Automatic Gain Timing,
Address 0x2D [7:6]
The Chroma Automatic Gain Timing register allows the user to
influence the tracking speed of the chroma automatic gain
control. This register only has an effect if the CAGC[1:0]
register is set to 10 (automatic gain).
Table 70. CAGT Function
CAGT[1:0]
00
01
10
11 (default)
Description
Slow (TC = 2 sec)
Medium (TC = 1 sec)
Fast (TC = 0.2 sec)
Adaptive
Table 71. Betacam Levels
Name
Y Range
Pb and Pr Range
Sync Depth
Betacam (mV)
0 to 714 (incl. 7.5% pedestal)
–467 to +467
286
Betacam Variant (mV)
0 to 714
–505 to +505
286
Rev. B | Page 34 of 104
SMPTE (mV)
0 to 700
–350 to +350
300
MII (mV)
0 to 700 (incl. 7.5% pedestal)
–324 to +324
300
ADV7183A
CKE Color Kill Enable, Address 0x2B [6]
CG[11:0] Chroma Gain, Address 0x2D [3:0];
Address 0x2E [7:0] CMG[11:0]
Chroma Manual Gain, Address 0x2D [3:0];
Address 0x2E [7:0]
The Color Kill Enable bit allows the optional color kill function
to be switched on or off.
Chroma gain [11:0] is a dual-function register:
•
If written to, a desired manual chroma gain can be
programmed. This gain becomes active if the CAGC[1:0]
mode is switched to manual fixed gain.
•
Refer to Equation 2 for calculating a desired gain.
•
If read back, this register returns the current gain value.
Depending on the setting in the CAGC[1:0] bits, this will
be one of the following values:
o
o
Chroma manual gain value (CAGC[1:0] set to chroma
manual gain mode).
Chroma automatic gain value (CAGC[1:0] set to any
of the automatic modes).
For QAM based video standards (PAL and NTSC) as well as FM
based systems (SECAM), the threshold for the color kill decision
is selectable via the CKILLTHR[2:0] bits.
If color kill is enabled, and if the color carrier of the incoming
video signal is less than the threshold for 128 consecutive video
lines, color processing is switched off (black and white output).
To switch the color processing back on, another 128 consecutive
lines with a color burst greater than the threshold are required.
The color kill option only works for input signals with a modulated chroma part. For component input (YPrPb), there is no
color kill.
Table 73. CKE Function
CKE
0
1 (default)
Description
Color kill disabled.
Color kill enabled.
Table 72. CG/CMG Function
CG[11:0]/CMG[11:0]
CMG[11:0]
Read/Write
Write
CG[11:0]
Read
Chroma _ Gain =
Description
Manual gain for chroma
path.
Currently active gain.
(0 < CG ≤ 4095)
1024
= 0...4
Example
Freezing the automatic gain loop and reading back the
CG[11:0] register results in a value of 0x47A.
1.
Convert the read back value to decimal:
0x47A = 1146d
2.
Apply Equation 2 to convert the readback value:
1146/1024 = 1.12
(2)
CKILLTHR[2:0] Color Kill Threshold, Address 0x3D [6:4]
The CKILLTHR[2:0] bits allow the user to select a threshold for
the color kill function. The threshold only applies to QAM
based (NTSC and PAL) or FM modulated (SECAM) video
standards.
To enable the color kill function, the CKE bit must be set. For
settings 000, 001, 010, and 011, chroma demodulation inside
the ADV7183A may not work satisfactorily for poor input video
signals.
Table 74. CKILLTHR Function
CKILLTHR[2:0]
000
001
010
011
100 (default)
101
110
111
Rev. B | Page 35 of 104
Description
SECAM
NTSC, PAL
No color kill
Kill at < 0.5%
Kill at < 5%
Kill at < 1.5%
Kill at < 7%
Kill at < 2.5%
Kill at < 8%
Kill at < 4.0%
Kill at < 9.5%
Kill at < 8.5%
Kill at < 15%
Kill at < 16.0%
Kill at < 32%
Kill at < 32.0%
Reserved for ADI internal use only. Do not
select.
ADV7183A
CHROMA TRANSIENT IMPROVEMENT (CTI)
The signal bandwidth allocated for chroma is typically much
smaller than that of luminance. In the past, this was a valid way
to fit a color video signal into a given overall bandwidth because
the human eye is less sensitive to chrominance than to
luminance.
The uneven bandwidth, however, may lead to some visual
artifact when it comes to sharp color transitions. At the border
of two bars of color, both components (luma and chroma)
change at the same time (see Figure 18). Due to the higher
bandwidth, the signal transition of the luma component is
usually a lot sharper than that of the chroma component. The
color edge is not sharp but blurred, in the worst case, over
several pixels.
The CTI_AB_EN bit enables an alpha-blend function within
the CTI block. If set to 1, the alpha blender mixes the transient
improved chroma with the original signal. The sharpness of the
alpha blending can be configured via the CTI_AB[1:0] bits.
For the alpha blender to be active, the CTI block must be
enabled via the CTI_EN bit.
Table 76. CTI_AB_EN
CTI_AB_EN
0
1 (default)
Description
Disable CTI alpha blender.
Enable CTI alpha-blend mixing function.
CTI_AB[1:0] Chroma Transient Improvement Alpha Blend,
Address 0x4D [3:2]
LUMA SIGNAL WITH A
TRANSITION, ACCOMPANIED
BY A CHROMA TRANSITION
LUMA
SIGNAL
CTI_AB_EN Chroma Transient Improvement Alpha Blend
Enable, Address 0x4D [1]
The CTI_AB[1:0] controls the behavior of alpha-blend circuitry
that mixes the sharpened chroma signal with the original one. It
thereby controls the visual impact of CTI on the output data.
04821-018
ORIGINAL, "SLOW" CHROMA
TRANSITION PRIOR TO CTI
DEMODULATED
CHROMA
SIGNAL
SHARPENED CHROMA
TRANSITION AT THE
OUTPUT OF CTI
Figure 18. CTI Luma/Chroma Transition
The chroma transient improvement block examines the input
video data. It detects transitions of chroma, and can be
programmed to “steepen” the chroma edges in an attempt to
artificially restore lost color bandwidth. The CTI block,
however, only operates on edges above a certain threshold to
ensure that noise is not emphasized. Care has also been taken to
ensure that edge ringing and undesirable saturation or hue
distortion are avoided.
Chroma transient improvements are needed primarily for
signals that experienced severe chroma bandwidth limitations.
For those types of signals, it is strongly recommended to enable
the CTI block via CTI_EN.
CTI_EN Chroma Transient Improvement Enable,
Address 0x4D [0]
The CTI_EN bit enables the CTI function. If set to 0, the CTI
block is inactive and the chroma transients are left untouched.
Table 75. CTI_EN Function
CTI_EN
0 (default)
1
Description
Disable CTI.
Enable CTI block.
For CTI_AB[1:0] to become effective, the CTI block must be
enabled via the CTI_EN bit, and the alpha blender must be
switched on via CTI_AB_EN.
Sharp blending maximizes the effect of CTI on the picture, but
may also increase the visual impact of small amplitude, high
frequency chroma noise.
Table 77. CTI_AB Function
CTI_AB[1:0]
00
01
10
11 (default)
Description
Sharpest mixing between sharpened and
original chroma signal.
Sharp mixing.
Smooth mixing.
Smoothest alpha-blend function.
CTI_C_TH[7:0] CTI Chroma Threshold,
Address 0x4E [7:0]
The CTI_C_TH[7:0] value is an unsigned, 8-bit number specifying how big the amplitude step in a chroma transition has to
be in order to be steepened by the CTI block. Programming a
small value into this register causes even smaller edges to be
steepened by the CTI block. Making CTI_C_TH[7:0] a large
value causes the block to improve large transitions only.
Table 78. CTI_C_TH Function
CTI_C_TH[7:0]
0x08 (default)
Rev. B | Page 36 of 104
Description
Threshold for chroma edges prior to CTI.
ADV7183A
DIGITAL NOISE REDUCTION (DNR)
COMB FILTERS
Digital noise reduction is based on the assumption that high
frequency signals with low amplitude are probably noise, and
that their removal therefore improves picture quality.
The comb filters of the ADV7183A have been greatly improved
to automatically handle video of all types, standards, and levels
of quality. Two user registers are available to customize comb
filter operation.
DNR_EN Digital Noise Reduction Enable,
Address 0x4D [5]
The DNR_EN bit enables the DNR block or bypasses it.
Table 79. DNR_EN Function
DNR_EN
0
1 (default)
Description
Bypass DNR (disable).
Enable digital noise reduction on the luma
data.
Depending on whichever video standard has been detected (by
autodetection) or selected (by manual programming), the
NTSC or PAL configuration registers are used. In addition to
the bits listed in this section, there are some further ADI
internal controls; contact ADI for more information.
NTSC Comb Filter Settings
Used for NTSC-M/J CVBS inputs.
NSFSEL[1:0] Split Filter Selection NTSC, Address 0x19 [3:2]
DNR_TH[7:0] DNR Noise Threshold, Address 0x50 [7:0]
The DNR_TH[7:0] value is an unsigned 8-bit number used to
determine the maximum edge that will be interpreted as noise
and therefore blanked from the luma data. Programming a large
value into DNR_TH[7:0] causes the DNR block to interpret
even large transients as noise and remove them. The effect on
the video data will therefore be more visible.
Programming a small value causes only small transients to be
seen as noise and to be removed.
The recommended DNR_TH[7:0] setting for A/V inputs is
0x04, and the recommended DNR_TH[7:0] setting for tuner
inputs is 0x0A.
Table 80. DNR_TH Function
DNR_TH[7:0]
0x08 (default)
Description
Threshold for maximum luma edges to be
interpreted as noise.
The NSFSEL[1:0] control selects how much of the overall signal
bandwidth is fed to the combs. A narrow split filter selection
gives better performance on diagonal lines, but leaves more dot
crawl in the final output image. The opposite is true for selecting a wide bandwidth split filter.
Table 81. NSFSEL Function
NSFSEL[1:0]
00 (default)
01
10
11
Description
Narrow
Medium
Medium
Wide
CTAPSN[1:0] Chroma Comb Taps NTSC, Address 0x38 [7:6]
Table 82. CTAPSN Function
CTAPSN[1:0]
00
01
10 (default)
11
Rev. B | Page 37 of 104
Description
Do not use.
NTSC chroma comb adapts 3 lines (3 taps)
to 2 lines (2 taps).
NTSC chroma comb adapts 5 lines (5 taps)
to 3 lines (3 taps).
NTSC chroma comb adapts 5 lines (5 taps)
to 4 lines (4 taps).
ADV7183A
CCMN[2:0] Chroma Comb Mode NTSC, Address 0x38 [5:3]
Table 83. CCMN Function
CCMN[2:0]
0xx (default)
Description
Adaptive comb mode.
100
101
Disable chroma comb.
Fixed chroma comb (top lines of line memory).
110
Fixed chroma comb (all lines of line memory).
111
Fixed chroma comb (bottom lines of line memory).
Adaptive 3-line chroma comb for CTAPSN = 01.
Adaptive 4-line chroma comb for CTAPSN = 10.
Adaptive 5-line chroma comb for CTAPSN = 11.
Fixed 2-line chroma comb for CTAPSN = 01.
Fixed 3-line chroma comb for CTAPSN = 10.
Fixed 4-line chroma comb for CTAPSN = 11.
Fixed 3-line chroma comb for CTAPSN = 01.
Fixed 4-line chroma comb for CTAPSN = 10.
Fixed 5-line chroma comb for CTAPSN = 11.
Fixed 2-line chroma comb for CTAPSN = 01.
Fixed 3-line chroma comb for CTAPSN = 10.
Fixed 4-line chroma comb for CTAPSN = 11.
YCMN[2:0] Luma Comb Mode NTSC, Address 0x38 [2:0]
Table 84. YCMN Function
YCMN[2:0]
0xx (default)
100
101
110
111
Description
Adaptive comb mode.
Disable luma comb.
Fixed luma comb (top lines of line memory).
Fixed luma comb (all lines of line memory).
Fixed luma comb (bottom lines of line memory).
Rev. B | Page 38 of 104
Adaptive 3-line (3 taps) luma comb.
Use low-pass/notch filter; see the Y Shaping Filter section.
Fixed 2-line (2 taps) luma comb.
Fixed 3-line (3 taps) luma comb.
Fixed 2-line (2 taps) luma comb.
ADV7183A
PAL Comb Filter Settings
CTAPSP[1:0] Chroma Comb Taps PAL, Address 0x39 [7:6]
Table 86. CTAPSP Function
Used for PAL-B/G/H/I/D, PAL-M, PAL-Combinational N,
PAL-60 and NTSC443 CVBS inputs.
PSFSEL[1:0] Split Filter Selection PAL, Address 0x19 [1:0]
The PSFSEL[1:0] control selects how much of the overall signal
bandwidth is fed to the combs. A wide split filter selection
eliminates dot crawl, but shows imperfections on diagonal lines.
The opposite is true for selecting a narrow bandwidth split filter.
CTAPSP[1:0]
00
01
10
11 (default)
Table 85. PSFSEL Function
PSFSEL[1:0]
00
01 (default)
10
11
Description
Do not use.
PAL chroma comb adapts 5 lines (3 taps) to
3 lines (2 taps); cancels cross luma only.
PAL chroma comb adapts 5 lines (5 taps) to
3 lines (3 taps); cancels cross luma and hue error
less well.
PAL chroma comb adapts 5 lines (5 taps) to
4 lines (4 taps); cancels cross luma and hue error
well.
Description
Narrow
Medium
Wide
Widest
CCMP[2:0] Chroma Comb Mode PAL, Address 0x39 [5:3]
Table 87. CCMP Function
CCMP[2:0]
0xx (default)
Description
Adaptive comb mode.
100
101
Disable chroma comb.
Fixed chroma comb (top lines of line memory).
110
Fixed chroma comb (all lines of line memory).
111
Fixed chroma comb (bottom lines of line memory).
Adaptive 3-line chroma comb for CTAPSP = 01.
Adaptive 4-line chroma comb for CTAPSP = 10.
Adaptive 5-line chroma comb for CTAPSP = 11.
Fixed 2-line chroma comb for CTAPSP = 01.
Fixed 3-line chroma comb for CTAPSP = 10.
Fixed 4-line chroma comb for CTAPSP = 11.
Fixed 3-line chroma comb for CTAPSP = 01.
Fixed 4-line chroma comb for CTAPSP = 10.
Fixed 5-line chroma comb for CTAPSP = 11.
Fixed 2-line chroma comb for CTAPSP = 01.
Fixed 3-line chroma comb for CTAPSP = 10.
Fixed 4-line chroma comb for CTAPSP = 11.
YCMP[2:0] Luma Comb Mode PAL, Address 0x39 [2:0]
Table 88. YCMP Function
YCMP[2:0]
0xx (default)
100
101
110
111
Description
Adaptive comb mode.
Disable luma comb.
Fixed luma comb (top lines of line memory).
Fixed luma comb (all lines of line memory).
Fixed luma comb (bottom lines of line memory).
Rev. B | Page 39 of 104
Adaptive 5 lines (3 taps) luma comb.
Use low-pass/notch filter; see the Y Shaping Filter section.
Fixed 3 lines (2 taps) luma comb.
Fixed 5 lines (3 taps) luma comb.
Fixed 3 lines (2 taps) luma comb.
ADV7183A
AV CODE INSERTION AND CONTROLS
This section describes the I2C based controls that affect
SD_DUP_AV Duplicate AV codes, Address 0x03 [0]
•
Insertion of AV codes into the data stream
Depending on the output interface width, it may be necessary to
duplicate the AV codes from the luma path into the chroma path.
•
Data blanking during the vertical blank interval (VBI)
•
The range of data values permitted in the output data
stream
•
The relative delay of luma vs. chroma signals
In an 8-bit-wide output interface (Cb/Y/Cr/Y interleaved data),
the AV codes are defined as FF/00/00/AV, with AV being the
transmitted word that contains information about H/V/F.
In this output interface mode, the following assignment takes
place: Cb = FF, Y = 00, Cr = 00, and Y = AV.
Some of the decoded VBI data is inserted during the horizontal
blanking interval. See the Gemstar Data Recovery section for
more information.
In a 16-bit output interface where Y and Cr/Cb are delivered via
separate data buses, the AV code is over the whole 16 bits. The
SD_DUP_AV bit allows the user to double up the AV codes, so
the full sequence can be found on the Y bus as well as
(= duplicated) the Cr/Cb bus. See Figure 19.
BT656-4 ITU Standard BT-R.656-4 Enable, Address 0x04 [7]
The ITU has changed the position for toggling of the V bit
within the SAV EAV codes for NTSC between revisions 3 and 4.
The BT656-4 standard bit allows the user to select an output
mode that is compliant with either the previous or the new
standard. For further information, review the standard at
http://www.itu.int.
Table 90. SD_DUP_AV Function
SD_DUP_AV
0 (default)
1
The standard change affects NTSC only and has no bearing on
PAL.
VBI_EN Vertical Blanking Interval Data Enable,
Address 0x03 [7]
Table 89. BT656-4 Function
BT656-4
0 (default)
1
Description
AV codes in single fashion (to suit 8-bit
interleaved data output).
AV codes duplicated (for 16-bit interfaces).
The VBI enable bit allows data such as intercast and closed
caption data to be passed through the luma channel of the
decoder with only a minimal amount of filtering. All data for
Lines 1 to 21 is passed through and available at the output port.
The ADV7183A does not blank the luma data, and automatically switches all filters along the luma data path into their
widest bandwidth. For active video, the filter settings for YSH
and YPK are restored.
Description
BT656-3 Spec: V bit goes low at EAV of Lines 10
and 273.
BT656-4 Spec: V bit goes low at EAV of Lines 20
and 283.
Refer to the BL_C_VBI Blank Chroma During VBI section for
information on the chroma path.
Table 91. VBI_EN Function
VBI_EN
0 (default)
1
Description
All video lines are filtered/scaled.
Only active video region is filtered/scaled.
SD_DUP_AV = 1
SD_DUP_AV = 0
16-BIT INTERFACE
8-BIT INTERFACE
FF
00
00
AV
Y
00
AV
Y
Cr/Cb DATA BUS
FF
00
00
AV
Cb
FF
00
Cb
Cb/Y/Cr/Y
INTERLEAVED
FF
00
00
AV
AV CODE SECTION
AV CODE SECTION
AV CODE SECTION
Figure 19. AV Code Duplication Control
Rev. B | Page 40 of 104
Cb
04821-019
16-BIT INTERFACE
Y DATA BUS
ADV7183A
LTA[1:0] Luma Timing Adjust, Address 0x27 [1:0]
BL_C_VBI Blank Chroma During VBI,
Address 0x04 [2]
Setting BL_C_VBI high, the Cr and Cb values of all VBI lines
get blanked. This is done so any data that may come during VBI
is not decoded as color and output through Cr and Cb. As a
result, it should be possible to send VBI lines into the decoder,
then output them through an encoder again, undistorted.
Without this blanking, any wrongly decoded color gets encoded
by the video encoder; therefore, the VBI lines are distorted.
Table 92. BL_C_VBI Function
BL_C_VBI
0
1 (default)
Description
Decode and output color during VBI.
Blank Cr and Cb values during VBI (no color, 0x80).
RANGE Range Selection, Address 0x04 [0]
AV codes (as per ITU-R BT-656, formerly known as CCIR-656)
consist of a fixed header made up of 0xFF and 0x00 values.
These two values are reserved and are not to be used for active
video. Additionally, the ITU specifies that the nominal range for
video should be restricted to values between 16 and 235 for
luma and 16 to 240 for chroma.
The RANGE bit allows the user to limit the range of values
output by the ADV7183A to the recommended value range. In
any case, it is ensured that the reserved values of 255d (0xFF)
and 00d (0x00) are not presented on the output pins unless they
are part of an AV code header.
Table 93. RANGE Function
RANGE
0
1 (default)
Description
16 ≤ Y ≤ 235
1 ≤ Y ≤ 254
16 ≤ C/P ≤ 240
1 ≤ C/P ≤ 254
Enabling the AUTO_PDC_EN function activates a function
within the ADV7183A that automatically programs the
LTA[1:0] and CTA[2:0] to have the chroma and luma data
match delays for all modes of operation. If set, manual registers
LTA[1:0] and CTA[2:0] are not used by the ADV7183A. If the
automatic mode is disabled (via setting the AUTO_PDC_EN bit
to 0), the values programmed into LTA[1:0] and CTA[2:0]
registers take effect.
Table 94. AUTO_PDC_EN Function
1 (default)
There is a certain functionality overlap with the CTA[2:0]
register.
For manual programming, use the following defaults:
•
CVBS input LTA[1:0] = 00.
•
YC input LTA[1:0] = 01.
•
YPrPb input LTA[1:0] = 01.
Table 95. LTA Function
LTA[1:0]
00 (default)
01
10
11
Description
No delay.
Luma 1 clk (37 ns) delayed.
Luma 2 clk (74 ns) early.
Luma 1 clk (37 ns) early.
CTA[2:0] Chroma Timing Adjust, Address 0x27 [5:3]
The Chroma Timing Adjust register allows the user to specify a
timing difference between chroma and luma samples. This may
be used to compensate for external filter group delay differences
in the luma vs. chroma path, and to allow for a different
number of pipeline delays while processing the video downstrReview this functionality together with the LTA[1:0] register.
The chroma can be delayed/advanced only in chroma pixel
steps. One chroma pixel step is equal to two luma pixels. The
programmable delay occurs after demodulation, where one can
no longer delay by luma pixel steps.
AUTO_PDC_EN Automatic Programmed Delay Control,
Address 0x27 [6]
AUTO_PDC_EN
0
The Luma Timing Adjust register allows the user to specify a
timing difference between chroma and luma samples.
Description
Use LTA[1:0] and CTA[2:0] values for delaying
luma and chroma samples. Refer to the
LTA[1:0] Luma Timing Adjust, Address 0x27
[1:0] and CTA[2:0] Chroma Timing Adjust,
Address 0x27 [5:3] sections.
The ADV7183A automatically determines the
LTA and CTA values to have luma and chroma
aligned at the output.
For manual programming use the following defaults:
•
CVBS input CTA[2:0] = 011.
•
YC input CTA[2:0] = 101.
•
YPrPb input CTA[2:0] = 110.
Table 96. CTA Function
CTA[2:0]
000
001
010
011 (default)
100
101
110
111
Rev. B | Page 41 of 104
Description
Not used.
Chroma + 2 chroma pixel (early).
Chroma + 1 chroma pixel (early).
No delay.
Chroma – 1 chroma pixel (late).
Chroma – 2 chroma pixel (late).
Chroma – 3 chroma pixel (late).
Not used.
ADV7183A
The position of this edge is controlled by placing a binary
number into HSE[10:0]. The number applied offsets the edge
with respect to an internal counter that is reset to 0 immediately
after EAV code FF,00,00,XY (see Figure 20). HSE is set to
00000000000b, which is 0 LLC1 clock cycles from count[0].
SYNCHRONIZATION OUTPUT SIGNALS
HS Configuration
The following controls allow the user to configure the behavior
of the HS output pin only:
•
Beginning of HS signal via HSB[10:0].
Table 98. HSE Function
•
End of HS signal via HSE[10:0].
HSE[9:0]
000 (default)
•
Polarity of HS using PHS.
Description
HS pulse ends after HSE[10:0] pixel after falling
edge of HS.
Example
HSB[10:0] HS Begin, Address 0x34 [6:4], Address 0x35 [7:0]
The HS Begin and HS End registers allow the user to freely
position the HS output (pin) within the video line. The values
in HSB[10:0] and HSE[10:0] are measured in pixel units from
the falling edge of HS. Using both values, the user can program
both the position and length of the HS output signal.
The position of this edge is controlled by placing a binary
number into HSB[10:0]. The number applied offsets the edge
with respect to an internal counter that is reset to 0 immediately
after EAV code FF,00,00,XY (see Figure 20). HSB is set to
00000000010b, which is 2 LLC1 clock cycles from count[0].
1.
To shift the HS towards active video by 20 LLC1s, add 20
LLC1s to both HSB and HSE, that is, HSB[10:0] =
[00000010110], HSE[10:0] = [00000010100]
2.
To shift the HS away from active video by 20 LLC1s, add
1696 LLC1s to both HSB and HSE (for NTSC), that is,
HSB[10:0] = [11010100010], HSE[10:0] = [11010100000]
(1696 is derived from the NTSC total number of pixels =
1716.)
Table 97. HSB Function
To move 20 LLC1s away from active video is equal to
subtracting 20 from 1716 and adding the result in binary to
both HSB[10:0] and HSE[10:0].
HSB[10:0]
0x002
PHS Polarity HS, Address 0x37 [7]
Description
The HS pulse starts after the HSB[10:0] pixel after
the falling edge of HS.
The polarity of the HS pin can be inverted using the PHS bit.
Table 99. PHS Function
HSE[10:0] HS End, Address 0x34 [2:0], Address 0x36 [7:0]
PHS
0 (default)
1
The HS Begin and HS End registers allow the user to freely
position the HS output (pin) within the video line. The values
in HSB[10:0] and HSE[10:0] are measured in pixel units from
the falling edge of HS. Using both values, the user can program
both the position and length of the HS output signal.
Description
HS active high.
HS active low.
Table 100. HS Timing Parameters (see Figure 20)
HS Begin Adjust
(HSB[10:0])1
00000000010b
00000000010b
00000000010b
Standard
NTSC
NTSC Square Pixel
PAL
Active Video
Samples/Line
(D in Figure 20)
720Y + 720C = 1440
640Y + 640C = 1280
720Y + 720C = 1440
Total LLC1
Clock Cycles
(E in Figure 20)
1716
1560
1728
Default.
LLC1
PIXEL
BUS
Cr
ACTIVE
VIDEO
Y
FF
00
00
XY
80
10
80
10
EAV
80
10
FF
00
H BLANK
00
SAV
XY
Cb
Y
Cr
Y
Cb
Y
Cr
ACTIVE VIDEO
HS
HSE[10:0]
4 LLC1
HSB[10:0]
C
D
D
E
E
Figure 20. HS Timing
Rev. B | Page 42 of 104
04821-020
1
HS to Active Video
(LLC1 Clock Cycles)
(C in Figure 20)1
272
276
284
HS End Adjust
(HSE[10:0])1
00000000000b
00000000000b
00000000000b
ADV7183A
VS and FIELD Configuration
The following controls allow the user to configure the behavior
of the VS and FIELD output pins, as well as the generation of
embedded AV codes:
•
ADV encoder-compatible signals via NEWAVMODE
•
PVS, PF
•
HVSTIM
•
VSBHO, VSBHE
•
VSEHO, VSEHE
•
For NTSC control:
HVSTIM Horizontal VS Timing, Address 0x31 [3]
The HVSTIM bit allows the user to select where the VS signal is
being asserted within a line of video. Some interface circuitry
may require VS to go low while HS is low.
Table 102. HVSTIM Function
HVSTIM
0 (default)
1
Description
Start of line relative to HSE.
Start of line relative to HSB.
VSBHO VS Begin Horizontal Position Odd, Address 0x32 [7]
The VSBHO and VSBHE bits select the position within a line at
which the VS pin (not the bit in the AV code) goes active. Some
follow-on chips require the VS pin to only change state when
HS is high/low.
o
NVBEGDELO, NVBEGDELE, NVBEGSIGN,
NVBEG[4:0]
o
NVENDDELO, NVENDDELE, NVENDSIGN,
NVEND[4:0]
VSBHO
0 (default)
o
NFTOGDELO, NFTOGDELE, NFTOGSIGN,
NFTOG[4:0]
1
Table 103. VSBHO Function
•
Description
VS pin goes high at the middle of a line of video
(odd field).
VS pin changes state at the start of a line (odd
field).
For PAL control:
o
VSBHE VS Begin Horizontal Position Even, Address 0x32 [6]
PVBEGDELO, PVBEGDELE, PVBEGSIGN,
PVBEG[4:0]
o
PVENDDELO, PVENDDELE, PVENDSIGN,
PVEND[4:0]
o
PFTOGDELO, PFTOGDELE, PFTOGSIGN,
PFTOG[4:0]
The VSBHO and VSBHE bits select the position within a line at
which the VS pin (not the bit in the AV code) goes active. Some
follow-on chips require the VS pin to only change state when
HS is high/low.
Table 104. VSBHE Function
VSBHE
0
NEWAVMODE New AV Mode, Address 0x31 [4]
Table 101. NEWAVMODE Function
NEWAVMODE
0
1 (default)
1 (default)
Description
EAV/SAV codes generated to suit ADI
encoders. No adjustments possible.
Enable Manual Position of VSync, Field, and AV
codes using 0x34 to 0x37 and 0xE5 to 0xEA.
Default register settings are CCIR656
compliant; see Figure 21 for NTSC and
Figure 26 for PAL. For recommended manual
user settings, see Table 109 and Figure 22 for
NTSC; see Table 122 and Figure 27 for PAL.
Description
VS pin goes high at the middle of a line of video
(even field).
VS pin changes state at the start of a line (even
field).
VSEHO VS End Horizontal Position Odd, Address 0x33 [7]
The VSEHO and VSEHE bits select the position within a line at
which the VS pin (not the bit in the AV code) goes active. Some
follow-on chips require the VS pin to only change state when
HS is high/low.
Table 105. VSEHO Function
VSEHO
0
1 (default)
Rev. B | Page 43 of 104
Description
VS pin goes low (inactive) at the middle of a line
of video (odd field).
VS pin changes state at the start of a line (odd
field).
ADV7183A
VSEHE VS End Horizontal Position Even, Address 0x33 [6]
PVS Polarity VS, Address 0x37 [5]
The VSEHO and VSEHE bits select the position within a line at
which the VS pin (not the bit in the AV code) goes active. Some
follow-on chips require the VS pin to only change state when
HS is high/low.
The polarity of the VS pin can be inverted using the PVS bit.
Table 107. PVS Function
PVS
0 (default)
1
Table 106. VSEHE Function
VSEHE
0 (default)
1
Description
VS pin goes low (inactive) at the middle of a line of
video (even field).
VS pin changes state at the start of a line (even
field).
Description
VS active high.
VS active low.
PF Polarity FIELD, Address 0x37 [3]
The polarity of the FIELD pin can be inverted using the PF bit.
Table 108. PF Function
PF
0 (default)
Description
FIELD active high.
1
FIELD active low.
FIELD 1
525
1
2
3
4
5
6
7
8
9
10
11
12
13
19
20
21
22
OUTPUT
VIDEO
H
V
NVEND[4:0] = 0x4
NVBEG[4:0] = 0x5
*BT.656-4
REG 0x04. BIT 7 = 1
F
NFTOG[4:0] = 0x3
FIELD 2
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
283
284
285
OUTPUT
VIDEO
H
V
NVBEG[4:0] = 0x5
NVEND[4:0] = 0x4
*BT.656-4
REG 0x04. BIT 7 = 1
F
04821-021
NFTOG[4:0] = 0x3
*APPLIES IF NEMAVMODE = 0.
MUST BE MANUALLY SHIFTED IF NEWAVMODE = 1.
Figure 21. NTSC Default (BT.656). The polarity of H, V, and F is embedded in the data.
Rev. B | Page 44 of 104
ADV7183A
FIELD 1
525
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
21
22
OUTPUT
VIDEO
HS
OUTPUT
VS
OUTPUT
NVBEG[4:0] = 0x0
FIELD
OUTPUT
NVEND[4:0] = 0x3
NFTOG[4:0] = 0x5
FIELD 2
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
284
285
OUTPUT
VIDEO
HS
OUTPUT
VS
OUTPUT
NVEND[4:0] = 0x3
NFTOG[4:0] = 0x5
Figure 22. NTSC Typical VSync/Field Positions Using Register Writes in Table 109
Table 109. Recommended User Settings for NTSC (See Figure 22)
Register
0x31
0x32
0x33
0x37
0xE5
0xE6
0xE7
Register Name
VSync Field Control 1
VSync Field Control 2
VSync Field Control 3
Polarity
NTSV_V_Bit_Beg
NTSC_V_Bit_End
NTSC_F_Bit_Tog
Rev. B | Page 45 of 104
Write
0x12
0x81
0x84
0x29
0x0
0x3
0x85
04821-022
NVBEG[4:0] = 0x0
FIELD
OUTPUT
ADV7183A
1
NVBEGSIGN
ADVANCE BEGIN OF
VSYNC BY NVBEG[4:0]
NVBEGSIGN NTSC VSync Begin Sign, Address 0xE5 [5]
Table 112. NVBEGSIGN Function
0
NVBEGSIGN
0
DELAY BEGIN OF
VSYNC BY NVBEG[4:0]
1 (default)
NOT VALID FOR USER
PROGRAMMING
Description
Delay start of VSync. Set for user manual
programming.
Advance start of VSync. Not recommended
for user programming.
ODD FIELD?
YES
NO
NVBEGDELO
NVBEGDELE
1
0
0
ADDITIONAL
DELAY BY
1 LINE
NVBEG[4:0] NTSC VSync Begin, Address 0xE5 [4:0]
Table 113. NVBEG Function
NVBEG
00101 (default)
Description
NTSC VSync begin position.
1
For all NTSC/PAL VSync timing controls, both the V bit in the
AV code and the VSync on the VS pin are modified.
ADDITIONAL
DELAY BY
1 LINE
1
VSBHO
0
0
ADVANCE BY
0.5 LINE
ADVANCE END OF
VSYNC BY NVEND[4:0]
0
DELAY END OF VSYNC
BY NVEND[4:0]
1
NOT VALID FOR USER
PROGRAMMING
ADVANCE BY
0.5 LINE
VSYNC BEGIN
ODD FIELD?
04821-023
1
VSBHE
NVENDSIGN
YES
NO
NVENDDELO
NVENDDELE
Figure 23. NTSC VSync Begin
NVBEGDELO
0 (default)
1
Description
No delay.
Delay VSync going high on an odd field by a line
relative to NVBEG.
NVBEGDELE
0 (default)
1
0
ADDITIONAL
DELAY BY
1 LINE
VSEHO
VSEHE
0
0
ADVANCE BY
0.5 LINE
Description
No delay.
Delay VSync going high on an even field by a
line relative to NVBEG.
Rev. B | Page 46 of 104
1
ADDITIONAL
DELAY BY
1 LINE
1
NVBEGDELE NTSC VSync Begin Delay on Even Field,
Address 0xE5 [6]
Table 111. NVBEGDELE Function
0
1
ADVANCE BY
0.5 LINE
VSYNC END
Figure 24. NTSC VSync End
04821-024
1
NVBEGDELO NTSC VSync Begin Delay on Odd Field,
Address 0xE5 [7]
Table 110. NVBEGDELO Function
ADV7183A
NVENDDELO NTSC VSync End Delay on Odd Field,
Address 0xE6 [7]
Table 114. NVENDDELO Function
NVENDDELO
0 (default)
1
1
Description
No Delay.
Delay VSync going low on an odd field by a line
relative to NVEND.
NFTOGSIGN
ADVANCE TOGGLE OF
FIELD BY NFTOG[4:0]
0
DELAY TOGGLE OF
FIELD BY NFTOG[4:0]
NOT VALID FOR USER
PROGRAMMING
ODD FIELD?
NVENDDELE
0 (default)
1
Description
No delay.
Delay VSync going low on an even field by a
line relative to NVEND
1
Description
Delay end of VSync. Set for user manual
programming.
Advance end of VSync. Not recommended for
user programming.
NVEND
00100 (default)
For all NTSC/PAL VSync timing controls, both the V bit in the
AV code and the VSync on the VS pin are modified.
NFTOGDELO
0 (default)
1
Description
No delay.
Delay Field toggle/transition on an odd field
by a line relative to NFTOG.
NFTOGDELE NTSC Field Toggle Delay on Even Field,
Address 0xE7 [6]
Table 119. NFTOGDELE Function
NFTOGDELE
0
1 (default)
Description
No delay.
Delay Field toggle/transition on an even field
by a line relative to NFTOG.
0
1
ADDITIONAL
DELAY BY
1 LINE
Figure 25. NTSC FIELD Toggle
NFTOGSIGN NTSC Field Toggle Sign, Address 0xE7 [5]
Table 120. NFTOGSIGN Function
Description
Delay field transition. Set for user manual
programming.
Advance field transition. Not recommended
for user programming.
NFTOG[4:0] NTSC Field Toggle, Address 0xE7 [4:0]
Table 121. NFTOG Function
NFTOG
00011 (default)
NFTOGDELO NTSC Field Toggle Delay on Odd Field,
Address 0xE7 [7]
Table 118. NFTOGDELO Function
0
FIELD
TOGGLE
1 (default)
Description
NTSC VSync end position.
NFTOGDELE
ADDITIONAL
DELAY BY
1 LINE
NFTOGSIGN
0
NVEND NTSC[4:0] VSync End, Address 0xE6 [4:0]
Table 117. NVEND Function
NFTOGDELO
1
NVENDSIGN NTSC VSync End Sign, Address 0xE6 [5]
Table 116. NVENDSIGN Function
NVENDSIGN
0 (default)
NO
04821-025
NVENDDELE NTSC VSync End Delay on Even Field,
Address 0xE6 [6]
Table 115. NVENDDELE Function
YES
Description
NTSC Field toggle position.
For all NTSC/PAL Field timing controls, both the F bit in the
AV code and the Field signal on the FIELD/DE pin are
modified.
Table 122. Recommended User Settings for PAL
(see Figure 27)
Register
0x31
0x32
0x33
0x37
0xE8
0xE9
0xEA
Rev. B | Page 47 of 104
Register Name
VSync Field Control 1
VSync Field Control 2
VSync Field Control 3
Polarity
PAL_V_Bit_Beg
PAL_V_Bit_End
PAL_F_Bit_Tog
Write
0x12
0x81
0x84
0x29
0x1
0x4
0x6
ADV7183A
FIELD 1
622
623
624
625
1
2
3
4
5
6
7
8
9
10
22
23
24
OUTPUT
VIDEO
H
V
PVBEG[4:0] = 0x5
PVEND[4:0] = 0x4
F
PFTOG[4:0] = 0x3
FIELD 2
310
311
312
313
314
315
316
317
318
319
320
321
322
335
336
337
OUTPUT
VIDEO
H
V
PVBEG[4:0] = 5
PVEND[4:0] = 0x4
04821-026
F
PFTOG[4:0] = 0x3
Figure 26. PAL Default (BT.656). The polarity of H, V, and F is embedded in the data.
FIELD 1
622
623
624
625
1
2
3
4
5
6
7
8
9
10
11
23
24
OUTPUT
VIDEO
HS
OUTPUT
VS
OUTPUT
PVBEG[4:0] = 0x1
FIELD
OUTPUT
PVEND[4:0] = 0x4
PFTOG[4:0] = 0x6
FIELD 2
310
311
312
313
314
315
316
317
318
319
320
321
322
323
336
337
OUTPUT
VIDEO
HS
OUTPUT
VS
OUTPUT
PVEND[4:0] = 0x4
PFTOG[4:0] = 0x6
Figure 27. PAL Typical VSync/Field Positions Using Register Writes in Table 122
Rev. B | Page 48 of 104
04821-027
PVBEG[4:0] = 0x1
FIELD
OUTPUT
ADV7183A
1
PVBEGSIGN
ADVANCE BEGIN OF
VSYNC BY PVBEG[4:0]
PVBEG[4:0] PAL VSync Begin, Address 0xE8 [4:0]
Table 126. PVBEG Function
0
PVBEG
00101 (default)
DELAY BEGIN OF
VSYNC BY PVBEG[4:0]
Description
PAL VSync begin position.
For all NTSC/PAL VSync timing controls, both the V bit in the
AV code and the VSync on the VS pin are modified.
NOT VALID FOR USER
PROGRAMMING
ODD FIELD?
YES
NO
1
PVBEGDELO
1
PVBEGDELE
0
0
PVENDSIGN
ADVANCE END OF
VSYNC BY PVEND[4:0]
0
DELAY END OF VSYNC
BY PVEND[4:0]
1
NOT VALID FOR USER
PROGRAMMING
ADDITIONAL
DELAY BY
1 LINE
ADDITIONAL
DELAY BY
1 LINE
VSBHO
VSBHE
0
0
ADVANCE BY
0.5 LINE
ADVANCE BY
0.5 LINE
VSYNC BEGIN
NO
PVENDDELO
PVENDDELE
1
1
04821-028
1
ODD FIELD?
YES
0
0
1
ADDITIONAL
DELAY BY
1 LINE
ADDITIONAL
DELAY BY
1 LINE
VSEHO
VSEHE
Figure 28. PAL VSync Begin
PVBEGDELO PAL VSync Begin Delay on Odd Field,
Address 0xE8 [7]
Table 123. PVBEGDELO Function
PVBEGDELO
0 (default)
1
Description
No delay.
Delay VSync going high on an odd field by a line
relative to PVBEG.
1 (default)
1
ADVANCE BY
0.5 LINE
VSYNC END
Figure 29. PAL VSync End
PVENDDELO PAL VSync End Delay on Odd Field,
Address 0xE9 [7]
Table 127. PVENDDELO Function
Description
No delay.
Delay VSync going high on an even field by a line
relative to PVBEG.
PVENDDELO
0 (default)
1
Description
No delay.
Delay VSync going low on an odd field by a line
relative to PVEND.
PVENDDELE PAL VSync End Delay on Even Field,
Address 0xE9 [6]
Table 128. PVENDDELE Function
PVBEGSIGN PAL VSync Begin Sign, Address 0xE8 [5]
Table 125. PVBEGSIGN Function
PVBEGSIGN
0
0
ADVANCE BY
0.5 LINE
PVBEGDELE PAL VSync Begin Delay on Even Field,
Address 0xE8 [6]
Table 124. PVBEGDELE Function
PVBEGDELE
0
1 (default)
0
04821-029
1
Description
Delay begin of VSync. Set for user manual
programming.
Advance begin of VSync. Not recommended for
user programming.
PVENDDELE
0 (default)
1
Rev. B | Page 49 of 104
Description
No delay.
Delay VSync going low on an even field by a line
relative to PVEND.
ADV7183A
PVENDSIGN PAL VSync End Sign, Address 0xE9 [5]
Table 129. PVENDSIGN Function
PVENDSIGN
0 (default)
1
1
Description
Delay end of VSync. Set for user manual
programming.
Advance end of VSync. Not recommended for
user programming.
PFTOGSIGN
ADVANCE TOGGLE OF
FIELD BY PTOG[4:0]
0
DELAY TOGGLE OF
FIELD BY PFTOG[4:0]
NOT VALID FOR USER
PROGRAMMING
ODD FIELD?
PVEND
10100 (default)
Description
PAL VSync end position.
NO
PFTOGDELO
PFTOGDELE
1
For all NTSC/PAL VSync timing controls, both the V bit in the
AV code and the VSync on the VS pin are modified.
0
ADDITIONAL
DELAY BY
1 LINE
PFTOGDELO PAL Field Toggle Delay on Odd Field,
Address 0xEA [7]
Table 131. PFTOGDELO Function
PFTOGDELO
0 (default)
1
1 (default)
Description
No delay.
Delay F toggle/transition on an even field by
a line relative to PFTOG.
Description
Delay Field transition. Set for user manual
programming.
Advance Field transition. Not recommended
for user programming.
PFTOG PAL Field Toggle, Address 0xEA [4:0]
Table 134. PFTOG Function
PFTOG
00011 (default)
ADDITIONAL
DELAY BY
1 LINE
Figure 30. PAL F Toggle
SYNC PROCESSING
The ADV7183A has two additional sync processing blocks that
postprocess the raw synchronization information extracted from
the digitized input video. If desired, the blocks can be disabled
via the following two I2C bits.
PFTOGSIGN PAL Field Toggle Sign, Address 0xEA [5]
Table 133. PFTOGSIGN Function
PFTOGSIGN
0
1
FIELD
TOGGLE
Description
No delay.
Delay F toggle/transition on an odd field by a
line relative to PFTOG.
PFTOGDELE PAL Field Toggle Delay on Even Field,
Address 0xEA [6]
Table 132. PFTOGDELE Function
PFTOGDELE
0
1 (default)
0
04821-030
PVEND[4:0] PAL VSync End, Address 0xE9 [4:0]
Table 130. PVEND Function
YES
ENHSPLL Enable HSync Processor, Address 0x01 [6]
The HSync processor is designed to filter incoming HSyncs that
have been corrupted by noise, providing improved performance
for video signals with stable time bases but poor SNR.
For CVBS PAL/NTSC, YC PAL/NTSC enable the HSync processor. For SECAM disable the HSync processor. For YPrPb,
disable HSync processor.
Table 135. ENHSPLL Function
ENHSPLL
0
1 (default)
Description
Disable the HSync processor.
Enable the HSync processor.
ENVSPROC Enable VSync Processor, Address 0x01 [3]
This block provides extra filtering of the detected VSyncs to
give improved vertical lock.
Description
PAL Field toggle position.
Table 136. ENVSPROC Function
For all NTSC/PAL Field timing controls, the F bit in the AV
code and the Field signal on the FIELD/DE pin are modified.
ENVSPROC
0
1 (default)
Rev. B | Page 50 of 104
Description
Disable VSync processor.
Enable VSync processor.
ADV7183A
VBI DATA DECODE
CCAPD Closed Caption Detected, Address 0x90 [1]
The following low data rate VBI signals can be decoded by the
ADV7183A:
A Logic 1 for this bit indicates that the data in the CCAP1 and
CCAP2 registers is valid.
•
Wide screen signaling (WSS)
•
Copy generation management systems (CGMS)
The CCAPD bit goes high if the rising edge of the start bit is
detected within a time window, and if the polarity of the parity
bit matches the data transmitted.
•
Closed captioning (CCAP)
Table 138. CCAPD Function
•
EDTV
CCAPD
0
•
Gemstar 1×- and 2×-compatible data recovery
1
The presence of any of the above signals is detected and, if
applicable, a parity check is performed. The result of this testing
is contained in a confidence bit in the VBI Info[7:0] register.
Users are encouraged to first examine the VBI Info register
before reading the corresponding data registers. All VBI data
decode bits are read-only.
All VBI data registers are double-buffered with the field signals.
This means that data is extracted from the video lines and
appears in the appropriate I2C registers with the next field
transition. They are then static until the next field.
The user should start an I2C read sequence with VS by first
examining the VBI Info register. Then, depending on what data
was detected, the appropriate data registers should be read.
The data registers are filled with decoded VBI data even if their
corresponding detection bits are low; it is likely that bits within
the decoded data stream are wrong.
Notes
•
The closed captioning data (CCAP) is available in the I2C
registers, and is also inserted into the output video data
stream during horizontal blanking.
•
The Gemstar-compatible data is not available in the I2C
registers, and is inserted into the data stream only during
horizontal blanking.
WSSD Wide Screen Signaling Detected, Address 0x90 [0]
Logic 1 for this bit indicates that the data in the WSS1 and
WSS2 registers is valid.
The WSSD bit goes high if the rising edge of the start bit is
detected within a time window, and if the polarity of the parity
bit matches the data transmitted.
EDTVD EDTV Sequence Detected, Address 0x90 [2]
A Logic 1 for this bit indicates that the data in the EDTV1, 2, 3
registers is valid.
The EDTVD bit goes high if the rising edge of the start bit is
detected within a time window, and if the polarity of the parity
bit matches the data transmitted.
Table 139. EDTVD Function
EDTVD
0
1
Description
No WSS detected. Confidence in decoded data is low.
WSS detected. Confidence in decoded data is high.
Description
No EDTV sequence detected. Confidence in
decoded data is low.
EDTV sequence detected. Confidence in
decoded data is high.
CGMSD CGMS-A Sequence Detected, Address 0x90 [3]
Logic 1 for this bit indicates that the data in the CGMS1, 2, 3
registers is valid. The CGMSD bit goes high if a valid CRC
checksum has been calculated from a received CGMS packet.
Table 140. CGMSD Function
CGMSD
0
1
Description
No CGMS transmission detected. Confidence low.
CGMS sequence decoded. Confidence high.
CRC_ENABLE CRC CGMS-A Sequence, Address 0xB2 [2]
For certain video sources, the CRC data bits may have an
invalid format. In such circumstances, the CRC checksum
validation procedure can be disabled. The CGMSD bit goes
high if the rising edge of the start bit is detected within a time
window.
Table 141. CRC_ENABLE Function
CRC_ENABLE
0
Table 137. WSSD Function
WSSD
0
1
Description
No CCAP signals detected. Confidence in
decoded data is low.
CCAP sequence detected. Confidence in
decoded data is high.
1 (default)
Rev. B | Page 51 of 104
Description
No CRC check performed. The CGMSD bit goes
high if the rising edge of the start bit is detected
within a time window.
Use CRC checksum to validate the CGMS-A
sequence. The CGMSD bit goes high for a valid
checksum. ADI recommended setting.
ADV7183A
Wide Screen Signaling Data
EDTV Data Registers
WSS1[7:0], Address 0x91 [7:0],
WSS2[7:0], Address 0x92 [7:0]
EDTV1[7:0], Address 0x93 [7:0],
EDTV2[7:0], Address 0x94 [7:0],
EDTV3[7:0], Address 0x95 [7:0]
Figure 31 shows the bit correspondence between the analog
video waveform and the WSS1/WSS2 registers. WSS2[7:6] are
undetermined and should be masked out by software.
Figure 32 shows the bit correspondence between the analog
video waveform and the EDTV1/EDTV2/EDTV3 registers.
EDTV3[7:6] are undetermined and should be masked out by
software. EDTV3[5] is reserved for future use and, for now, will
contain 0. The three LSBs of the EDTV waveform are currently
not supported.
WSS1[7:0]
0
RUN-IN
SEQUENCE
1
2
3
4
5
WSS2[5:0]
6
7
0
1
2
3
4
5
START
CODE
ACTIVE
VIDEO
11.0µs
04821-031
38.4µs
42.5µs
Figure 31. WSS Data Extraction
Table 142. WSS Access Information
Signal Name
WSS1 [7:0]
WSS2 [5:0]
Register Location
WSS 1 [7:0]
WSS 2 [5:0]
145d
146d
EDTV1[7:0]
0
1
Address
0x91
0x92
EDTV2[7:0]
Register Default Value
Readback only.
Readback only.
EDTV3[5:0]
2
NOT SUPPORTED
4
5
6
7
0
1 2 3 4
5
6 7
0
1 2
3
4
5
04821-032
3
Figure 32. EDTV Data Extraction
Table 143. EDTV Access Information
Signal Name
EDTV1[7:0]
EDTV2[7:0]
EDTV3[7:0]
Register Location
EDTV 1 [7:0]
EDTV 2 [7:0]
EDTV 3 [7:0]
147d
148d
149d
Address
0x93
0x94
0x95
Rev. B | Page 52 of 104
Register Default Value
Readback only.
Readback only.
Readback only.
ADV7183A
CGMS Data Registers
Closed Caption Data Registers
CGMS1[7:0], Address 0x96 [7:0],
CGMS2[7:0], Address 0x97 [7:0],
CGMS3[7:0], Address 0x98 [7:0]
CCAP1[7:0], Address 0x99 [7:0],
CCAP2[7:0], Address 0x9A [7:0]
Figure 34 shows the bit correspondence between the analog
video waveform and the CCAP1/CCAP2 registers.
Figure 33 shows the bit correspondence between the analog
video waveform and the CGMS1/CGMS2/CGMS3 registers.
CGMS3[7:4] are undetermined and should be masked out by
software.
Notes
•
CCAP1[7] contains the parity bit from the first word.
CCAP2[7] contains the parity bit from the second word.
•
Refer to the GDECAD Gemstar Decode Ancillary Data
Format, Address 0x4C [0] section.
WSS1[7:0]
0
1
2
3
4
5
WSS2[5:0]
6
7
0
1
2
3
4
5
START
CODE
RUN-IN
SEQUENCE
ACTIVE
VIDEO
11.0µs
04821-031
38.4µs
42.5µs
Figure 33. CGMS Data Extraction
Table 144. CGMS Access Information
Register Location
CGMS 1 [7:0]
CGMS 2 [7:0]
CGMS 3 [3:0]
150d
151d
152d
10.5 ± 0.25µs
Address
0x96
0x97
0x98
Register Default Value
Readback only.
Readback only.
Readback only.
12.91µs
7 CYCLES
OF 0.5035MHz
(CLOCK RUN-IN)
CCAP1[7:0]
S
T
A
R
T
50 IRE
CCAP2[7:0]
0 1 2 3 4 5 6 7 0 1 2 3 4 5 6 7
P
A
R
I
T
Y
BYTE 0
40 IRE
P
A
R
I
T
Y
BYTE 1
REFERENCE COLOR BURST
(9 CYCLES)
FREQUENCY = FSC = 3.579545MHz
AMPLITUDE = 40 IRE
10.003µs
27.382µs
33.764µs
Figure 34. Closed Caption Data Extraction
Table 145. CCAP Access Information
Signal Name
CCAP1[7:0]
CCAP2[7:0]
Register Location
CCAP 1 [7:0]
CCAP 2 [7:0]
153d
154d
Address
0x99
0x9A
Rev. B | Page 53 of 104
Register Default Value
Readback only.
Readback only.
04821-034
Signal Name
CGMS1[7:0]
CGMS2[7:0]
CGMS3[3:0]
ADV7183A
Letterbox Detection
Incoming video signals may conform to different aspect ratios
(16:9 wide screen of 4:3 standard). For certain transmissions in
the wide screen format, a digital sequence (WSS) is transmitted
with the video signal. If a WSS sequence is provided, the aspect
ratio of the video can be derived from the digitally decoded bits
WSS contains.
to come to a conclusion about the presence of letterbox
type video in software.
LB_LCT[7:0] Letterbox Line Count Top, Address 0x9B [7:0];
LB_LCM[7:0] Letterbox Line Count Mid, Address 0x9C [7:0];
LB_LCB[7:0] Letterbox Line Count Bottom,
Address 0x9D [7:0]
Table 146. LB_LCx Access Information
In the absence of a WSS sequence, letterbox detection may be
used to find wide screen signals. The detection algorithm examines the active video content of lines at the start and end of a
field. If black lines are detected, this may serve as an indication
that the currently shown picture is in wide screen format.
Signal Name
LB_LCT[7:0]
LB_LCM[7:0]
LB_LCB[7:0]
The active video content (luminance magnitude) over a line of
video is summed together. At the end of a line, this accumulated
value is compared with a threshold, and a decision is made as to
whether or not a particular line is black. The threshold value
needed may depend on the type of input signal; some control is
provided via LB_TH[4:0].
LB_TH[4:0] Letterbox Threshold Control, Address 0xDC [4:0]
Table 147. LB_TH Function
Detection at the Start of a Field
The ADV7183A expects a section of at least six consecutive
black lines of video at the top of a field. Once those lines have
been detected, Register LB_LCT[7:0] reports back the number
of black lines that were actually found. By default, the ADV7183A
starts looking for those black lines in sync with the beginning of
active video, for example, straight after the last VBI video line.
LB_SL[3:0] allows the user to set the start of letterbox detection
from the beginning of a frame on a line-by-line basis. The
detection window closes in the middle of the field.
Detection at the End of a Field
The ADV7183A expects at least six continuous lines of black
video at the bottom of a field before reporting back the number
of lines actually found via the LB_LCB[7:0] value. The activity
window for letterbox detection (end of field) starts in the middle of an active field. Its end is programmable via LB_EL[3:0].
LB_TH[4:0]
01100
(default)
01101 to
10000
00000 to
01011
Address
0x9B
0x9C
0x9D
Register Default Value
Readback only.
Readback only.
Readback only.
Description
Default threshold for detection of black lines.
Increase threshold (need larger active video
content before identifying nonblack lines).
Decrease threshold (even small noise levels can
cause the detection of nonblack lines).
LB_SL[3:0] Letterbox Start Line, Address 0xDD [7:4]
Table 148. LB_SL Function
LB_SL[3:0]
0100
(default)
0001, 0010
Description
Letterbox detection is aligned with active video.
Window starts after the EDTV VBI data line. For
example, 0100 = 23/286 (NTSC).
For example, 0101 = 24/287 (NTSC).
LB_EL[3:0] Letterbox End Line, Address 0xDD [3:0]
Table 149. LB_EL Function
LB_EL[3:0]
1101
(default)
0001,0010
Description
Letterbox detection ends with the last active line
of video on a field. For example, 1101 = 262/ 525
(NTSC).
For example, 1100 = 261/524 (NTSC).
Detection at the Midrange
Some transmissions of wide screen video include subtitles
within the lower black box. If the ADV7183A finds at least two
black lines followed by some more nonblack video, for example,
the subtitle, and finally followed by the remainder of the bottom
black block, it reports back a midcount via LB_LCM[7:0]. In
cases where no subtitles are found, LB_LCM[7:0] reports the
same number as LB_LCB[7:0].
Notes
•
There is a 2-field delay in the reporting of any line count
parameters.
•
There is no “letterbox detected” bit. The user is asked to
read the LB_LCT[7:0] and LB_LCB[7:0] register values and
Gemstar Data Recovery
The Gemstar-compatible data recovery block (GSCD) supports
1× and 2× data transmissions. In addition, it can serve as a
closed caption decoder. Gemstar-compatible data transmissions
can occur only in NTSC. Closed caption data can be decoded in
both PAL and NTSC.
The block is configured via I2C in the following ways:
•
GDECEL[15:0] allow data recovery on selected video lines
on even fields to be enabled and disabled.
•
GDECOL[15:0] enable the data recovery on selected lines
for odd fields.
Rev. B | Page 54 of 104
ADV7183A
Entries within the packet are as follows:
GDECAD configures the way in which data is embedded
in the video data stream.
The recovered data is not available through I2C, but is being
inserted into the horizontal blanking period of an ITU-R
BT656-compatible data stream. The data format is intended to
comply with the recommendation by the International Telecommunications Union, ITU-R BT.1364. See Figure 35. For
more information, see the ITU website at www.itu.ch
•
Fixed preamble sequence of 0x00, 0xFF, 0xFF.
•
Data identification word (DID). The value for the DID
marking a Gemstar or CCAP data packet is 0x140 (10-bit
value).
•
Secondary data identification word (SDID), which contains
information about the video line from which data was
retrieved, whether the Gemstar transmission was of 1× or
2× format, and whether it was retrieved from an even or
odd field.
•
Data count byte, giving the number of user data-words that
follow.
•
User data section.
•
Optional padding to ensure that the length of the user
data-word section of a packet is a multiple of four bytes.
(Requirement as set in ITU-R BT.1364.)
•
Checksum byte.
The format of the data packet depends on the following criteria:
•
Transmission is 1× or 2×.
•
Data is output in 8-bit or 4-bit format (see the description
of the GDECAD Gemstar Decode Ancillary Data Format,
Address 0x4C [0] bit).
•
Data is Closed Caption (CCAP) or Gemstar-compatible.
Data packets are output if the corresponding enable bit is set
(see the GDECEL and GDECOL descriptions), and if the
decoder detects the presence of data. This means that for video
lines where no data has been decoded, no data packet is output
even if the corresponding line enable bit is set.
Table 150 lists the values within a generic data packet that is
output by the ADV7183A in 8-bit format. In 8-bit systems,
Bits D1 and D0 in the data packets are disregarded.
Each data packet starts immediately after the EAV code of the
preceding line. See Figure 35 and Table 150, which show the
overall structure of the data packet.
DATA IDENTIFICATION
00
FF
FF
DID
SECONDARY DATA IDENTIFICATION
SDID
DATA
COUNT
PREAMBLE FOR ANCILLARY DATA
OPTIONAL PADDING
BYTES
USER DATA
CHECK
SUM
04821-035
•
USER DATA (4 OR 8 WORDS)
Figure 35. Gemstar and CCAP Embedded Data Packet (Generic)
Table 150. Generic Data Output Packet
Byte
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
D[9]
0
1
1
0
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!CS[8]
D[8]
0
1
1
1
EP
EP
EP
EP
EP
EP
EP
EP
EP
EP
CS[8]
D[7]
0
1
1
0
EF
0
0
0
0
0
0
0
0
0
CS[7]
D[6]
0
1
1
1
2X
0
0
0
0
0
0
0
0
0
CS[6]
D[5]
0
1
1
0
0
CS[5]
D[4]
0
1
1
0
D[3]
0
1
1
0
line[3:0]
0
DC[1]
word1[7:4]
word1[3:0]
word2[7:4]
word2[3:0]
word3[7:4]
word3[3:0]
word4[7:4]
word4[3:0]
CS[4]
CS[3]
Rev. B | Page 55 of 104
D[2]
0
1
1
0
DC[0]
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
0
0
0
0
0
D[0]
0
1
1
0
0
0
0
0
0
0
0
0
0
0
0
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count (DC)
User data-words
User data-words
User data-words
User data-words
User data-words
User data-words
User data-words
User data-words
Checksum
ADV7183A
Table 151. Data Byte Allocation
Raw Information Bytes
Retrieved from the Video Line
4
4
2
2
2×
1
1
0
0
GDECAD
0
1
0
1
User Data-Words
(Including Padding)
8
4
4
4
DC[1:0]
10
01
01
01
transmitted as four half bytes). Padding bytes are then
added where necessary.
Notes
•
DID. The data identification value is 0x140 (10-bit value).
Care has been taken that in 8-bit systems, the 2 LSBs do
not carry vital information.
•
EP and !EP. The EP bit is set to ensure even parity on the
data-word D[8:0]. Even parity means there will always be
an even number of 1s within the D[8:0] bit arrangement.
This includes the EP bit. !EP describes the logic inverse of
EP and is output on D[9]. The !EP is output to ensure that
the reserved codes of 00 and FF cannot happen.
•
EF. Even field identifier. EF = 1 indicates that the data was
recovered from a video line on an even field.
•
2X. This bit indicates whether the data sliced was in
Gemstar 1× or 2× format. A high indicates 2× format.
•
line[3:0]. This entry provides a code that is unique for each
of the possible 16 source lines of video from which
Gemstar data may have been retrieved. Refer to Table 163
and Table 164.
•
DC[1:0]. Data count value. The number of user data-words
(UDW) in the packet divided by 4. The number of user
data-words in any packet must be an integral number of 4.
Padding is required at the end, if necessary. (Requirement
as set in ITU-R BT.1364.) See Table 151.
•
Padding Bytes
0
0
0
2
•
CS[8:2]. The checksum is provided to determine the
integrity of the ancillary data packet. It is calculated by
summing up D[8:2] of DID, SDID, the Data Count byte,
and all UDWs, and ignoring any overflow during the
summation. Since all data bytes that are used to calculate
the checksum have their 2 LSBs set to 0, the CS[1:0] bits
are also always 0.
!CS[8] describes the logic inversion of CS[8]. The value
!CS[8] is included in the checksum entry of the data packet
to ensure that the reserved values of 0x00 and 0xFF do not
occur.
Table 152 to Table 157 outline the possible data packages.
Gemstar 2× Format, Half-Byte Output Mode
The 2X bit determines whether the raw information
retrieved from the video line was 2 or 4 bytes. The state of
the GDECAD bit affects whether the bytes are transmitted
straight (that is, two bytes transmitted as two bytes) or
whether they are split into nibbles (that is, two bytes
Half-byte output mode is selected by setting CDECAD = 0; fullbyte output mode is selected by setting CDECAD = 1. See the
GDECAD Gemstar Decode Ancillary Data Format,
Address 0x4C [0] section.
Gemstar 1× Format
Half-byte output mode is selected by setting CDECAD = 0, fullbyte output mode is selected by setting CDECAD = 1. See the
GDECAD Gemstar Decode Ancillary Data Format,
Address 0x4C [0] section.
Rev. B | Page 56 of 104
ADV7183A
Table 152. Gemstar 2× Data, Half-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
D[9]
0
1
1
0
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!EP
!CS[8]
D[8]
0
1
1
1
EP
EP
EP
EP
EP
EP
EP
EP
EP
EP
CS[8]
D[7]
0
1
1
0
EF
0
0
0
0
0
0
0
0
0
CS[7]
D[6]
0
1
1
1
1
0
0
0
0
0
0
0
0
0
CS[6]
D[5]
0
1
1
0
0
CS[5]
D[4]
0
1
1
0
D[3]
0
1
1
0
line[3:0]
0
1
Gemstar word1[7:4]
Gemstar word1[3:0]
Gemstar word2[7:4]
Gemstar word2[3:0]
Gemstar word3[7:4]
Gemstar word3[3:0]
Gemstar word4[7:4]
Gemstar word4[3:0]
CS[4]
CS[3]
D[2]
0
1
1
0
0
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
User data-words
User data-words
User data-words
User data-words
User data-words
User data-words
Checksum
Table 153. Gemstar 2× Data, Full-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
D[8]
0
1
1
1
EP
EP
D[7]
0
1
1
0
EF
0
!CS[8]
CS[8]
CS[7]
D[6]
D[5]
0
0
1
1
1
1
1
0
1
0
0
Gemstar word1[7:0]
Gemstar word2[7:0]
Gemstar word3[7:0]
Gemstar word4[7:0]
CS[6]
CS[5]
D[4]
D[3]
0
0
1
1
1
1
0
0
line[3:0]
0
0
D[2]
0
1
1
0
CS[4]
CS[2]
CS[3]
1
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
User data-words
User data-words
Checksum
Table 154. Gemstar 1× Data, Half-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
!EP
!EP
!EP
!EP
!CS[8]
D[8]
0
1
1
1
EP
EP
EP
EP
EP
EP
CS[8]
D[7]
0
1
1
0
EF
0
0
0
0
0
CS[7]
D[6]
0
1
1
1
0
0
0
0
0
0
CS[6]
D[5]
0
1
1
0
0
CS[5]
D[4]
0
1
1
0
D[3]
0
1
1
0
line[3:0]
0
0
Gemstar word1[7:4]
Gemstar word1[3:0]
Gemstar word2[7:4]
Gemstar word2[3:0]
CS[4]
CS[3]
Rev. B | Page 57 of 104
D[2]
0
1
1
0
1
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
User data-words
User data-words
Checksum
ADV7183A
Table 155. Gemstar 1× Data, Full-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
D[8]
0
1
1
1
EP
EP
D[7]
0
1
1
0
EF
0
1
1
!CS[8]
0
0
CS[8]
0
0
CS[7]
D[6]
D[5]
0
0
1
1
1
1
1
0
0
0
0
Gemstar word1[7:0]
Gemstar word2[7:0]
0
0
0
0
CS[6]
CS[5]
D[4]
0
1
1
0
0
D[3]
0
1
1
0
line[3:0]
0
0
0
CS[4]
D[2]
0
1
1
0
1
0
0
CS[3]
0
0
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
UDW padding 0x200
UDW padding 0x200
Checksum
Table 156. NTSC CCAP Data, Half-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
!EP
!EP
!EP
!EP
!CS[8]
D[8]
0
1
1
1
EP
EP
EP
EP
EP
EP
CS[8]
D[7]
0
1
1
0
EF
0
0
0
0
0
CS[7]
D[6]
0
1
1
1
0
0
0
0
0
0
CS[6]
D[5]
0
1
1
0
1
0
CS[5]
D[4]
D[3]
0
0
1
1
1
1
0
0
0
1
0
0
CCAP word1[7:4]
CCAP word1[3:0]
CCAP word2[7:4]
CCAP word2[3:0]
CS[4]
CS[3]
D[2]
0
1
1
0
1
1
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
User data-words
User data-words
Checksum
Table 157. NTSC CCAP Data, Full-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
D[8]
0
1
1
1
EP
EP
D[7]
0
1
1
0
EF
0
1
1
!CS[8]
0
0
CS[8]
0
0
CS[7]
D[6]
D[5]
0
0
1
1
1
1
1
0
0
1
0
0
CCAP word1[7:0]
CCAP word2[7:0]
0
0
0
0
CS[6]
CS[5]
D[4]
0
1
1
0
0
0
D[3]
0
1
1
0
1
0
D[2]
0
1
1
0
1
1
0
0
CS[4]
0
0
CS[3]
0
0
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
UDW padding 0x200
UDW padding 0x200
Checksum
NTSC CCAP Data
Notes
Half-byte output mode is selected by setting CDECAD = 0, the
full-byte mode is enabled by CDECAD = 1. See the GDECAD
Gemstar Decode Ancillary Data Format, Address 0x4C [0]. The
data packet formats are shown in Table 156 and Table 157.
•
Only closed caption data from the SDP core can be
embedded in the output data stream.
•
NTSC closed caption data is sliced on Line 21d on even
and odd fields. The corresponding enable bit has to be set
high. See the GDECEL[15:0] Gemstar Decoding Even
Lines, Address 0x48 [7:0]; Address 0x49 [7:0] and
GDECOL[15:0] Gemstar Decoding Odd Lines,
Address 0x4A [7:0]; Address 0x4B [7:0] sections.
Rev. B | Page 58 of 104
ADV7183A
PAL CCAP Data
Notes
Half-Byte output mode is selected by setting CDECAD = 0, fullbyte output mode is selected by setting CDECAD = 1. See the
GDECAD Gemstar Decode Ancillary Data Format,
Address 0x4C [0] section. Table 158 and Table 159 list the bytes
of the data packet.
•
PAL closed caption data is sliced from Lines 22 and 335.
The corresponding enable bits have to be set.
•
See the GDECEL[15:0] Gemstar Decoding Even Lines,
Address 0x48 [7:0]; Address 0x49 [7:0] and GDECOL[15:0]
Gemstar Decoding Odd Lines, Address 0x4A [7:0];
Address 0x4B [7:0] sections.
Table 158. PAL CCAP Data, Half-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
!EP
!EP
!EP
!EP
!CS[8]
D[8]
0
1
1
1
EP
EP
EP
EP
EP
EP
CS[8]
D[7]
0
1
1
0
EF
0
0
0
0
0
CS[7]
D[6]
0
1
1
1
0
0
0
0
0
0
CS[6]
D[5]
0
1
1
0
1
0
CS[5]
D[4]
D[3]
0
0
1
1
1
1
0
0
0
1
0
0
CCAP word1[7:4]
CCAP word1[3:0]
CCAP word2[7:4]
CCAP word2[3:0]
CS[4]
CS[3]
D[2]
0
1
1
0
0
1
CS[2]
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data count
User data-words
User data-words
User data-words
User data-words
Checksum
Table 159. PAL CCAP Data, Full-Byte Mode
Byte
0
1
2
3
4
5
6
7
8
9
10
D[9]
0
1
1
0
!EP
!EP
D[8]
0
1
1
1
EP
EP
D[7]
0
1
1
0
EF
0
1
1
!CS[8]
0
0
CS[8]
0
0
CS[7]
D[6]
D[5]
0
0
1
1
1
1
1
0
0
1
0
0
CCAP word1[7:0]
CCAP word2[7:0]
0
0
0
0
CS[6]
CS[5]
D[4]
0
1
1
0
0
0
D[3]
0
1
1
0
1
0
D[2]
0
1
1
0
0
1
0
0
CS[4]
0
0
CS[3]
0
0
CS[2]
Rev. B | Page 59 of 104
D[1]
0
1
1
0
0
0
0
0
0
0
CS[1]
D[0]
0
1
1
0
0
0
0
0
0
0
CS[0]
Description
Fixed preamble
Fixed preamble
Fixed preamble
DID
SDID
Data Count
User data-words
User data-words
UDW padding 0x200
UDW padding 0x200
Checksum
ADV7183A
GDECEL[15:0] Gemstar Decoding Even Lines,
Address 0x48 [7:0]; Address 0x49 [7:0]
GDECAD Gemstar Decode Ancillary Data Format,
Address 0x4C [0]
The 16 bits of the GDECEL[15:0] are interpreted as a collection
of 16 individual line decode enable signals. Each bit refers to a
line of video in an even field. Setting the bit enables the decoder
block trying to find Gemstar or closed caption-compatible data
on that particular line. Setting the bit to 0 prevents the decoder
from trying to retrieve data. See Table 163 and Table 164.
The decoded data from Gemstar-compatible transmissions or
closed caption is inserted into the horizontal blanking period of
the respective line of video. There is a potential problem if the
retrieved data bytes have the value 0x00 or 0xFF. In an ITU-R
BT.656-compatible data stream, those values are reserved and
used only to form a fixed preamble.
Notes
The GDECAD bit allows the data to be inserted into the
horizontal blanking period in two ways:
•
•
To retrieve closed caption data services on NTSC
(Line 284), GDECEL[11] must be set.
•
Insert all data straight into the data stream, even the
reserved values of 0x00 and 0xFF, if they occur. This may
violate the output data format specification ITU-R BT.1364.
•
Split all data into nibbles and insert the half-bytes over
double the number of cycles in a 4-bit format.
To retrieve closed caption data services on PAL (Line 335),
GDECEL[14] must be set.
Table 160. GDECEL Function
GDECEL[15:0]
0x0000
(default)
Description
Do not attempt to decode Gemstar-compatible
data or CCAP on any line (even field).
GDECOL[15:0] Gemstar Decoding Odd Lines,
Address 0x4A [7:0]; Address 0x4B [7:0]
Table 162. GDECAD Function
GDECAD
0 (default)
1
The 16 bits of the GDECOL[15:0] form a collection of 16
individual line decode enable signals. See Table 163 and
Table 164.
Notes
•
To retrieve closed caption data services on NTSC (Line 21),
GDECOL[11] must be set.
•
To retrieve closed caption data services on PAL (Line 22),
GDECOL[14] must be set.
Table 161. GDECOL Function
GDECOL[15:0]
0x0000 (default)
Description
Do not attempt to decode Gemstarcompatible data or CCAP on any line (odd
field).
Rev. B | Page 60 of 104
Description
Split data into half-bytes and insert.
Output data straight in 8-bit format.
ADV7183A
Table 163. NTSC Line Enable Bits and Corresponding
Line Numbering
line[3:0]
0
1
2
3
4
5
6
7
8
9
10
11
Line Number
(ITU-R BT.470)
10
11
12
13
14
15
16
17
18
19
20
21
Enable Bit
GDECOL[0]
GDECOL[1]
GDECOL[2]
GDECOL[3]
GDECOL[4]
GDECOL[5]
GDECOL[6]
GDECOL[7]
GDECOL[8]
GDECOL[9]
GDECOL[10]
GDECOL[11]
12
13
14
15
0
1
2
3
4
5
6
7
8
9
10
11
22
23
24
25
273 (10)
274 (11)
275 (12)
276 (13)
277 (14)
278 (15)
279 (16)
280 (17)
281 (18)
282 (19)
283 (20)
284 (21)
GDECOL[12]
GDECOL[13]
GDECOL[14]
GDECOL[15]
GDECEL[0]
GDECEL[1]
GDECEL[2]
GDECEL[3]
GDECEL[4]
GDECEL[5]
GDECEL[6]
GDECEL[7]
GDECEL[8]
GDECEL[9]
GDECEL[10]
GDECEL[11]
12
13
14
15
285 (22)
286 (23)
287 (24)
288 (25)
GDECEL[12]
GDECEL[13]
GDECEL[14]
GDECEL[15]
Table 164. PAL Line Enable Bits and Corresponding
Line Numbering
Comment
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar or
closed caption
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar
Gemstar or
closed caption
Gemstar
Gemstar
Gemstar
Gemstar
line[3:0]
12
13
14
15
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
0
1
2
3
4
5
6
7
8
9
10
11
Rev. B | Page 61 of 104
Line Number
(ITU-R BT.470)
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
321 (8)
322 (9)
323 (10)
324 (11)
325 (12)
326 (13)
327 (14)
328 (15)
329 (16)
330 (17)
331 (18)
332 (19)
333 (20)
334 (21)
335 (22)
336 (23)
Enable Bit
GDECOL[0]
GDECOL[1]
GDECOL[2]
GDECOL[3]
GDECOL[4]
GDECOL[5]
GDECOL[6]
GDECOL[7]
GDECOL[8]
GDECOL[9]
GDECOL[10]
GDECOL[11]
GDECOL[12]
GDECOL[13]
GDECOL[14]
GDECOL[15]
GDECEL[0]
GDECEL[1]
GDECEL[2]
GDECEL[3]
GDECEL[4]
GDECEL[5]
GDECEL[6]
GDECEL[7]
GDECEL[8]
GDECEL[9]
GDECEL[10]
GDECEL[11]
GDECEL[12]
GDECEL[13]
GDECEL[14]
GDECEL[15]
Comment
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Closed caption
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Not valid
Closed caption
Not valid
ADV7183A
PIXEL PORT CONFIGURATION
The ADV7183A has a very flexible pixel port that can be configured in a variety of formats to accommodate downstream
ICs. Table 167 and Table 168 summarize the various functions
that the ADV7183A’s pins can have in different modes of
operation.
The ordering of components, for example Cr vs. Cb, CHA/B/C)
can be changed. Refer to the SWPC Swap Pixel Cr/Cb, Address
0x27 [7] section. Table 167 indicates the default positions for
the Cr/Cb components.
OF_SEL[3:0] Output Format Selection, Address 0x03 [5:2]
There are several modes in which the ADV7183A pixel port
can be configured. These modes are under the control of
OF_SEL[3:0]. See Table 168 for details.
The default LLC frequency output on the LLC1 pin is approximately 27 MHz. For modes that operate with a nominal data
rate of 13.5 MHz (0001, 0010), the clock frequency on the LLC1
pin stays at the higher rate of 27 MHz. For information on
outputting the nominal 13.5 MHz clock on the LLC1 pin,
see the LLC1 Output Selection, LLC_PAD_SEL[2:0],
Address 0x8F [6:4] section.
SWPC Swap Pixel Cr/Cb, Address 0x27 [7]
This bit allows Cr and Cb samples to be swapped.
Table 165. SWPC Function
SWPC
0 (default)
1
Description
No swapping.
Swap Cr and Cb values.
LLC1 Output Selection, LLC_PAD_SEL[2:0],
Address 0x8F [6:4]
The following I2C write allows the user to select between the
LLC1 (nominally at 27 MHz) and LLC2 (nominally at 13.5 MHz).
The LLC2 signal is useful for LLC2-compatible wide bus
(16-bit) output modes. See OF_SEL[3:0] Output Format
Selection, Address 0x03 [5:2] for additional information. The
LLC2 signal and data on the data bus are synchronized. By
default, the rising edge of LLC1/LLC2 is aligned with the Y
data; the falling edge occurs when the data bus holds C data.
The polarity of the clock, and therefore the Y/C assignments to
the clock edges, can be altered by using the Polarity LLC pin.
Table 166. LLC_PAD_SEL Function
LLC_PAD_SEL[2:0]
000 (default)
101
Description
Output nominal 27 MHz LLC on LLC1 pin.
Output nominal 13.5 MHz LLC on LLC1 pin.
Table 167. P15–P0 Input Pin Mapping
Format and Mode
Video Out, 8-Bit, 4:2:2
Video Out, 16-Bit, 4:2:2
15
14
13
12
11
YCrCb[7:0]OUT
Y[7:0]OUT
Data Port Pins P[15:0]
10
9
8
7
6
5
4
3
2
CrCb[7:0] OUT
Table 168. Standard Definition Pixel Port Modes
OF_SEL[3:0]
0010
0011 (default)
0110-1111
Format
16-Bit @ LLC2 4:2:2
8-Bit @ LLC1 4:2:2
Reserved
P[15:8]
Y[7:0]
YCrCb[7:0]
Rev. B | Page 62 of 104
P[15: 0]
P[7: 0]
CrCb[7:0]
Three-State
Reserved. Do not use.
1
0
ADV7183A
MPU PORT DESCRIPTION
address. The R/W bit determines the direction of the data.
Logic 0 on the LSB of the first byte means the master will write
information to the peripheral. Logic 1 on the LSB of the first
byte means the master will read information from the
peripheral.
The ADV7183A supports a 2-wire (I2C-compatible) serial interface. Two inputs, serial data (SDA) and serial clock (SCLK),
carry information between the ADV7183A and the system I2C
master controller. Each slave device is recognized by a unique
address. The ADV7183A’s I2C port allows the user to set up and
configure the decoder and to read back captured VBI data. The
ADV7183A has four possible slave addresses for both read and
write operations, depending on the logic level on the ALSB pin.
These four unique addresses are shown in Table 169. The
ADV7183A’s ALSB pin controls Bit 1 of the slave address. By
altering the ALSB, it is possible to control two ADV7183As in
an application without having a conflict with the same slave
address. The LSB (Bit 0) sets either a read or write operation.
Logic 1 corresponds to a read operation; Logic 0 corresponds
to a write operation.
The ADV7183A acts as a standard slave device on the bus. The
data on the SDA pin is eight bits long, supporting the 7-bit
addresses plus the R/W bit. The ADV7183A has 196 subaddresses to enable access to the internal registers. It interprets the
first byte as the device address and the second byte as the starting
subaddress. The subaddresses auto-increment, allowing data to
be written to or read from the starting subaddress. A data
transfer is always terminated by a stop condition. The user can
also access any unique subaddress register on a one-by-one
basis without updating all the registers.
Table 169. I2C Address for ADV7183A
R/W
0
1
0
1
Stop and start conditions can be detected at any stage during the
data transfer. If these conditions are asserted out of sequence with
normal read and write operations, they cause an immediate
jump to the idle condition. During a given SCLK high period,
the user should issue only one start condition, one stop condition,
or a single stop condition followed by a single start condition. If
an invalid subaddress is issued by the user, the ADV7183A
cannot issue an acknowledge and returns to the idle condition.
Slave Address
0x40
0x41
0x42
0x43
To control the device on the bus, a specific protocol must be
followed. First, the master initiates a data transfer by establishing a start condition, which is defined by a high-to-low
transition on SDA while SCLK remains high. This indicates that
an address/data stream will follow. All peripherals respond to
the start condition and shift the next eight bits (7-bit address +
R/W bit). The bits are transferred from MSB down to LSB. The
peripheral that recognizes the transmitted address responds by
pulling the data line low during the ninth clock pulse; this is
known as an acknowledge bit. All other devices withdraw from
the bus at this point and maintain an idle condition. The idle
condition is where the device monitors the SDA and SCLK
lines, waiting for the start condition and the correct transmitted
If in auto-increment mode the user exceeds the highest
subaddress, the following action is taken:
1.
In read mode, the highest subaddress register contents
continue to be output until the master device issues a noacknowledge. This indicates the end of a read. A noacknowledge condition is where the SDA line is not pulled
low on the ninth pulse.
2.
In write mode, the data for the invalid byte is not loaded
into any subaddress register, a no acknowledge is issued by
the ADV7183A, and the part returns to the idle condition.
SDATA
SCLOCK
S
1–7
8
9
1–7
8
9
START ADDR R/W ACK SUBADDRESS ACK
1–7
DATA
8
9
P
ACK
STOP
04821-036
Figure 36. Bus Data Transfer
WRITE
SEQUENCE
S SLAVE ADDR A(S)
SUB ADDR
A(S)
DATA
LSB = 0
READ
SEQUENCE
S SLAVE ADDR A(S)
S = START BIT
P = STOP BIT
A(S)
DATA
A(S) P
LSB = 1
SUB ADDR
A(S) S
SLAVE ADDR A(S)
A(S) = ACKNOWLEDGE BY SLAVE
A(M) = ACKNOWLEDGE BY MASTER
DATA
A(M)
A(S) = NO-ACKNOWLEDGE BY SLAVE
A(M) = NO-ACKNOWLEDGE BY MASTER
Figure 37: Read and Write Sequence
Rev. B | Page 63 of 104
DATA
A(M) P
04821-037
ALSB
0
0
1
1
ADV7183A
REGISTER ACCESSES
I2C SEQUENCER
The MPU can write to or read from all of the ADV7183A’s
registers, except those registers that are read-only or write-only.
The Subaddress register determines which register the next read
or write operation accesses. All communications with the part
through the bus start with an access to the Subaddress register.
Then, a read/write operation is performed from/to the target
address, which then increments to the next address until a stop
command on the bus is performed.
An I2C sequencer is employed in cases where a parameter
exceeds eight bits, and is therefore distributed over two or more
I2C registers, for example, HSB [11:0].
REGISTER PROGRAMMING
The following section describes each register in terms of its
configuration. The Communications register is an 8-bit, writeonly register. After the part has been accessed over the bus and
a read/write operation is selected, the subaddress is set up. The
Subaddress register determines to/from which register the
operation takes place. Table 170 lists the various operations
under the control of the Subaddress register for the control
port.
Register Select (SR7–SR0)
When such a parameter is changed using two or more I2C write
operations, the parameter may hold an invalid value for the
time between the first I2C finishing and the last I2C being
completed. In other words, the top bits of the parameter may
already hold the new value while the remaining bits of the
parameter still hold the previous value.
To avoid this problem, the I2C sequencer holds the already
updated bits of the parameter in local memory; all bits of the
parameter are updated together once the last register write
operation has completed.
The correct operation of the I2C sequencer relies on the
following:
•
All I2C registers for the parameter in question must be
written to in order of ascending addresses, for example, for
HSB[10:0], write to Address 0x34 first, followed by 0x35.
•
No other I2C taking place between the two (or more) I2C
writes for the sequence, for example, for HSB[10:0], write
to Address 0x34 first, immediately followed by 0x35.
These bits are set up to point to the required starting address.
Rev. B | Page 64 of 104
ADV7183A
I2C CONTROL REGISTER MAP
Table 170. Control Port Register Map Details
Register Name
Input Control
Video Selection
Reserved
Output Control
Extended Output Control
Reserved
Reserved
Autodetect Enable
Contrast
Reserved
Brightness
Hue
Default Value Y
Default Value C
ADI Control
Power Management
Status 1
Ident
Status 2
Status 3
Analog Clamp Control
Digital Clamp Control 1
Reserved
Shaping Filter Control
Shaping Filter Control 2
Comb Filter Control
Reserved
Pixel Delay Control
Reserved
Misc Gain Control
AGC Mode Control
Chroma Gain Control 1
Chroma Gain Control 2
Luma Gain Control 1
Luma Gain Control 2
VSync Field Control 1
VSync Field Control 2
VSync Field Control 3
HSync Position Control 1
HSync Position Control 2
HSync Position Control 3
Polarity
NTSC Comb Control
PAL Comb Control
ADC Control
Reserved
Manual Window Control
Reserved
Reset Value
0000 0000
1100 1000
0000 0100
0000 1100
0101 0101
0000 0000
0000 0010
0111 1111
1000 0000
1000 0000
0000 0000
0000 0000
0011 0110
0111 1100
0000 0101
0000 0000
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
0001 0010
0100 xxxx
xxxx xxxx
0000 0001
1001 0011
1111 0001
xxxx xxxx
0101 1000
xxxx xxxx
1110 0011
1010 1110
1111 0100
0000 0000
1111 xxxx
xxxx xxxx
0001 0010
0100 0001
1000 0100
0000 0000
0000 0010
0000 0000
0000 0001
1000 0000
1100 0000
0001 0000
xxxx xxxx
0100 0011
0101 0000
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
r
r
r
r
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Subaddress
Dec
Hex
0
00
1
01
2
02
3
03
4
04
5
05
6
06
7
07
8
08
9
09
10
0A
11
0B
12
0C
13
0D
14
0E
15
0F
16
10
17
11
18
12
19
13
20
14
21
15
22
16
23
17
24
18
25
19
26–38
1A–26
39
27
40
28–2A
43
2B
44
2C
45
2D
46
2E
47
2F
48
30
49
31
50
32
51
33
52
34
53
35
54
36
55
37
56
38
57
39
58
3A
59–60
3B–3C
61
3D
62–70
3E–47
Register Name
Gemstar Ctrl 1
Gemstar Ctrl 2
Gemstar Ctrl 3
Gemstar Ctrl 4
GemStar Ctrl 5
CTI DNR Ctrl 1
CTI DNR Ctrl 2
Reserved
CTI DNR Ctrl 4
Lock Count
Reserved
Free Run Line Length 1
Free Run Line Length 2
VBI Info
WSS 1
WSS 2
EDTV 1
EDTV 2
EDTV 3
CGMS 1
CGMS 2
CGMS 3
CCAP 1
CCAP 2
Letterbox 1
Letterbox 2
Letterbox 3
Reserved
CRC Enable
Reserved
ADC Switch 1
ADC Switch 2
Reserved
Letterbox Control 1
Letterbox Control 2
Reserved
Reserved
Reserved
SD Offset Cb
SD Offset Cr
SD Saturation Cb
SD Saturation Cr
NTSC V Bit Begin
NTSC V Bit End
NTSC F Bit Toggle
PAL V Bit Begin
PAL V Bit End
PAL F Bit Toggle
Rev. B | Page 65 of 104
Reset Value
00000000
0000 0000
0000 0000
0000 0000
xxxx xxx0
1110 1111
0000 1000
xxxx xxxx
0000 1000
1010 0100
xxxx xxxx
0000 0000
0000 0000
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
0001 1100
xxxx xxxx
xxxx xxxx
0xxx xxxx
xxxx xxxx
1010 1100
0100 1100
0000 0000
0000 0000
0001 0100
1000 0000
1000 0000
1000 0000
1000 0000
0010 0101
0000 0100
0110 0011
0110 0101
0001 0100
0110 0011
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
w
w
r
r
r
r
r
r
r
r
r
r
r
r
r
r
rw
w
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Subaddress
Dec
Hex
72
48
73
49
74
4A
75
4B
76
4C
77
4D
78
4E
79
4F
80
50
81
51
82–142
52–8E
143
8F
144
90
144
90
145
91
146
92
147
93
148
94
149
95
150
96
151
97
152
98
153
99
154
9A
155
9B
156
9C
157
9D
158–177 9E–B1
178
B2
179–194 B2–C2
195
C3
196
C4
197–219 C5–DB
220
DC
221
DD
222
DE
223
DF
224
E0
225
E1
226
E2
227
E3
228
E4
225
E5
226
E6
227
E7
225
E8
226
E9
227
EA
ADV7183A
Table 171. Control Port Register Map Bit Details
Register
Name
Input Control
Video
Selection
Reserved
Output
Control
Extended
Output
Control
Reserved
Reserved
Autodetect
Enable
Contrast
Reserved
Brightness
Hue
Default Value
Y
Default Value
C
ADI Control
Power
Management
Status 1
Ident
Status 2
Status 3
Analog Clamp
Control
Digital Clamp
Control 1
Reserved
Shaping Filter
Control
Shaping Filter
Control 2
Comb Filter
Control
Reserved
Pixel Delay
Control
Reserved
Misc Gain
Control
AGC Mode
Control
Chroma Gain
Control 1
Chroma Gain
Control 2
Luma Gain
Control 1
Luma Gain
Control 2
VSync Field
Control 1
VSync Field
Control 2
VSync Field
Control 3
HSync
Position
Control 1
Bit 7
VID_SEL.3
Bit 6
VID_SEL.2
ENHSPLL
Bit 5
VID_SEL.1
BETACAM
Bit 4
VID_SEL.0
Bit 3
INSEL.3
ENVSPROC
Bit 2
INSEL.2
VBI_EN
TOD
OF_SEL.3
OF_SEL.2
OF_SEL.1
OF_SEL.0
DR_STR.1
DR_STR.0
TIM_OE
BL_C_VBI
EN_SFL_PI
RANGE
BT656-4
Bit 1
INSEL.1
Bit 0
INSEL.0
SD_DUP_AV
AD_SEC525_EN
AD_SECAM_EN
AD_N443_EN
AD_P60_EN
AD_PALN_EN
AD_PALM_EN
AD_NTSC_EN
AD_PAL_EN
CON.7
CON.6
CON.5
CON.4
CON.3
CON.2
CON.1
CON.0
BRI.7
HUE.7
DEF_Y.5
BRI.6
HUE.6
DEF_Y.4
BRI.5
HUE.5
DEF_Y.3
BRI.4
HUE.4
DEF_Y.2
BRI.3
HUE.3
DEF_Y.1
BRI.2
HUE.2
DEF_Y.0
BRI.1
HUE.1
DEF_VAL_AUTO_EN
BRI.0
HUE.0
DEF_VAL_EN
DEF_C.7
DEF_C.6
DEF_C.5
DEF_C.4
DEF_C.3
DEF_C.2
DEF_C.1
DEF_C.0
DR_STR_C.1
DR_STR_C.0
PDBP
DR_STR_S.1
DR_STR_S.0
AD_RESULT.0
IDENT.4
LL NSTD
FREE_RUN_ACT
CCLEN
FOLLOW_PW
IDENT.3
MV AGC DET
FSC_LOCK
IDENT.2
MV PS DET
LOST_LOCK
IDENT.1
MVCS T3
IN_LOCK
IDENT.0
MVCS DET
INST_HLOCK
YSFM.4
YSFM.3
YSFM.2
YSFM.1
YSFM.0
WYSFM.4
WYSFM.3
WYSFM.2
WYSFM.1
WYSFM.0
NSFSEL.1
NSFSEL.0
PSFSEL.1
PSFSEL.0
LTA.1
LTA.0
TRI_LLC
PWRDN
COL_KILL
IDENT.7
AD_RESULT.2
IDENT.6
PAL SW LOCK
INTERLACE
AD_RESULT.1
IDENT.5
FSC NSTD
STD FLD LEN
DCT.1
DCT.0
CSFM.1
CSFM.0
CSFM.2
WYSFMOVR
SWPC
AUTO_PDC_EN
CTA.2
CTA.1
CTA.0
CKE
LAGC.2
CAGT.1
CAGT.0
CMG.7
CMG.6
LAGT.1
LGAT.0
LMG.7
LMG.6
VSBHO
VSBHE
VSEHO
VSEHE
HSB.10
PW_UPD
LAGC.1
CMG.5
LMG.5
HSB.9
LAGC.0
CAGC.1
CAGC.0
CMG.11
CMG.10
CMG.9
CMG.8
CMG.3
CMG.2
CMG.1
CMG.0
LMG.11
LMG.10
LMG.9
LMG.8
LMG.4
LMG.3
LMG.2
LMG.1
LMG.0
NEWAVMODE
HVSTIM
HSE.10
HSE.9
HSE.8
CMG.4
HSB.8
Rev. B | Page 66 of 104
ADV7183A
Register
Name
HSync
Position
Control 2
HSync
Position
Control 3
Polarity
NTSC Comb
Control
PAL Comb
Control
ADC Control
Reserved
Manual
Window
Control
Reserved
Gemstar Ctrl 1
Gemstar Ctrl 2
Gemstar Ctrl 3
Gemstar Ctrl 4
Gemstar Ctrl 5
CTI DNR Ctrl 1
CTI DNR Ctrl 2
Reserved
CTI DNR Ctrl 4
Lock Count
Reserved
Free Run Line
Length 1
Reserved
VBI Info
WSS 1
WSS 2
EDTV 1
EDTV 2
EDTV 3
CGMS 1
CGMS 2
CGMS 3
CCAP 1
CCAP 2
Letterbox 1
Letterbox 2
Letterbox 3
Reserved
CRC Enable
Reserved
ADC Switch 1
ADC Switch 2
Reserved
Letterbox
Control 1
Letterbox
Control 2
Reserved
Reserved
Reserved
SD Offset Cb
SD Offset Cr
SD Saturation
Cb
SD Saturation
Cr
Bit 7
HSB.7
Bit 6
HSB.6
Bit 5
HSB.5
Bit 4
HSB.4
Bit 3
HSB.3
Bit 2
HSB.2
Bit 1
HSB.1
Bit 0
HSB.0
HSE.7
HSE.6
HSE.5
HSE.4
HSE.3
HSE.2
HSE.1
HSE.0
PHS
CTAPSN.1
CTAPSN.0
PVS
CCMN.2
CCMN.1
PF
CCMN.0
YCMN.2
YCMN.1
PCLK
YCMN.0
CTAPSP.1
CTAPSP.0
CCMP.2
CCMP.1
CCMP.0
YCMP.2
YCMP.1
YCMP.0
PWRDN_AD C_0
PWRDN_AD C_1
PWRDN_ADC_2
CKILLTHR.2
CKILLTHR.1
CKILLTHR.0
GDECEL.15
GDECEL.7
GDECOL.15
GDECOL.7
GDECEL.14
GDECEL.6
GDECOL.14
GDECOL.6
GDECEL.13
GDECEL.5
GDECOL.13
GDECOL.5
GDECEL.12
GDECEL.4
GDECOL.12
GDECOL.4
GDECEL.11
GDECEL.3
GDECOL.11
GDECOL.3
GDECEL.10
GDECEL.2
GDECOL.10
GDECOL.2
GDECEL.9
GDECEL.1
GDECOL.9
GDECOL.1
CTI_C_TH.7
CTI_C_TH.6
DNR_EN
CTI_C_TH.5
CTI_C_TH.4
CTI_AB.1
CTI_C_TH.3
CTI_AB.0
CTI_C_TH.2
CTI_AB_EN
CTI_C_TH.1
GDECEL.8
GDECEL.0
GDECOL.8
GDECOL.0
GDECAD
CTI_EN
CTI_C_TH.0
DNR_TH.7
FSCLE
DNR_TH.6
SRLS
DNR_TH.5
COL.2
DNR_TH.4
COL.1
DNR_TH.3
COL.0
DNR_TH.2
CIL.2
DNR_TH.1
CIL.1
DNR_TH.0
CIL.0
LLC_PAD_SEL.2
LLC_PAD_SEL.1
LLC_PAD_SEL.0
WSS1.6
WSS2.6
EDTV1.6
EDTV2.6
EDTV3.6
CGMS1.6
CGMS2.6
CGMS3.6
CCAP1.6
CCAP2.6
LB_LCT.6
LB_LCM.6
LB_LCB.6
WSS1.5
WSS2.5
EDTV1.5
EDTV2.5
EDTV3.5
CGMS1.5
CGMS2.5
CGMS3.5
CCAP1.5
CCAP2.5
LB_LCT.5
LB_LCM.5
LB_LCB.5
WSS1.4
WSS2.4
EDTV1.4
EDTV2.4
EDTV3.4
CGMS1.4
CGMS2.4
CGMS3.4
CCAP1.4
CCAP2.4
LB_LCT.4
LB_LCM.4
LB_LCB.4
CGMSD
WSS1.3
WSS2.3
EDTV1.3
EDTV2.3
EDTV3.3
CGMS1.3
CGMS2.3
CGMS3.3
CCAP1.3
CCAP2.3
LB_LCT.3
LB_LCM.3
LB_LCB.3
EDTVD
WSS1.2
WSS2.2
EDTV1.2
EDTV2.2
EDTV3.2
CGMS1.2
CGMS2.2
CGMS3.2
CCAP1.2
CCAP2.2
LB_LCT.2
LB_LCM.2
LB_LCB.2
CCAPD
WSS1.1
WSS2.1
EDTV1.1
EDTV2.1
EDTV3.1
CGMS1.1
CGMS2.1
CGMS3.1
CCAP1.1
CCAP2.1
LB_LCT.1
LB_LCM.1
LB_LCB.1
WSSD
WSS1.0
WSS2.0
EDTV1.0
EDTV2.0
EDTV3.0
CGMS1.0
CGMS2.0
CGMS3.0
CCAP1.0
CCAP2.0
LB_LCT.0
LB_LCM.0
LB_LCB.0
WSS1.7
WSS2.7
EDTV1.7
EDTV2.7
EDTV3.7
CGMS1.7
CGMS2.7
CGMS3.7
CCAP1.7
CCAP2.7
LB_LCT.7
LB_LCM.7
LB_LCB.7
CRC_ENABLE
ADC1_SW.3
ADC_SW_M AN
ADC1_SW.2
ADC1_SW.1
ADC1_SW.0
ADC0_SW.3
ADC2_SW.3
ADC0_SW.2
ADC2_SW.2
ADC0_SW.1
ADC2_SW.1
ADC0_SW.0
ADC2_SW.0
LB_TH.4
LB_TH.3
LB_TH.2
LB_TH.1
LB_TH.0
LB_SL.3
LB_SL.2
LB_SL.1
LB_SL.0
LB_EL.3
LB_EL.2
LB_EL.1
LB_EL.0
SD_OFF_CB.7
SD_OFF_CR.7
SD_SAT_CB.7
SD_OFF_CB.6
SD_OFF_CR.6
SD_SAT_CB.6
SD_OFF_CB.5
SD_OFF_CR.5
SD_SAT_CB.5
SD_OFF_CB.4
SD_OFF_CR.4
SD_SAT_CB.4
SD_OFF_CB.3
SD_OFF_CR.3
SD_SAT_CB.3
SD_OFF_CB.2
SD_OFF_CR.2
SD_SAT_CB.2
SD_OFF_CB.1
SD_OFF_CR.1
SD_SAT_CB.1
SD_OFF_CB.0
SD_OFF_CR.0
SD_SAT_CB.0
SD_SAT_CR.7
SD_SAT_CR.6
SD_SAT_CR.5
SD_SAT_CR.4
SD_SAT_CR.3
SD_SAT_CR.2
SD_SAT_CR.1
SD_SAT_CR.0
Rev. B | Page 67 of 104
ADV7183A
Register
Name
NTSC V Bit
Begin
NTSC V Bit
End
NTSC F Bit
Toggle
PAL V Bit
Begin
PAL V Bit End
PAL F Bit
Toggle
Bit 7
NVBEGDEL O
Bit 6
NVBEGDEL E
Bit 5
NVBEGSIGN
Bit 4
NVBEG.4
Bit 3
NVBEG.3
Bit 2
NVBEG.2
Bit 1
NVBEG.1
Bit 0
NVBEG.0
NVENDDEL O
NVENDDEL E
NVENDSIGN
NVEND.4
NVEND.3
NVEND.2
NVEND.1
NVEND.0
NFTOGDEL O
NFTOGDEL E
NFTOGSIGN
NFTOG.4
NFTOG.3
NFTOG.2
NFTOG.1
NFTOG.0
PVBEGDEL O
PVBEGDEL E
PVBEGSIGN
PVBEG.4
PVBEG.3
PVBEG.2
PVBEG.1
PVBEG.0
PVENDDEL O
PFTOGDEL O
PVENDDEL E
PFTOGDEL E
PVENDSIGN
PFTOGSIGN
PVEND.4
PFTOG.4
PVEND.3
PFTOG.3
PVEND.2
PFTOG.2
PVEND.1
PFTOG.1
PVEND.0
PFTOG.0
Rev. B | Page 68 of 104
ADV7183A
I2C REGISTER MAP DETAILS
Grayed out sections mark the reset value of the register.
Table 172. Register 0x00
Bit
Subaddress
0x00
Register
Input
Control
Bit Description
7
6
5
4
INSEL [3:0]. The INSEL bits allow the
user to select an input channel as
well as the input format.
VID_SEL [3:0]. The VID_SEL bits
allow the user to select the input
video standard.
0
0
0
0
0
0
0
1
0
0
1
0
0
0
1
1
0
0
0
0
1
1
1
1
1
1
0
0
0
0
1
1
0
0
0
1
0
1
0
1
1
1
1
1
1
1
0
0
1
1
1
1
1
1
0
0
1
1
0
1
0
1
0
1
Rev. B | Page 69 of 104
3
2
1
0
Register Setting
Comments
0
0
0
0
0
0
0
0
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
0
0
1
1
0
0
0
1
0
1
0
1
0
1
0
1
Composite
1
0
1
0
1
1
1
1
1
0
1
1
1
1
1
0
0
1
1
1
0
1
0
1
CVBS in on AIN1
CVBS in on AIN2
CVBS in on AIN3
CVBS in on AIN4
CVBS in on AIN5
CVBS in on AIN6
Y on AIN1, C on AIN4
Y on AIN2, C on AIN5
Y on AIN3, C on AIN6
Y on AIN1, Pr on AIN4, Pb on
AIN5
Y on AIN2, Pr on AIN3, Pb on
AIN6
CVBS in on AIN7
CVBS in on AIN8
CVBS in on AIN9
CVBS in on AIN10
CVBS in on AIN11
Autodetect PAL (BGHID),
NTSC (without pedestal),
SECAM
Autodetect PAL (BGHID),
NTSC (M) (with pedestal),
SECAM
Autodetect PAL (N), NTSC
(M) (without pedestal),
SECAM
Autodetect PAL (N), NTSC
(M) (with pedestal), SECAM
NTSC(J)
NTSC(M)
PAL 60
NTSC 4.43
PAL BGHID
PAL N (BGHID without
pedestal)
PAL M (without pedestal)
PAL M
PAL combination N
PAL combination N
SECAM (with pedestal)
SECAM (with pedestal)
S-Video
YPbPr
Composite
ADV7183A
Table 173. Register 0x01
Bit
Subaddress
0x01
Register
Video
Selection
Bit Description
Reserved
ENVSPROC
7
6
4
3
0
1
Reserved
BETACAM
0
0
1
0
ENHSPLL
1
Reserved
5
1
2
0
1
0
0
0
Register Setting
Set to default
Disable VSync processor
Enable VSync processor
Set to default
Standard video input
Betacam input enable
Disable HSync processor
Enable HSync processor
Set to default
Rev. B | Page 70 of 104
Comments
SECAM standard and all YPrPb
formats.
ADV7183A
Table 174. Register 0x03
Bit
Subaddress
0x03
Register
Output
Control
Bit Description
SD_DUP_AV. Duplicates the AV codes
from the Luma into the chroma path.
7
6
5
4
3
2
1
0
1
Reserved.
OF_SEL [3:0]. Allows the user to choose
from a set of output formats.
0
0
0
0
0
0
0
0
0
0
0
1
1
0
1
0
1
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
Register Setting
AV codes to suit 8-bit
interleaved data
output
AV codes duplicated
(for 16-bit interfaces)
Set as default
Comments
Reserved
Reserved
16-bit @ LLC1 4:2:2
8-bit @ LLC1 4:2:2
ITU-R BT.656
Not used
Not used
Not used
Not used
Not used
Not used
Not used
Not used
Not used
Not used
Not used
Not used
See also
TIM_OE
(Table 175);
TRI_LLC
(Table 177)
TOD. Three-State Output Drivers. This bit
allows the user to three-state the output
drivers: P[19:0], HS, VS, FIELD, and SFL.
0
1
Output pins enabled
Drivers three-stated
VBI_EN. Allows VBI data (Lines 1 to 21)
to be passed through with only a
minimum amount of filtering.
0
1
Rev. B | Page 71 of 104
All lines filtered and
scaled
Only active video
region filtered
ADV7183A
Table 175. Register 0x04
Bit
Subaddress
0x04
Register
Extended
Output
Control
Bit Description
7
6
5
4
3
2
1
RANGE. Allows the user to select
the range of output values. Can
be BT656 compliant, or can fill the
whole accessible number range.
0
0
1
Register
Setting
16 < Y < 235,
16 < C < 240
1 < Y < 254,
1 < C < 254
EN_SFL_PIN.
0
1
SFL output is
disabled
SFL information
output on the
SFL pin
Comments
ITU-R BT.656
Extended Range
SFL output enables
encoder and decoder to
be connected directly.
During VBI
BL_C_VBI. Blank Chroma during
VBI. If set, enables data in the VBI
region to be passed through the
decoder undistorted.
0
1
Decode and
output color
Blank Cr and Cb
Controlled by TOD
TIM_OE. Timing signals output
enable.
0
1
Recommended
DR_STR[1:0]. Drive strength of
output drivers can be increased or
decreased for EMC or crosstalk
reasons.
Reserved.
BT656-4. Allows the user to select
an output mode compatible with
ITU- R BT656-3/4.
HS, VS, F threestated
HS, VS, F forced
active
0
0
1
0
1
0
1
1
1
0
1
Rev. B | Page 72 of 104
Low drive, 1×
Medium-low, 2×
Medium-high,
3×
High drive, 4×
Set to default
BT656-3compatible
BT656-4compatible
ADV7183A
Table 176. Registers 0x07 and 0x08
Bit
Subaddress
0x07
Register
Autodetect
Enable
Bit Description
AD_PAL_EN. PAL B/G/I/H autodetect enable.
7
6
5
4
3
2
1
0
Register
Setting
0
1
Disable
Enable
Comments
AD_NTSC_EN. NTSC autodetect enable.
0
1
Disable
Enable
AD_PALM_EN. PAL M autodetect enable.
0
1
Disable
Enable
AD_PALN_EN. PAL N autodetect enable.
0
1
Disable
Enable
AD_P60_EN. PAL 60 autodetect enable.
0
1
Disable
Enable
AD_N443_EN. NTSC443 autodetect enable.
0
1
Disable
Enable
AD_SECAM_EN. SECAM autodetect enable.
0
1
Disable
Enable
AD_SEC525_EN. SECAM 525 autodetect
enable.
0
1
0x08
Contrast
CON[7:0]. Contrast adjust. This is the user
control for contrast adjustment.
1
Disable
Enable
0
Rev. B | Page 73 of 104
0
0
0
0
0
0
Luma gain = 1
0x00 gain = 0;
0x80 gain = 1;
0xFF gain = 2
ADV7183A
Table 177. Registers 0x09 to 0x0E
Bit
Subaddress
0x09
Register
Reserved
(Saturation)
Bit Description
Reserved.
0x0A
Brightness
BRI[7:0]. This register controls
the brightness of the video
signal.
HUE[7:0]. This register
contains the value for the color
hue adjustment.
DEF_VAL_EN. Default value
enable.
0x0B
0x0C
Hue
Default Value Y
7
6
5
4
3
2
1
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
DEF_VAL_AUTO_EN. Default
value.
0
0x0D
Default Value C
0
ADI Control
1
1
0
1
1
1
1
1
1
DR_STR_S[1:0]. Select the
drive strength of the sync
signals. HS, VS, and F can be
increased or decreased for
EMC or crosstalk reasons.
DR_STR_C[1:0]. Select the
strength of the clock signal
output driver. Can be
increased or decreased for
EMC or crosstalk reasons.
0
0
1
1
0
1
0
1
Free Run mode
dependent on
DEF_VAL_AUTO_EN
Force Free Run mode
on and output blue
screen
Y[7:0] = {DEF_Y[5:0],
0, 0, 0, 0}
Cr[7:0] = {DEF_C[7:4],
0, 0, 0, 0, 0, 0}
Cb[7:0] = {DEF_C[3:0],
0, 0, 0, 0, 0, 0}
DEF_C[7:0]. Default value C. Cr
and Cb default values are
defined in this register.
0
0x0E
0
0
0
0
0
0
1
1
1
0
1
Comments
0x00 = +0IRE;
0x7F = +100IRE;
0xFF = –100IRE
Hue range =
–90° to +90°
Disable Free Run
mode
Enable Automatic Free
Run mode (blue
screen)
1
DEF_Y[5:0]. Default value Y.
This register holds the Y
default value.
Register Setting
When lock is lost,
Free Run mode
can be enabled
to output stable
timing, clock,
and a set color.
Default Y value
output in freerun mode.
Default Cb/Cr
value output in
Free Run mode.
Default values
give blue screen
output.
Low drive strength
(1×)
Medium-low (2×)
Medium-high (3×)
High drive strength
(4×)
Low drive strength (1×)
Medium-low (2×)
Medium-high (3×)
High drive strength
(4×)
Reserved.
0
0
Set as default
TRI_LLC. Enables the LLC pin
to be three-stated.
0
1
LLC pin active
LLC pin drivers threestated
Reserved.
0
Rev. B | Page 74 of 104
Set as default
See TOD
(Table 174);
TIM_OE
(Table 175).
ADV7183A
Table 178. Registers 0x0F to 0x11
Bit
Subaddress
0x0F
Register
Power
Management
Bit Description
Reserved.
7
6
5
4
3
PDBP. Power-down bit
priority selects between
PWRDN bit or PIN.
2
1
0
Register Setting
0
0
Set to default
0
Comments
Chip power-down
controlled by pin
Bit has priority (pin
disregarded)
1
Reserved.
0
PWRDN. Power-down places
the decoder in a full powerdown mode.
0
Set to default
0
1
System functional
Powered down
See PDBP, 0x0F
Bit 2.
Reserved.
0
RES. Chip Reset loads all I2C
bits with default values.
0x10
Status Register
Read-Only
0
Set to default
Normal operation
1
Start reset sequence
STATUS_1[7:0]. Provides
information about the
internal status of the
decoder.
STATUS_1[3:0].
x
x
x
x
STATUS_1[6:4]
AD_RESULT[2:0].
Autodetection result reports
the findings.
STATUS_1[7] COL_KILL.
Color Kill.
0x11
Info Register
Read-Only
IDENT[7:0] Provides
identification on the revision
of the part.
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
x
In lock (right now) = 1
Lost lock (since last
read)
FSC lock (right now) = 1
Peak white AGC mode
active = 1
NTSM-MJ
NTSC-443
PAL-M
PAL-60
PAL-BGHID
SECAM
PAL combination N
SECAM 525
x
Color kill is active = 1
x
x
x
Rev. B | Page 75 of 104
x
x
x
x
Executing reset
takes approx. 2 ms.
This bit is selfclearing.
Detected standard.
ADV7183A
Table 179. Registers 0x12 and 0x13
Subaddress
0x12
Register
Status Register 2.
Read-Only.
Bit Description
STATUS_2[7:0]. Provides
information about the internal status
of the decoder.
STATUS_2[5:0].
7
6
Bit
4 3
5
2
1
0
Register Setting
Comments
x
MV color striping
detected
MV color striping
type
MV pseudosync
detected
MV AGC pulses
detected
Nonstandard line
length
FSC frequency
nonstandard
1 = Detected
x
x
x
x
x
0 = Type 2,
1 = Type 3
1 = Detected
1 = Detected
1 = Detected
1 = Detected
Reserved
x
0x13
Status Register 3.
Read-Only.
x
STATUS_3[7:0]. Provides
information about the internal status
of the decoder.
x
x
x
1 = horizontal
lock achieved
1 = Reserved bits
1 = Free Run
mode active
1 = Field length
standard
1 = Swinging
burst detected
x
x
x
x
Unfiltered
No function
Blue screen
output
Reliable
sequence
Table 180. Register 0x14
Bit
Subaddress
0x14
Register
Analog Clamp
Control
Bit Description
Reserved
7
6
5
CCLEN. Current clamp enable allows the user to
switch off the current sources in the analog front.
4
3
2
1
0
Register Setting
0
0
1
0
Reserved. Set to default.
0
1
I sources switched off
I sources enabled
Reserved
0
Reserved set to default
Reserved
0
0
7
6
Reserved set to default
Table 181. Register 0x15
Bit
Subaddress
0x15
Register
Digital Clamp
Control 1
Bit Description
Reserved
DCT[1:0]. Digital clamp timing determines the
time constant of the digital fine clamp circuitry.
0
0
1
1
5
0
1
0
1
4
3
2
1
0
Register Setting
x
x
x
x
x
Set to default
Slow (TC = 1 s)
Medium (TC = 0.5 s)
Fast (TC = 0.1 s)
TC dependant on video
Reserved
0
Rev. B | Page 76 of 104
Set to default
ADV7183A
Table 182. Register 0x17
Bit
Subaddress
0x17
Register
Shaping
Filter
Control
Bit Description
YSFM[4:0]. Selects Y
Shaping Filter mode
when in CVBS only
mode. Allows the user to
select a wide range of
low-pass and notch
filters.
If either auto mode is
selected, the decoder
selects the optimum Y
filter depending on the
CVBS video source
quality (good vs. bad).
CSFM[2:0]. C Shaping
Filter mode allows the
selection from a range of
low-pass chrominance
filters.
If either auto mode is
selected, the decoder
selects the optimum C
filter depending on the
CVBS video source
quality (good vs. bad).
Non auto settings force a
C filter for all standards
and quality of CVBS
video.
7
0
0
0
0
1
1
1
1
6
0
0
1
1
0
0
1
1
5
4
3
2
1
0
Register Setting
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Auto wide notch for poor
quality sources or wideband filter with Comb for
good quality input
Auto narrow notch for poor
quality sources or wideband
filter with comb for good
quality input
SVHS 1
SVHS 2
SVHS 3
SVHS 4
SVHS 5
SVHS 6
SVHS 7
SVHS 8
SVHS 9
SVHS 10
SVHS 11
SVHS 12
SVHS 13
SVHS 14
SVHS 15
SVHS 16
SVHS 17
SVHS 18 (CCIR601)
PAL NN1
PAL NN2
PAL NN3
PAL WN 1
PAL WN 2
NTSC NN1
NTSC NN2
NTSC NN3
NTSC WN1
NTSC WN2
NTSC WN3
Reserved
0
1
0
1
0
1
0
1
Rev. B | Page 77 of 104
Auto selection 15 MHz
Auto selection 2.17 MHz
SH1
SH2
SH3
SH4
SH5
Wideband mode
Comments
Decoder selects
optimum Y shaping
filter depending on
CVBS quality.
If one of these modes is
selected. The decoder
does not change filter
modes depending on
video quality, a fixed
filter response (the one
selected) is used for
good and bad quality
video.
Automatically selects a
C filter based on video
standard and quality.
Selects a C filter for all
video standards and for
good and bad video.
ADV7183A
Table 183. Registers 0x18 and 0x19
Bit
Subaddress
0x18
Register
Shaping
Filter
Control 2
Bit Description
WYSFM[4:0]. Wideband Y Shaping Filter mode allows
the user to select which Y shaping filter is used for the Y
component of Y/C, YPbPr, B/W input signals; it is also
used when a good quality input CVBS signal is
detected. For all other inputs, the Y shaping filter
chosen is controlled by YSFM[4:0].
7
6
5
4
3
2
1
0
Comments
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
1
1
1
Reserved. Do not use.
Reserved. Do not use.
SVHS 1
SVHS 2
SVHS 3
SVHS 4
SVHS 5
SVHS 6
SVHS 7
SVHS 8
SVHS 9
SVHS 10
SVHS 11
SVHS 12
SVHS 13
SVHS 14
SVHS 15
SVHS 16
SVHS 17
SVHS 18 (CCIR 601)
Reserved. Do not use.
Reserved. Do not use.
Reserved. Do not use.
Reserved.
0
WYSFMOVR. Enables the use of automatic WYSFN
filter.
0
Set to default
0
Autoselection of best
filter
Manual select filter
using WYSFM[4:0]
1
0x19
Comb
Filter
Control
PSFSEL[1:0]. Controls the signal bandwidth that is fed
to the comb filters (PAL).
0
0
1
1
NSFSEL[1:0]. Controls the signal bandwidth that is fed
to the comb filters (NTSC).
0
0
1
1
0
1
0
1
0
1
0
1
Narrow
Medium
Wide
Widest
Narrow
Medium
Medium
Wide
Reserved
1
Rev. B | Page 78 of 104
1
1
1
Set as default
ADV7183A
Table 184. Register 0x27
Bit
Subaddress
0x27
Register
Pixel
Delay
Control
Bit Description
LTA[1:0]. Luma timing adjust
allows the user to specify a
timing difference between
chroma and luma samples.
7
6
5
4
3
2
1
0
Comments
0
0
1
0
0
1
0
1
No Delay
Luma 1 clk (37 ns) delayed
Luma 2 clk (72 ns) early
Luma 1 clk (37 ns) early
Notes
CVBS mode
LTA[1:0] = 00b;
S-Video mode
LTA[1:0]= 01b,
YPrPb mode
LTA[1:0] = 01b
Reserved.
0
CTA[2:0]. Chroma timing
adjust allows a specified
timing difference between
the luma and chroma
samples.
0
0
0
0
1
1
1
1
AUTO_PDC_EN.
Automatically programs the
LTA/CTA values so that luma
and chroma are aligned at the
output for all modes of
operation.
SWPC. Allows the Cr and Cb
samples to be swapped.
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
Set to 0
Not a valid setting
Chroma + 2 pixels (early)
Chroma + 1 pixel (early)
No Delay
Chroma – 1 pixel (late)
Chroma – 2 pixels (late)
Chroma – 3 pixels (late)
Not a valid setting
Use values in LTA[1:0] and
CTA[2:0] for delaying
luma/chroma
LTA and CTA values
determined automatically
No swapping
Swap the Cr and Cb
Rev. B | Page 79 of 104
CVBS mode
CTA[2:0] = 011b,
S-Video mode
CTA[2:0] = 101b,
YPrPb mode
CTA[2:0] = 110b
ADV7183A
Table 185. Registers 0x2B and 0x2C
Bit
Subaddress
0x2B
Register
Misc Gain
Control
Bit Description
PW_UPD. Peak white update
determines the rate of gain.
7
6
5
4
3
2
1
0
Comments
Notes
0
Update once per
video line
Update once per
field
Peak white must be
enabled. See LAGC[2:0]
1
Reserved.
1
0
0
0
0
1
Set to default
For SECAM color kill,
threshold is set at 8%
CKE. Color kill enable allows
the color kill function to be
switched on and off.
0
1
Color kill disabled
Color kill enabled
See CKILLTHR[2:0]
(Table 193)
Reserved.
1
0x2C
AGC Mode
Control
1
1
Set to default
CAGC[1:0]. Chroma automatic
gain control selects the basic
mode of operation for the AGC
in the chroma path.
0
0
0
1
1
1
0
1
Manual fixed gain
Use luma gain for
chroma
Automatic gain
Freeze chroma gain
Use CMG[11:0]
Based on color burst
Reserved.
1
LAGC[2:0]. Luma automatic
gain control selects the mode
of operation for the gain
control in the luma path.
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
1
Set to 1
Manual fixed gain
AGC no override
through white
peak. Man IRE
control.
AGC auto-override
through white
peak. Man IRE
control.
AGC no override
through white
peak. Auto IRE
control.
AGC auto-override
through white
peak. Auto IRE
control.
AGC active video
with white peak
AGC active video
with average video
Freeze gain
Reserved.
1
Rev. B | Page 80 of 104
Set to 1
Use LMG[11:0]
Blank level to sync tip
Blank level to sync tip
Blank level to sync tip
Blank level to sync tip
ADV7183A
Table 186. Registers 0x2D to 0x30
Bit
Subaddress
0x2D
Register
Chroma
Gain
Control 1
Bit Description
CMG[11:8]. Chroma manual
gain can be used to program a
desired manual chroma gain.
Reading back from this register
in AGC mode gives the current
gain.
Reserved.
7
6
5
1
4
3
2
1
0
0
1
0
0
1
Set to 1
Has an effect only if
CAGC[1:0] is set to
auto gain (10)
Slow (TC = 2 s)
Medium (TC = 1 s)
Fast (TC = 0.2 s)
Adaptive
CMG[11:0] = 750d;
gain is 1 in NTSC
CMG[11:0] = 741d;
gain is 1 in PAL
CAGT[1:0]. Chroma automatic
gain timing allows adjustment of
the chroma AGC tracking speed.
0
0
1
1
0x2E
Chroma
Gain
Control 2
CMG[7:0]. Chroma manual gain
lower 8 bits. See CMG[11:8] for
description.
0x2F
Luma Gain
Control 1
LMG[11:8]. Luma manual gain
can be used program a desired
manual chroma gain, or to read
back the actual gain value used.
0
0
1
0
1
0
0
0
Comments
CAGC[1:0] settings
decide in which
mode CMG[11:0]
operates
0
0
0
Notes
Min value is 0dec
(G = –60 dB)
Max value is 3750
(G = 5)
0
LAGC[1:0] settings
decide in which
mode LMG[11:0]
operates
x
x
x
x
Reserved.
1
1
Set to 1
Only has an effect if
AGC[1:0] is set to
auto gain (001, 010,
011,or 100)
Slow (TC = 2 s)
Medium (TC = 1 s)
Fast (TC = 0.2 s)
Adaptive
LMG[11:0] =
1234dec; gain is 1 in
NTSC LMG[11:0] =
1266dec; gain is 1 in
PAL
LAGT[1:0]. Luma automatic gain
timing allows adjustment of the
luma AGC tracking speed.
0
0
1
1
0x30
Luma Gain
Control 2
0
1
0
1
LMG[7:0]. Luma manual gain
can be used to program a
desired manual chroma gain or
read back the actual used gain
value.
x
x
x
x
x
Rev. B | Page 81 of 104
x
x
x
Min value
NTSC 1024 (G = 0.85)
PAL (G = 0.81)
Max value
NTSC 2468 (G = 2),
PAL = 2532 (G = 2)
ADV7183A
Table 187. Register 0x31
Bit
Subaddress
0x31
Register
VS and
FIELD
Control 1
Bit Description
Reserved.
7
6
5
4
3
HVSTIM. Selects where
within a line of video the VS
signal is asserted.
0
1
NEWAVMODE. Sets the
EAV/SAV mode.
2
1
0
Comments
0
1
0
Set to default
Notes
Start of line relative to HSE
Start of line relative to HSB
0
HSE = HSync end
HSB = HSync begin
EAV/SAV codes generated
to suit ADI encoders
Manual VS/Field position
controlled by Registers
0x32, 0x33, and 0xE5–0xEA
1
Reserved.
0
0
0
Set to default
Table 188. Registers 0x32 and 0x33
Bit
Subaddress
0x32
Register
VSync Field
Control 2
Bit
Description
Reserved
7
6
5
4
3
2
1
0
Comments
0
0
0
0
0
1
Set to default
VSBHE
0
VS goes high in the middle of
the line (even field)
VS changes state at the start of
the line (even field)
1
Notes
NEWAVMODE bit must
be set high
VSBHO
0
VS goes high in the middle of
the line (odd field)
VS changes state at the start of
the line (odd field)
1
0x33
VSync Field
Control 3
Reserved
0
0
0
1
0
0
Set to default
VSEHE
0
VS goes low in the middle of the
line (even field)
VS changes state at the start of
the line (even field)
1
VSEHO
0
VS goes low in the middle of the
line (odd field)
VS changes state at the start of
the line odd field
1
Rev. B | Page 82 of 104
NEWAVMODE bit must
be set high
ADV7183A
Table 189. Registers 0x34 to 0x36
Bit
Subaddress
0x34
Register
HS Position
Control 1
Bit Description
7
6
5
4
3
HSE[10:8]. HS end allows the
positioning of the HS output
within the video line.
2
1
0
Comments
Notes
0
0
0
HS output ends
HSE[10:0] pixels
after the falling edge
of HSync
Using HSB and HSE
the user can program
the position and
length of the output
HSync
Reserved.
0
HSB[10:8]. HS begin allows
the positioning of the HS
output within the video line.
Reserved.
0
0
Set to 0
HS output starts
HSB[10:0] pixels
after the falling edge
of HSync
0
0
0x35
0x36
HS Position
Control 2
HS Position
Control 3
HSB[7:0] See above, using
HSB[9:0] and HSE[9:0], the user
can program the position and
length of HS output signal.
HSE[7:0] See above.
Set to 0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
Table 190. Register 0x37
Bit
Subaddress
0x37
Register
Polarity
Bit Description
PCLK. Sets the polarity of LLC1.
7
6
5
4
3
2
1
0
Comment
0
1
Invert polarity
Normal polarity as per Timing Diagrams
Reserved.
0
0
Set to 0
PF. Sets the FIELD polarity.
0
1
Active high
Active low
Reserved.
0
Set to 0
PVS. Sets the VS Polarity.
0
1
Active high
Active low
Reserved.
0
Set to 0
PHS. Sets HS Polarity.
0
1
Rev. B | Page 83 of 104
Active high
Active low
ADV7183A
Table 191. Register 0x38
Bit
Subaddress
0x38
Register
NTSC Comb
Control
Bit Description
YCMN[2:0]. Luma
Comb Mode, NTSC.
7
6
CCMN[2:0]. Chroma
Comb Mode, NTSC.
CTAPSN[1:0].
Chroma
Comb Taps, NTSC.
0
0
1
1
5
4
3
0
0
0
1
1
0
0
0
1
1
1
0
1
1
1
2
1
0
Comments
0
0
0
1
1
0
0
0
1
1
1
0
1
1
1
Adaptive 3-line, 3-tap
luma
Use low-pass notch
Fixed luma comb
(2-line)
Fixed luma comb
(3-Line)
Fixed luma comb
(2-line)
3-line adaptive for
CTAPSN = 01
4-line adaptive for
CTAPSN = 10
5-line adaptive for
CTAPSN = 11
Disable chroma comb
Fixed 2-line for
CTAPSN = 01
Fixed 3-line for
CTAPSN = 10
Fixed 4-line for
CTAPSN = 11
Fixed 3-line for
CTAPSN = 01
Fixed 4-line for
CTAPSN = 10
Fixed 5-line for
CTAPSN = 11
Fixed 2-line for
CTAPSN = 01
Fixed 3-line for
CTAPSN = 10
Fixed 4-line for
CTAPSN = 11
Adapts 3 lines – 2 lines
Not used
Adapts 5 lines – 3 lines
Adapts 5 lines – 4 lines
0
1
0
1
Rev. B | Page 84 of 104
Notes
Top lines of memory
All lines of memory
Bottom lines of memory
Top lines of memory
All lines of memory
Bottom lines of memory
ADV7183A
Table 192. Registers 0x39 and 0x3A
Bit
Subaddress
0x39
Register
PAL Comb
Control
Bit Description
YCMP[2:0]. Luma Comb
mode, PAL.
7
6
CCMP[2:0]. Chroma
Comb mode, PAL.
CTAPSP[1:0]. Chroma
comb taps, PAL.
0x3A
ADC
Control
0
0
1
1
5
4
3
0
0
0
1
1
0
0
0
1
1
1
0
1
1
1
2
0
1
1
1
0
0
1
0
0
0
0
Comments
Adaptive 5-line, 3-tap luma comb
Use low-pass notch
Fixed luma comb
1
1
0
Fixed luma comb (5-line)
1
1
1
Fixed luma comb (3-line)
3-line adaptive for CTAPSN = 01
4-line adaptive for CTAPSN = 10
5-line adaptive for CTAPSN = 11
Disable chroma comb
Fixed 2-line for CTAPSN = 01
Fixed 3-line for CTAPSN = 10
Fixed 4-line for CTAPSN = 11
Fixed 3-line for CTAPSN = 01
Fixed 4-line for CTAPSN = 10
Fixed 5-line for CTAPSN = 11
Fixed 2-line for CTAPSN = 01
Fixed 3-line for CTAPSN = 10
Fixed 4-line for CTAPSN = 11
0
1
0
1
Reserved
PWRDN_ADC_2. Enables
power-down of ADC2.
0
0
1
0
1
PWRDN_ADC_1. Enables
power-down of ADC1.
0
1
PWRDN_ADC_0. Enables
power-down of ADC0.
Reserved
0
0
0
1
Rev. B | Page 85 of 104
Not used
Adapts 5-lines – 3 lines (2 taps)
Adapts 5 lines – 3 lines (3 taps)
Adapts 5 lines – 4 lines (4 taps)
Set as default
ADC2 normal operation
Power down ADC2
ADC1 normal operation
Power down ADC1
ADC0 normal operation
Power down ADC0
Set as default
Notes
Top lines of
memory
All lines of
memory
Bottom lines
of memory
Top lines of
memory
All lines of
memory
Bottom lines
of memory
ADV7183A
Table 193. Register 0x3D
Bit
Subaddress
0x3D
Register
Manual
Window
Bit Description
Reserved.
7
CKILLTHR[2:0].
Reserved.
6
5
4
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
3
0
2
0
1
1
0
1
Comments
Set to default
Notes
CKE = 1 enables the color kill function and
must be enabled for CKILLTHR[2:0] to take
effect.
Kill at 0.5%
Kill at 1.5%
Kill at 2.5%
Kill at 4%
Kill at 8.5%
Kill at 16%
Kill at 32%
Reserved
Set to default
0
Table 194. Registers 0x41 to 0x4C
Bit
Subaddress
0x41
Register
Resample
Control
Bit Description
Reserved
SFL_INV. Controls the
behavior of the PAL switch
bit.
Reserved.
7
6
5
0
4
1
3
0
2
0
1
0
0
0
0
Comments
Set to default
SFL-compatible with
ADV7190/ADV7191/ADV7194
encoders
SFL-compatible with
ADV717x/ADV7173x encoders
1
0
Set to default.
LSB = Line 10,
MSB = Line 25,
Default = Do not
check for
Gemstarcompatible data
on any lines [10–
25] in even fields
GDECEL[15:0]. 16
individual enable bits that
select the lines of video
(even field lines 10–25)
that the decoder checks
for Gemstar-compatible
data.
0x48
Gemstar
Control 1
0x49
Gemstar
Control 2
0x4A
Gemstar
Control 3
0x4B
Gemstar
Control 4
0x4C
Gemstar
Control 5
Notes
GDECEL[15:8]. See above.
GDECEL[7:0]. See above.
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
GDECOL[15:0]. 16
individual enable bits that
select the lines of video
(odd field lines 10–25) that
the decoder checks for
Gemstar-compatible data.
GDECOL[15:8]. See above.
GDECOL[7:0]. See above.
GDECAD. Controls the
manner in which decoded
Gemstar data is inserted
into the horizontal
blanking period.
Reserved.
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
x
x
x
x
x
x
Rev. B | Page 86 of 104
x
LSB = Line 10,
MSB = Line 25,
Default = Do not
check for
Gemstarcompatible data
on any lines [10–
25] in odd fields
Split data into half byte
Output in straight 8-bit format
Undefined
To avoid 00/FF
code.
ADV7183A
Table 195. Registers 0x4D to 0x50
Bit
Subaddress
0x4D
Register
CTI DNR
Control 1
Bit Description
CTI_EN. CTI enable.
7
6
5
4
3
2
0
0
1
1
CTI_AB[1:0]. Controls the behavior of the
alpha-blend circuitry.
Reserved.
Reserved.
Reserved.
CTI_CTH[7:0]. Specifies how big the
amplitude step must be to be steepened
by the CTI block.
DNR_TH[7:0]. Specifies the maximum
edge that is interpreted as noise and is
therefore blanked.
0x50
CTI DNR
Control 4
0
1
0
1
Sharpest mixing
Sharp mixing
Smooth
Smoothest
Set to default
0
1
Bypass the DNR block
Enable the DNR block
1
1
0
0
Comments
Disable CTI
Enable CTI
Disable CTI alpha blender
Enable CTI alpha blender
0
DNR_EN. Enable or bypass the DNR block.
CTI DNR
Control 2
0
0
1
0
1
CTI_AB_EN. Enables the mixing of the
transient improved chroma with the
original signal.
0x4E
1
Set to default
Set to default
0
0
1
0
0
0
Set to 0x04 for A/V input; set to
0x0A for tuner input
0
0
Rev. B | Page 87 of 104
0
0
1
0
0
0
ADV7183A
Table 196. Register 0x51
Bit
Subaddress
0x51
Register
Lock
Count
Bit Description
CIL[2:0]. Count-into-lock
determines the number of lines
the system must remain in lock
before showing a locked status.
7
6
COL[2:0]. Count-out-of-lock
determines the number of lines
the system must remain out-oflock before showing a lostlocked status.
4
3
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
SRLS. Select raw lock signal.
Selects the determination of
the lock. Status.
FSCLE. FSC Lock Enable.
5
1
2
0
0
0
0
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
Comments
1 line of video
2 lines of video
5 lines of video
10 lines of video
100 lines of video
500 lines of video
1,000 lines of video
100,000 lines of video
1 line of video
2 lines of video
5 lines of video
10 lines of video
100 lines of video
500 lines of video
1,000 lines of video
100,000 lines of video
Over field with vertical
info
Line-to-line evaluation
0
Lock status set only by
horizontal lock
1
Lock status set by
horizontal lock and
subcarrier lock.
Rev. B | Page 88 of 104
Notes
FSCLE must be set to
0 in YPrPb mode if a
reliable LOST_LOCK
bit is set to 0.
ADV7183A
Table 197. Registers 0x8F and 0x90
Bit
Subaddress
0x8F
0x90
Register
Free Run
Line
Length 1
VBI Info
Read Mode
Details
Bit Description
Reserved
LLC_PAD_SEL [2:0]. Enables
manual selection of clock for
LLC1 pin.
Reserved.
WSSD. Screen signaling
detected.
7
6
5
4
0
0
0
1
0
1
3
0
2
0
1
0
0
0
0
0
1
0
CCAPD. Closed caption data.
1
0
EDTVD. EDTV sequence.
1
CGMSD. CGMS sequence.
0
Reserved.
x
x
x
x
1
Rev. B | Page 89 of 104
Comments
Set to default
LLC1 (nominal 27 MHz)
selected out on LLC1
pin
LLC2 (nominally
13.5 MHz) selected out
on LLC1 pin
Set to default
No WSS detected
WSS detected
No CCAP signals
detected
CCAP sequence
detected
No EDTV sequence
detected
EDTV sequence
detected
No CGMS transition
detected
CGMS sequence
decoded
Notes
For 16-bit 4:2:2 out,
OF_SEL[3:0] = 0010
Ready-only status
bits
ADV7183A
Table 198. Registers 0x91 to 0x9D
Bit
Subaddress
0x91
0x92
0x93
0x94
0x95
0x96
0x97
0x98
0x99
0x9A
0x9B
0x9C
0x9D
Register
WSS1[7:0]. Wide
screen signaling
data. Read-only
register.
WSS1[7:0]. Wide
screen signaling
data. Read-only
register
EDTV1[7:0].
EDTV data
register. Readonly register.
EDTV2[7:0].
EDTV data
register. Readonly register.
EDTV3[7:0]
EDTV data
register. Readonly register.
CGMS1[7:0].
CGMS data
register. Readonly register.
CGMS2[7:0].
CGMS data
register. Readonly register.
CGMS3[7:0].
CGMS data
register. Readonly register.
CCAP1[7:0].
Closed caption
data register.
Read-only
register.
CCAP2[7:0].
Closed caption
data register.
Read-only
register.
Letterbox 1.
Read-only
register.
Letterbox 2.
Read-only
register.
Letterbox 3.
Read-only
register.
Bit Description
WSS1[7:0]
7
6
5
4
3
2
1
0
x
x
x
x
x
x
x
x
WSS2[7:0]
Comments
Notes
WSS2[7:6] are
undetermined
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
EDTV1[7:0]
EDTV2[7:0]
EDTV3[7:0]
EDTV3[7:6] are
undetermined
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
EDTV3[5] is reserved for
future use
CGMS1[7:0]
CGMS2[7:0]
CGMS3[7:0]
CGMS3[7:4] are
undetermined
x
x
x
x
x
x
x
x
CCAP1[7:0]
CCAP1[7]contains parity
bit for Byte 0
x
x
x
x
x
x
x
x
CCAP2[7:0]
CCAP2[7]contains parity
bit for Byte 0
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
LB_LCT[7:0]
LB_LCM[7:0]
LB_LCB[7:0]
Rev. B | Page 90 of 104
Reports the number of
black lines detected at
the top of active video.
Reports the number of
black lines detected in
the bottom half of active
video if subtitles are
detected.
Reports the number of
black lines detected at
the bottom of active
video.
This feature examines the
active video at the start and
at the end of each field. It
enables format detection
even if the video is not
accompanied by a CGMS or
WSS sequence.
ADV7183A
Table 199. Register 0xB2
Bit
Subaddress
0xB2
Register
CRC Enable
Write Register
Bit Description
Reserved.
7
6
5
4
3
CRC_ENABLE. Enable CRC checksum
decoded from CGMS packet to validate
CGMSD.
2
1
0
Comments
0
0
Set as default
0
1
Turn off CRC check
CGMSD goes high with
valid checksum
Reserved.
0
0
0
1
1
Set as default
Table 200. Register 0xC3
Bit
Subaddress
0xC3
Register
ADC
SWITCH 1
Bit Description
ADC0_SW[3:0]. Manual muxing
control for ADC0.
ADC1_SW[3:0]. Manual muxing
control for ADC1.
7
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
6
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
5
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
4
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Rev. B | Page 91 of 104
3
2
1
0
Comments
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
No connection
AIN1
AIN2
AIN3
AIN4
AIN5
AIN6
No connection
No connection
AIN7
AIN8
AIN9
AIN10
AIN11
AIN12
No connection
No connection
No connection
No connection
AIN3
AIN4
AIN5
AIN6
No connection
No connection
No connection
No connection
AIN9
AIN10
AIN11
AIN12
No connection
Notes
SETADC_sw_man_en = 1
ADV7183A
Table 201. Register 0xC4
Bit
Subaddress
0xC4
Register
ADC
SWITCH 2
Bit Description
ADC2_SW[3:0]. Manual muxing
control for ADC2.
7
6
5
4
3
2
1
0
Comments
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
No connection
No connection
AIN2
No connection
No connection
AIN5
AIN6
No connection
No connection
No connection
AIN8
No connection
No connection
AIN11
AIN12
No connection
Reserved.
x
ADC_SW_MAN_EN. Enable manual
setting of the input signal muxing.
x
x
0
1
Rev. B | Page 92 of 104
Disable
Enable
Notes
SETADC_sw_man_en = 1
ADV7183A
Table 202. Registers 0xDC to 0xE4
Bit
Subaddress
0xDC
Register
Letterbox Control 1
Bit Description
LB_TH [4:0]. Sets the threshold value
that detects a black.
7
6
5
4
3
2
1
0
Comments
0
1
1
0
0
Default threshold for the
detection of black lines.
Reserved.
1
0xDD
Letterbox Control 2
LB_SL[3:0]. Program the start line of
the activity window for LB detection
(start of field).
0xDE
Reserved.
0xDF
Reserved.
0xE0
Reserved.
0xE1
SD Offset Cb
0xE2
SD Offset Cr
0xE3
SD Saturation Cb
0xE4
SD Saturation Cr
0
1
Set as default
LB_EL[3:0]. Programs the end line of
the activity window for LB detection
(end of field).
SD_OFF_CB [7:0]. Adjusts the hue by
selecting the offset for the Cb
channel.
SD_OFF_CR [7:0]. Adjusts the hue by
selecting the offset for the Cr channel.
SD_SAT_CB [7:0]. Adjusts the
saturation of the picture by affecting
gain on the Cb channel.
SD_SAT_CR [7:0]. Adjusts the
saturation of the picture by affecting
gain on the Cr channel.
1
1
0
0
LB detection ends with the last
line of active video on a field.
1100: 262/525.
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
1
0
0
1
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
Chroma gain = 0 dB
1
0
0
0
0
0
0
0
Chroma gain = 0 dB
Rev. B | Page 93 of 104
Letterbox detection aligned with
the start of active video,
0100: 23/286 NTSC.
ADV7183A
Table 203. Registers 0xE5 to 0xE7
Bit
Subaddress
0xE5
Register
NTSC V Bit
Begin
Bit Description
NVBEG[4:0]. How many lines after lCOUNT rollover
to set V high.
7
6
5
4
3
2
1
0
Comments
0
0
1
0
1
NTSC Default(BT.656)
NVBEGSIGN.
0
Set to low when manual
programming
Not suitable for user
programming
1
NVBEGDELE. Delay V bit going high by one line
relative to NVBEG (even field).
NVBEGDELO. Delay V bit going high by one line
relative to NVBEG (odd field).
0xE6
NTSC V Bit
End
0
1
No delay
Additional delay by 1 line
0
1
No delay
Additional delay by 1 line
NVEND[4:0]. How many lines after lCOUNT rollover
to set V low.
0
0
1
0
0
NTSC Default (BT.656)
NVENDSIGN.
0
Set to low when manual
programming
Not suitable for user
programming
1
NVENDDELE. Delay V bit going low by one line
relative to NVEND (even field).
NVENDDELO. Delay V bit going low by one line
relative to NVEND (odd field).
0xE7
NTSC F Bit
Toggle
0
1
No delay
Additional delay by 1 line
0
1
No delay
Additional delay by 1 line
NFTOG[4:0]. How many lines after lCOUNT rollover
to toggle F signal.
0
0
0
1
1
NTSC Default
NFTOGSIGN.
0
1
NFTOGDELE. Delay F transition by one line
relative to NFTOG (even field).
NFTOGDELO. Delay F transition by one line
relative to NFTOG (odd field).
Rev. B | Page 94 of 104
0
1
0
1
Set to low when manual
programming
Not suitable for user
programming
No delay
Additional delay by 1 line
No delay
Additional delay by 1 line
ADV7183A
Table 204. Registers 0xE8 to 0xEA
Bit
Subaddress
0xE8
Register
PAL V Bit
Begin
Bit Description
PVBEG[4:0]. How many lines after lCOUNT rollover
to set V high.
7
6
5
4
3
2
1
0
Comments
0
0
1
0
1
PAL Default (BT.656)
PVBEGSIGN.
0
Set to low when manual
programming
Not suitable for user
programming
1
PVBEGDELE. Delay V bit going high by one line
relative to PVBEG (even field).
PVBEGDELO. Delay V bit going high by one line
relative to PVBEG (odd field).
0xE9
PAL V Bit
End
0
1
No delay
Additional delay by 1 line
0
1
No delay
Additional delay by 1 line
PVEND[4:0]. How many lines after lCOUNT rollover
to set V low.
1
0
1
0
0
PAL default (BT.656)
PVENDSIGN.
0
Set to low when manual
programming
Not suitable for user
programming
1
PVENDDELE. Delay V bit going low by one line
relative to PVEND (even field).
PVENDDELO. Delay V bit going low by one line
relative to PVEND (odd field).
0xEA
PAL F Bit
Toggle
0
1
No delay
Additional delay by 1 line
0
1
No delay
Additional delay by 1 line
PFTOG[4:0]. How many lines after lCOUNT rollover
to toggle F signal.
0
0
0
1
1
PAL Default (BT.656)
PFTOGSIGN.
0
1
PFTOGDELE. Delay F transition by one line
relative to PFTOG (even field).
PFTOGDELO. Delay F transition by one line
relative to PFTOG (odd field).
Rev. B | Page 95 of 104
0
1
0
1
Set to low when manual
programming
Not suitable for user
programming
No delay
Additional delay by 1 line
No delay
Additional delay by 1 line
ADV7183A
I2C PROGRAMMING EXAMPLES
MODE 1—CVBS INPUT (COMPOSITE VIDEO ON AIN5)
All standards are supported through autodetect, 8-bit, 4:2:2, ITU-R BT.656 output on P15–P8.
Table 205. Mode 1 CVBS Input
Register Address
0x00
0x01
0x17
0x2B
0x3A
0x51
0xD2
0xD3
0xDB
0x0E
Register Value
0x04
0x88
0x41
0xE2
0x16
0x24
0x01
0x01
0x9B
0x85
0x89
0x8D
0x8F
0xB5
0xD4
0xD6
0xE2
0xE3
0xE4
0xE8
0x0E
0x0D
0x9B
0x48
0x8B
0xFB
0x6D
0xAF
0x00
0xB5
0xF3
0x05
1
Notes
CVBS input on AIN5.
Turn off HSync processor (SECAM only1).
Set CSFM to SH1.
AGC tweak
Power down ADC 1 and ADC 2.
Turn off FSC detect for IN LOCK status.
AGC tweak.
AGC tweak.
AGC tweak.
ADI recommended programming sequence. This sequence must be followed exactly when
setting up the decoder.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
For all SECAM modes of operation, the HSync processor must be turned off.
Rev. B | Page 96 of 104
ADV7183A
MODE 2—S-VIDEO INPUT (Y ON AIN1 AND C ON AIN4)
All standards are supported through autodetect, 8-bit, ITU-R BT.656 output on P15–P8.
Table 206. Mode 2 S-Video Input
Register Address
0x00
0x01
0x2B
0x3A
0x51
0xD2
0xD3
0xDB
0x0E
Register Value
0x06
0x88
0xE2
0x12
0x24
0x01
0x01
0x9B
0x85
0xB5
0xD4
0xD6
0xE2
0xE3
0xE4
0xE8
0x0E
0x8B
0xFB
0x6D
0xAF
0x00
0xB5
0xF3
0x05
Notes
Y1 = AIN1, C1 = AIN4.
Turn off HSync processor (SECAM only).
AGC tweak.
Power down ADC 2.
Turn off FSC detect for IN LOCK status.
AGC tweak.
AGC tweak.
AGC tweak.
ADI recommended programming sequence. This sequence must be followed exactly when
setting up the decoder.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
MODE 3—525i/625i YPrPb INPUT (Y ON AIN2, Pr ON AIN3, AND Pb ON AIN6)
All standards are supported through autodetect, 8-bit, ITU-R BT.656 output on P15–P8.
Table 207. Mode 3 YPrPb Input 525i/625i
Register Address
0x00
0x01
0x2B
0x51
0xD2
0xD3
0xDB
0x0E
Register Value
0x0A
0x88
0xE2
0x24
0x01
0x01
0x9B
0x85
0xD6
0xE8
0x0E
0x6D
0xF3
0x05
Notes
Y2 = AIN2, Pr2 = AIN3, Pb2 = AIN6.
Disable HSync PLL.
AGC tweak.
Turn off FSC detect for IN LOCK status.
AGC tweak.
AGC tweak.
AGC tweak.
ADI recommended programming sequence. This sequence must be followed exactly when
setting up the decoder.
Recommended setting.
Recommended setting.
Recommended setting.
Rev. B | Page 97 of 104
ADV7183A
MODE 4—CVBS TUNER INPUT PAL ONLY ON AIN4
8-bit, ITU-R BT.656 output on P15–P8.
Table 208. Mode 4 Tuner Input CVBS PAL Only
Register Address
0x00
0x07
0x17
0x19
0x2B
0x3A
0x50
0x51
0xD2
0xD3
0xDB
0x0E
Register Value
0x83
0x01
0x41
0xFA
0xE2
0x16
0x0A
0x24
0x01
0x01
0x9B
0x85
0x89
0x8D
0x8F
0xB5
0xD4
0xD6
0xE2
0xE3
0xE4
0xE8
0x0E
0x0D
0x9B
0x48
0x8B
0xFB
0x6D
0xAF
0x00
0xB5
0xF3
0x05
Notes
CVBS AIN4 Force PAL only mode.
Enable PAL autodetection only.
Set CSFM to SH1.
Stronger dot crawl reduction.
AGC tweak.
Power down ADC 1 and ADC 2.
Set higher DNR threshold.
Turn off FSC detect for IN LOCK status.
AGC tweak.
AGC tweak.
AGC tweak.
ADI recommended programming sequence. This sequence must be followed exactly when
setting up the decoder.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Recommended setting.
Rev. B | Page 98 of 104
ADV7183A
PCB LAYOUT RECOMMENDATIONS
The ADV7183A is a high precision, high speed, mixed-signal
device. To achieve the maximum performance from the part, it
is important to have a well laid-out PCB board. The following is
a guide for designing a board using the ADV7183A.
It is also recommended to use a single ground plane for the
entire board. This ground plane should have a spacing gap
between the analog and digital sections of the PCB (see
Figure 39).
Analog Interface Inputs
Power Supply Decoupling
It is recommended to decouple each power supply pin with
0.1 µF and 10 nF capacitors. The fundamental idea is to have a
decoupling capacitor within about 0.5 cm of each power pin.
Also, avoid placing the capacitor on the opposite side of the PC
board from the ADV7183A, as doing so interposes resistive vias
in the path. The decoupling capacitors should be located
between the power plane and the power pin. Current should
flow from the power plane to the capacitor to the power pin. Do
not make the power connection between the capacitor and the
power pin. Placing a via underneath the 100 nF capacitor pads,
down to the power plane, is generally the best approach (see
Figure 38).
VDD
100nF
Figure 39. PCB Ground Layout
Experience has repeatedly shown that the noise performance is
the same or better with a single ground plane. Using multiple
ground planes can be detrimental because each separate ground
plane is smaller, and long ground loops can result.
In some cases, using separate ground planes is unavoidable. For
those cases, it is recommended to at least place a single ground
plane under the ADV7183A. The location of the split should be
under the ADV7183A. For this case, it is even more important
to place components wisely because the current loops will be
much longer (current takes the path of least resistance). An
example of a current loop: power plane to ADV7183A to digital
output trace to digital data receiver to digital ground plane to
analog ground plane.
Place the PLL loop filter components as close to the ELPF pin as
possible. Do not place any digital or other high frequency traces
near these components. Use the values suggested in the data
sheet with tolerances of 10% or less.
VIA TO GND
04821-038
GND
DIGITAL
SECTION
PLL
VIA TO SUPPLY
10nF
ANALOG
SECTION
04821-039
ADV7183A
The inputs should receive care when being routed on the PCB.
Track lengths should be kept to a minimum, and 75 Ω trace
impedances should be used when possible. Trace impedances
other than 75 Ω also increase the chance of reflections.
Figure 38. Recommend Power Supply Decoupling
Digital Outputs (Both Data and Clocks)
It is particularly important to maintain low noise and good
stability of PVDD. Careful attention must be paid to regulation,
filtering, and decoupling. It is highly desirable to provide
separate regulated supplies for each of the analog circuitry
groups (AVDD, DVDD, DVDDIO, and PVDD).
Some graphic controllers use substantially different levels of
power when active (during active picture time) and when idle
(during horizontal and vertical sync periods). This can result in
a measurable change in the voltage supplied to the analog
supply regulator, which can, in turn, produce changes in the
regulated analog supply voltage. This can be mitigated by
regulating the analog supply, or at least PVDD, from a different,
cleaner, power source, for example, from a 12 V supply.
Try to minimize the trace length that the digital outputs have to
drive. Longer traces have higher capacitance, which requires
more current, which causes more internal digital noise. Shorter
traces reduce the possibility of reflections.
Adding a series resistor of a value between 30 Ω and 50 Ω can
suppress reflections, reduce EMI, and reduce the current spikes
inside the ADV7183A. If series resistors are used, place them as
close to the ADV7183A pins as possible. However, try not to
add vias or extra length to the output trace to get the resistors
closer.
If possible, limit the capacitance that each of the digital outputs
drives to less than 15 pF. This can easily be accomplished by
keeping traces short and by connecting the outputs to only one
device. Loading the outputs with excessive capacitance increases
the current transients inside the ADV7183A, creating more
digital noise on its power supplies.
Rev. B | Page 99 of 104
ADV7183A
Digital Inputs
XTAL AND LOAD CAPACITOR VALUE SELECTION
The digital inputs on the ADV7183A were designed to work
with 3.3 V signals, and are not tolerant of 5 V signals. Extra
components are needed if 5 V logic signals are required to be
applied to the decoder.
Figure 41 shows an example reference clock circuit for the
ADV7183A. Special care must be taken when using a crystal
circuit to generate the reference clock for the ADV7183A. Small
variations in reference clock frequency may cause autodetection
issues and impair the ADV7183A performance.
For inputs from some video sources that are not bandwidth
limited, signals outside the video band can alias back into the
video band during A/D conversion and appear as noise on the
output video. The ADV7183A oversamples the analog inputs by
a factor of 4. This 54 MHz sampling frequency reduces the
requirement for an input filter; for optimal performance it is
recommended that an antialiasing filter be employed. The
recommended low cost circuit for implementing this buffer and
filter circuit for all analog input signals is shown in Figure 42.
The buffer is a simple emitter-follower using a single npn
transistor. The antialiasing filter is implemented using passive
components. The passive filter is a third-order Butterworth
filter with a −3 dB point of 9 MHz. The frequency response of
the passive filter is shown in Figure 40. The flat pass band up to
6 MHz is essential. The attenuation of the signal at the output of
the filter due to the voltage divider of R24 and R63 is compensated for in the ADV7183A part using the automatic gain
control. The ac coupling capacitor at the input to the buffer
creates a high-pass filter with the biasing resistors for the
transistor. This filter has a cut-off of
XTAL
27 MHz
33pF
Figure 41. Crystal Circuit
Use the following guidelines to ensure correct operation:
•
•
•
Use the correct frequency crystal, which is 27 MHz.
Tolerance should be 50 ppm or better.
Use a parallel-resonant crystal.
Know the Cload for the crystal part number selected. The
value of Capacitors C1 and C2 must match Cload for the
specific crystal part number in the user’s system.
To find Cload, use the following formula:
C1 = C2 = 2Cload – Cstray
where Cstray is 3pF to 8 pF, depending on board traces.
Example:
{2 × π × (R39||R89) × C93}–1 = 0.62 Hz
It is essential that the cutoff of this filter be less than 1 Hz to
ensure correct operation of the internal clamps within the part.
These clamps ensure that the video stays within the 5 V range of
the op amp used.
0
–20
–40
–60
–80
04821-040
–100
–120
100kHz
300kHz
1MHz
3MHz
10MHz
30MHz
100MHz 300MHz
33pF
04821-043
Antialiasing Filters
1GHz
FREQUENCY
Figure 40. Third-Order Butterworth Filter Response
Rev. B | Page 100 of 104
Cload = 20 pF
C1 = 33 pF
C2 = 33 pF
ADV7183A
TYPICAL CIRCUIT CONNECTION
Examples of how to connect the ADV7183A video decoder are shown in Figure 42 and Figure 43.
AVDD_5V
BUFFER
R39
4.7kΩ
R38
75Ω
R53
56Ω
R89
5.6kΩ
C
B
Q6
E
R24
470Ω
FILTER
L10
12µH
C95
22pF
AGND
C102
10pF
R63
820Ω
04821-041
C93
100µF
R43
0Ω
Figure 42. ADI Recommended Antialiasing Circuit for All Input Channels
Rev. B | Page 101 of 104
ADV7183A
FERRITE BEAD
DVDDIO
(3.3V)
33µF
33µF
33µF
Pb
CBVS
AGND
DGND
AIN1
AIN7
100nF
DGND
P0
P1
P2
P3
P4
P5
P6
P7
P8
P9
P10
P11
P12
P13
P14
P15
AIN2
AIN8
100nF
AIN3
ANTI-ALIAS
FILTER CIRCUIT
100nF
ANTI-ALIAS
FILTER CIRCUIT
100nF
ANTI-ALIAS
FILTER CIRCUIT
100nF
AIN9
0.01µF POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
DGND
0.1µF
100nF
ANTI-ALIAS
FILTER CIRCUIT
0.01µF POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
AGND
0.1µF
10µF
DGND
ANTI-ALIAS
FILTER CIRCUIT
Pr
AGND
10µF
33µF
0.01µF POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
AGND
0.1µF
AGND
AGND
FERRITE BEAD
DVDD
(1.8V)
ANTI-ALIAS
FILTER CIRCUIT
Y
10µF
DVDD
AVDD
PVDD
DVDDIO
S-VIDEO
DGND
AGND
AGND
FERRITE BEAD
AVDD
(3.3V)
0.01µF POWER SUPPLY
DECOUPLING FOR
EACH POWER PIN
DGND
0.1µF
DGND
DGND
FERRITE BEAD
PVDD
(1.8V)
AGND DGND
10µF
ADV7183A
AIN4
AIN10
AIN5
AIN11
MULTIFORMAT
PIXEL PORT
P15–P8 8-BIT ITU-R BT.656 PIXEL DATA @ 27MHz
P7–P0 Cb AND Cr 16-BIT ITU-R BT.656 PIXEL DATA @ 13.5MHz
P15–P8 Y 16-BIT ITU-R BT.656 PIXEL DATA @ 13.5MHz
75Ω
75Ω
75Ω
75Ω
75Ω
75Ω
AIN6
RECOMMENDED ANTI-ALIAS FILTER
CIRCUIT IS SHOWN IN FIGURE 41 ON THE
PREVIOUS PAGE. THIS CIRCUIT INCLUDES
A 75Ω TERMINATION RESISTOR, INPUT
BUFFER AND ANTI-ALIASING FILTER.
AIN12
AGND
AGND
CAP Y1
+
0.1µF
10µF
0.1µF
1nF
CAP Y2
LLC1
27MHz OUTPUT CLOCK
LLC2
13.5MHz OUTPUT CLOCK
0.1µF
AGND
CAP C1
+
10µF
0.1µF
1nF
CAP C2
AGND
+
OE
CML
10µF
0.1µF
+
10µF
0.1µF
AGND
XTAL
DVDDIO
27MHz
(≤50ppm)
33pF
XTAL1
SELECT I2C
ADDRESS
OUTPUT ENABLE I/P
REFOUT
DGND
SFL
SFL O/P
HS
HS O/P
VS
VS O/P
FIELD
FIELD O/P
33pF
DGND
DVSS
ALSB
DVDDIO
2kΩ
DVDDIO
ELPF
2kΩ
1.69kΩ
100Ω
SCLK
MPU INTERFACE
CONTROL LINES
10nF
82nF
100Ω
SDA
PVDD
DVDDIO
RESET
100nF
DGND
AGND
DGND
AGND
DGND
Figure 43. Typical Connection Diagram
Rev. B | Page 102 of 104
04821-042
4.7kΩ
RESET
ADV7183A
OUTLINE DIMENSIONS
0.75
0.60
0.45
16.00
BSC SQ
1.60
MAX
61
80
60
1
SEATING
PLANE
PIN 1
14.00
BSC SQ
TOP VIEW
(PINS DOWN)
10°
6°
2°
1.45
1.40
1.35
0.15
0.05
SEATING
PLANE
0.20
0.09
7°
3.5°
0°
0.10 MAX
COPLANARITY
VIEW A
20
41
40
21
0.65
BSC
VIEW A
0.38
0.32
0.22
ROTATED 90° CCW
COMPLIANT TO JEDEC STANDARDS MS-026-BEC
Figure 44. 80-Lead Low Profile Quad Flat Package [LQFP]
(ST-80-2)
Dimensions shown in millimeters
ORDERING GUIDE
Model
ADV7183AKST
ADV7183ABST
EVAL-ADV7183BEB
Temperature Range
0°C to 70°C
–40°C to +85°C
Package Description
Low Profile Quad Flat Package (LQFP)
Low Profile Quad Flat Package (LQFP)
Evaluation Board
Package Option
ST-80-2
ST-80-2
The ADV7183A is a Pb-free environmentally friendly product. It is manufactured using the most up-to-date materials and processes. The
coating on the leads of each device is 100% pure Sn electroplate. The device is suitable for Pb-free applications, and can withstand surfacemount soldering at up to 255°C (±5°C).
In addition, it is backward-compatible with conventional SnPb soldering processes. This means the electroplated Sn coating can be
soldered with Sn/Pb solder pastes at conventional reflow temperatures of 220°C to 235°C.
The ADV7183A evaluation board is now obsolete. For new evaluation and design, ADV7183B evaluation board is recommended.
Rev. B | Page 103 of 104
ADV7183A
NOTES
Purchase of licensed I2C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I2C Patent
Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips.
© 2005 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D04821–0–3/05(B)
Rev. B | Page 104 of 104