PHILIPS PH7030L

PH7030L
N-channel TrenchMOS™ logic level FET
Rev. 04. — 7 March 2005
Product data sheet
1. Product profile
1.1 General description
N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using
TrenchMOS™ technology.
1.2 Features
■ Low thermal resistance
■ Logic level gate drive
■ S08 equivalent area footprint
■ Low on-state resistance.
1.3 Applications
■ DC-to-DC converters
■ Portable appliances
■ Switched-mode power supplies
■ Notebook computers.
1.4 Quick reference data
■ VDS ≤ 30 V
■ RDSon ≤ 7.9 mΩ
■ ID ≤ 68 A
■ Ptot ≤ 62.5 W.
2. Pinning information
Table 1:
Pinning
Pin
Description
1, 2, 3
source
4
gate
mb
mounting base; connected to drain
Simplified outline
Symbol
D
mb
G
mbb076
1 2 3 4
SOT669 (LFPAK)
S
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
3. Ordering information
Table 2:
Ordering information
Type number
PH7030L
Package
Name
Description
Version
LFPAK
plastic single-ended surface mounted package; 4 leads
SOT669
4. Limiting values
Table 3:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
Conditions
Min
Max
Unit
25 °C ≤ Tj ≤ 150 °C
-
30
V
-
±20
V
Tmb = 25 °C; VGS = 10 V; Figure 2 and 3
-
68
A
Tmb = 100 °C; VGS = 10 V; Figure 2
-
43
A
Tmb = 25 °C; pulsed; tp ≤ 10 µs; Figure 3
-
220
A
Tmb = 25 °C; Figure 1
-
62.5
W
storage temperature
−55
+150
°C
junction temperature
−55
+150
°C
VDS
drain-source voltage (DC)
VGS
gate-source voltage (DC)
ID
drain current (DC)
IDM
peak drain current
Ptot
total power dissipation
Tstg
Tj
Source-drain diode
IS
source (diode forward) current (DC) Tmb = 25 °C
-
52
A
ISM
peak source (diode forward) current Tmb = 25 °C; pulsed; tp ≤ 10 µs
-
150
A
-
115
mJ
Avalanche ruggedness
EDS(AL)S non-repetitive drain-source
avalanche energy
unclamped inductive load; ID = 33.9 A;
tp = 0.15 ms; VDD ≤ 30 V; VGS = 10 V;
starting at Tj = 25 °C
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
2 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
03aa15
120
03aa23
120
Pder
Ider
(%)
(%)
80
80
40
40
0
0
0
50
100
50
0
200
150
100
150
Tmb (°C)
200
Tmb (°C)
VGS ≥ 10 V
P tot
P der = ------------------------ × 100 %
P
°
ID
I der = --------------------- × 100 %
I
°
tot ( 25 C )
D ( 25 C )
Fig 1. Normalized total power dissipation as a
function of mounting base temperature
Fig 2. Normalized continuous drain current as a
function of mounting base temperature
003aaa385
103
ID
(A)
Limit RDSon = VDS / ID
tp = 10 µ s
102
100 µ s
10
1 ms
10 ms
DC
100 ms
1
10-1
10-1
1
102
10
VDS (V)
Tmb = 25 °C; IDM is single pulse; VGS = 10 V
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
3 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
5. Thermal characteristics
Table 4:
Thermal characteristics
Symbol Parameter
Conditions
thermal resistance from junction to mounting base Figure 4
Rth(j-mb)
Min
Typ
Max
Unit
-
-
2
K/W
003aaa386
10
Zth(j-mb)
(K/W)
1
δ = 0.5
0.2
0.1
0.05
10-1
δ=
P
0.02
tp
T
single pulse
t
tp
T
-2
10
10-5
10-4
10-3
10-2
10-1
tp (s)
1
Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
4 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
6. Characteristics
Table 5:
Characteristics
Tj = 25 °C unless otherwise specified.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
30
-
-
V
Tj = 25 °C
1
1.5
2
V
Tj = 150 °C
0.6
-
-
V
Tj = 25 °C
-
0.06
1
µA
Tj = 150 °C
-
-
500
µA
-
20
100
nA
Tj = 25 °C
-
6.9
7.9
mΩ
Tj = 150 °C
-
11.7
13.2
mΩ
VGS = 4.5 V; ID = 10 A;
-
9.6
11
mΩ
VGS = 5 V; ID = 10 A;
-
8.7
10
mΩ
ID = 20 A; VDS = 10 V; VGS = 5 V;
Figure 13
-
12
-
nC
-
4.1
-
nC
-
3.2
-
nC
VGS = 0 V; VDS = 10 V; f = 1 MHz;
Figure 11
-
1362 -
pF
-
544
-
pF
-
260
-
pF
-
24
-
ns
-
38
-
ns
Static characteristics
V(BR)DSS
drain-source breakdown voltage
ID = 250 µA; VGS = 0 V
VGS(th)
gate-source threshold voltage
ID = 1 mA; VDS = VGS; Figure 9
IDSS
drain-source leakage current
VDS = 30 V; VGS = 0 V
IGSS
gate-source leakage current
VGS = ±15 V; VDS = 0 V
RDSon
drain-source on-state resistance
VGS = 10 V; ID = 10 A; Figure 7 and 8
Dynamic characteristics
Qg(tot)
total gate charge
Qgs
gate-source charge
Qgd
gate-drain (Miller) charge
Ciss
input capacitance
Coss
output capacitance
Crss
reverse transfer capacitance
td(on)
turn-on delay time
tr
rise time
VDD = 10 V; ID = 10 A;
VGS = 4.5 V; RG = 4.7 Ω
td(off)
turn-off delay time
-
34
-
ns
tf
fall time
-
21
-
ns
-
0.81
1.2
V
-
11
-
ns
Source-drain diode
VSD
source-drain (diode forward) voltage IS = 10 A; VGS = 0 V; Figure 12
trr
reverse recovery time
IS = 20 A; dIS/dt = −100 A/µs;
VGS = 0 V; VR = 20 V
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
5 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
003aaa387
50
10
ID
(A)
4
3.6
VGS (V) = 3.4
003aaa388
20
ID
(A)
40
15
3.2
30
Tj = 150 °C
25 °C
10
3
20
2.8
5
10
2.5
0
0
0.5
1
1.5
VDS (V)
0
2
1
Tj = 25 °C
3
VGS (V)
4
Tj = 25 °C and 150 °C; VDS > ID × RDSon
Fig 5. Output characteristics: drain current as a
function of drain-source voltage; typical values
Fig 6. Transfer characteristics: drain current as a
function of gate-source voltage; typical values
003aaa389
40
VGS (V) = 2.7 V
RDSon
(mΩ)
2
2.8 V
03aa27
2
2.9 V
a
1.5
30
3V
1
20
3.4 V
4V
10
5V
0.5
10 V
0
0
5
10
15
ID (A)
20
0
-60
Tj = 25 °C
60
120
Tj (°C)
180
R DSon
a = ----------------------------R DSon ( 25 °C )
Fig 7. Drain-source on-state resistance as a function
of drain current; typical values
Fig 8. Normalized drain-source on-state resistance
factor as a function of junction temperature
9397 750 14206
Product data sheet
0
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
6 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
03aa33
2.5
VGS(th)
(V)
2
1.5
03aa36
10-1
ID
(A)
max
10-2
typ
10-3
min
10-5
0.5
0
-60
max
10-4
min
1
typ
10-6
0
60
120
Tj (°C)
0
180
1
2
VGS (V)
3
Tj = 25 °C; VDS = 5 V
ID = 1 mA; VDS = VGS
Fig 9. Gate-source threshold voltage as a function of
junction temperature
Fig 10. Sub-threshold drain current as a function of
gate-source voltage
003aaa390
104
C
(pF)
Ciss
103
Coss
Crss
102
10-1
1
10
VDS (V)
102
VGS = 0 V; f = 1 MHz
Fig 11. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
7 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
003aaa391
20
003aaa392
10
VGS
(V)
IS
(A)
8
15
6
10
150 °C
Tj = 25 °C
4
5
2
0
0.2
0
0.4
0.6
0.8
VSD (V)
1
Tj = 25 °C and 150 °C; VGS = 0 V
0
10
15
20
25
QG (nC)
ID = 20 A; VDD = 10 V
Fig 12. Source (diode forward) current as a function of
source-drain (diode forward) voltage; typical
values
Fig 13. Gate-source voltage as a function of gate
charge; typical values
9397 750 14206
Product data sheet
5
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
8 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
7. Package outline
Plastic single-ended surface mounted package (LFPAK); 4 leads
A2
A
E
SOT669
C
c2
b2
E1
b3
L1
mounting
base
b4
D1
D
H
L2
1
2
3
e
4
w M A
b
X
c
1/2 e
A
(A 3)
A1
C
θ
L
detail X
y C
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
mm
A
A1
A2
A3
b
b2
1.20 0.15 1.10
0.50 4.41
0.25
1.01 0.00 0.95
0.35 3.62
b3
b4
2.2
2.0
0.9
0.7
c
D (1)
c2
D1(1)
E(1) E1(1)
max
0.25 0.30 4.10
4.20
0.19 0.24 3.80
5.0
4.8
3.3
3.1
e
H
L
L1
L2
w
y
θ
1.27
6.2
5.8
0.85
0.40
1.3
0.8
1.3
0.8
0.25
0.1
8°
0°
Note
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
OUTLINE
VERSION
SOT669
REFERENCES
IEC
JEDEC
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
03-09-15
04-10-13
MO-235
Fig 14. Package outline SOT669 (LFPAK)
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
9 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
8. Revision history
Table 6:
Revision history
Document ID
Release date
Data sheet status Change notice Doc. number
Supersedes
PH7030L_4
20050307
Product data sheet -
PH7030L-03
Modifications:
PH7030L-03
Modifications:
PH7030L-02
Modifications:
PH7030L-01
•
The format of this data sheet has been redesigned to comply with the new presentation and
information standard of Philips Semiconductors.
•
Table 5 “Characteristics”: RDSon data added.
20040304
•
9397 750 12944
PH7030L-02
9397 750 11946
PH7030L-01
Table 5 “Characteristics”, tr data revised.
20030918
•
•
•
•
•
•
Product data
Product data
Section 3 “Ordering information” added.
Section 1.4 “Quick reference data” and Table 3 “Limiting values”, ID data revised.
Section 1.4 “Quick reference data” and Table 5 “Characteristics”, RDSon data revised.
Section 4 “Limiting values”, VGS data revised.
Table 5 “Characteristics”, Qg(tot), Qgs, Qgd, and VSD data revised.
Figure 3, 4, 7, 8 and 13 updated.
20030502
Product data
-
9397 750 14206
Product data sheet
9397 750 14206
9397 750 11405
-
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
10 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
9. Data sheet status
Level
Data sheet status [1]
Product status [2] [3]
Definition
I
Objective data
Development
This data sheet contains data from the objective specification for product development. Philips
Semiconductors reserves the right to change the specification in any manner without notice.
II
Preliminary data
Qualification
This data sheet contains data from the preliminary specification. Supplementary data will be published
at a later date. Philips Semiconductors reserves the right to change the specification without notice, in
order to improve the design and supply the best possible product.
III
Product data
Production
This data sheet contains data from the product specification. Philips Semiconductors reserves the
right to make changes at any time in order to improve the design, manufacturing and supply. Relevant
changes will be communicated via a Customer Product/Process Change Notification (CPCN).
[1]
Please consult the most recently issued data sheet before initiating or completing a design.
[2]
The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at
URL http://www.semiconductors.philips.com.
[3]
For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.
10. Definitions
customers using or selling these products for use in such applications do so
at their own risk and agree to fully indemnify Philips Semiconductors for any
damages resulting from such application.
Short-form specification — The data in a short-form specification is
extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Right to make changes — Philips Semiconductors reserves the right to
make changes in the products - including circuits, standard cells, and/or
software - described or contained herein in order to improve design and/or
performance. When the product is in full production (status ‘Production’),
relevant changes will be communicated via a Customer Product/Process
Change Notification (CPCN). Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no
license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are
free from patent, copyright, or mask work right infringement, unless otherwise
specified.
Limiting values definition — Limiting values given are in accordance with
the Absolute Maximum Rating System (IEC 60134). Stress above one or
more of the limiting values may cause permanent damage to the device.
These are stress ratings only and operation of the device at these or at any
other conditions above those given in the Characteristics sections of the
specification is not implied. Exposure to limiting values for extended periods
may affect device reliability.
Application information — Applications that are described herein for any
of these products are for illustrative purposes only. Philips Semiconductors
make no representation or warranty that such applications will be suitable for
the specified use without further testing or modification.
12. Trademarks
TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.
11. Disclaimers
Life support — These products are not designed for use in life support
appliances, devices, or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors
13. Contact information
For additional information, please visit: http://www.semiconductors.philips.com
For sales office addresses, send an email to: [email protected]
9397 750 14206
Product data sheet
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Rev. 04 — 7 March 2005
11 of 12
PH7030L
Philips Semiconductors
N-channel TrenchMOS™ logic level FET
14. Contents
1
1.1
1.2
1.3
1.4
2
3
4
5
6
7
8
9
10
11
12
13
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1
General description. . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Quick reference data. . . . . . . . . . . . . . . . . . . . . 1
Pinning information . . . . . . . . . . . . . . . . . . . . . . 1
Ordering information . . . . . . . . . . . . . . . . . . . . . 2
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 2
Thermal characteristics. . . . . . . . . . . . . . . . . . . 4
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9
Revision history . . . . . . . . . . . . . . . . . . . . . . . . 10
Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 11
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Contact information . . . . . . . . . . . . . . . . . . . . 11
© Koninklijke Philips Electronics N.V. 2005
All rights are reserved. Reproduction in whole or in part is prohibited without the prior
written consent of the copyright owner. The information presented in this document does
not form part of any quotation or contract, is believed to be accurate and reliable and may
be changed without notice. No liability will be accepted by the publisher for any
consequence of its use. Publication thereof does not convey nor imply any license under
patent- or other industrial or intellectual property rights.
Date of release: 7 March 2005
Document number: 9397 750 14206
Published in The Netherlands