PHILIPS PHK28NQ03LT

PHK28NQ03LT
TrenchMOS™ logic level FET
Rev. 01 — 12 December 2002
M3D315
Product data
1. Product profile
1.1 Description
N-channel enhancement mode field-effect transistor in a plastic package using
TrenchMOS™ technology.
Product availability:
PHK28NQ03LT in SOT96-1 (SO8).
1.2 Features
■ Logic level compatible
■ Low gate charge.
1.3 Applications
■ DC to DC converters
■ Switched mode power supplies.
1.4 Quick reference data
■ VDS ≤ 30 V
■ Ptot ≤ 6.25 W
■ ID ≤ 23.7 A
■ RDSon ≤ 6.5 mΩ.
2. Pinning information
Table 1:
Pinning - SOT96-1 simplified outline and symbol
Pin
Description
1,2,3
source (s)
4
gate (g)
5,6,7,8
drain (d)
Simplified outline
8
Symbol
d
5
g
1
Top view
4
MBK187
SOT96-1 (SO8)
MBB076
s
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
3. Limiting values
Table 2:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
Conditions
Min
Max
Unit
VDS
drain-source voltage (DC)
25 °C ≤ Tj ≤ 150 °C
-
30
V
VDGR
drain-gate voltage (DC)
25 °C ≤ Tj ≤ 150 °C; RGS = 20 kΩ
-
30
V
VGS
gate-source voltage
-
20
V
ID
drain current (DC)
Tsp = 25 °C; VGS = 10 V; Figure 2 and 3
-
23.7
A
Tsp = 100 °C; VGS = 10 V; Figure 2
-
15
A
A
IDM
peak drain current
Tsp = 25 °C; pulsed; tp ≤ 10 µs; Figure 3
-
60
Tsp = 25 °C; Figure 1
Ptot
total power dissipation
-
6.25
W
Tstg
storage temperature
−55
+150
°C
Tj
junction temperature
−55
+150
°C
Source-drain diode
IS
source (diode forward) current (DC) Tsp = 25 °C
-
5.2
A
ISM
peak source (diode forward) current Tsp = 25 °C; pulsed; tp ≤ 10 µs
-
20.8
A
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
2 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
03aa17
120
03aa25
120
Ider
(%)
Pder
(%)
80
80
40
40
0
0
0
50
100
150
0
200
50
100
150
Tsp (°C)
P tot
P der = ----------------------- × 100%
P
°
200
Tsp (°C)
ID
I der = ------------------- × 100%
I
°
tot ( 25 C )
D ( 25 C )
Fig 1. Normalized total power dissipation as a
function of solder point temperature.
Fig 2. Normalized continuous drain current as a
function of solder point temperature.
03ak85
102
limit RDSon = VDS / ID
tp = 10 µ s
ID
(A)
100 µ s
10
1 ms
10 ms
DC
1
100 ms
10-1
10-1
1
10
VDS (V)
102
Tsp = 25 °C; IDM is single pulse; VGS = 10V
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage.
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
3 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
4. Thermal characteristics
Table 3:
Thermal characteristics
Symbol Parameter
Conditions
Min Typ Max Unit
thermal resistance from junction to solder point Figure 4
Rth(j-sp)
-
-
20
K/W
4.1 Transient thermal impedance
03ak84
102
Zth(j-sp)
(K/W)
10
δ = 0.5
0.2
0.1
1
0.05
δ=
P
0.02
10-1
10-4
T
t
tp
single pulse
tp
T
10-3
10-2
10-1
1
tp (s)
10
Fig 4. Transient thermal impedance from junction to solder point as a function of pulse duration.
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
4 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
5. Characteristics
Table 4:
Characteristics
Tj = 25 °C unless otherwise specified
Symbol Parameter
Conditions
Min
Typ
Max
Unit
Tj = 25 °C
30
-
-
V
Tj = −55 °C
27
-
-
V
1
1.5
2
V
Static characteristics
V(BR)DSS drain-source breakdown voltage
VGS(th)
gate-source threshold voltage
ID = 250 µA; VGS = 0 V
ID = 1 mA; VDS = VGS; Figure 9
Tj = 25 °C
IDSS
drain-source leakage current
Tj = 150°C
0.6
-
-
V
Tj = -55°C
-
-
2.2
V
-
0.05
1
µA
VDS = 30 V; VGS = 0 V
Tj = 25 °C
Tj = 150 °C
IGSS
gate-source leakage current
VGS = ±16 V; VDS = 0 V
RDSon
drain-source on-state resistance
VGS = 4.5 V; ID = 13 A; Figure 7 and 8
Tj = 25 °C
Tj = 150 °C
-
-
500
µA
-
10
100
nA
-
6.6
7.7
mΩ
-
11.2
13.1
mΩ
VGS = 10 V; ID = 14 A; Figure 7 and 8
-
5.5
6.5
mΩ
ID = 14 A; VDD = 15 V; VGS = 4.5 V; Figure 13
-
30.3
-
nC
Dynamic characteristics
Qg(tot)
total gate charge
Qgs
gate-source charge
-
11.4
-
nC
Qgd
gate-drain (Miller) charge
-
7.8
-
nC
Ciss
input capacitance
-
2800 -
pF
Coss
output capacitance
-
670
pF
Crss
reverse transfer capacitance
-
320
-
pF
td(on)
turn-on delay time
-
11
-
ns
tr
rise time
-
10
-
ns
td(off)
turn-off delay time
-
80
-
ns
tf
fall time
-
40
-
ns
-
0.72
1.2
V
VGS = 0 V; VDS = 20 V; f = 1 MHz; Figure 11
VDD = 15 V; RL = 15 Ω; VGS = 10 V; RG = 6 Ω
-
Source-drain diode
VSD
source-drain (diode forward) voltage IS = 2.3 A; VGS = 0 V; Figure 12
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
5 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
03ak86
30
10 V 4.5 V 3.5 V 3.2 V
03ak88
30
3V
VDS > ID x RDSon
ID
(A)
2.8 V
ID
(A)
20
20
2.6 V
10
10
2.4 V
Tj = 150 °C
25 °C
VGS = 2.2 V
0
0
0
0.1
0.2
0.3
0.4
0.5
VDS (V)
Tj = 25 °C
1
2
VGS (V)
3
Tj = 25 °C and 150 °C; VDS > ID × RDSon
Fig 5. Output characteristics: drain current as a
function of drain-source voltage; typical values.
03ak87
30
Fig 6. Transfer characteristics: drain current as a
function of gate-source voltage; typical values.
03al00
1.8
VGS = 2.6 V
Tj = 25 °C
RDSon
(mΩ)
0
a
2.8 V
20
1.2
3V
3.2 V
3.5 V
4.5 V
10 V
10
0
0.6
0
0
10
20
ID (A)
30
Tj = 25 °C
-60
60
120
Tj (°C)
180
R DSon
a = ---------------------------R DSon ( 25 °C )
Fig 7. Drain-source on-state resistance as a function
of drain current; typical values.
Fig 8. Normalized drain-source on-state resistance
factor as a function of junction temperature.
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
0
Rev. 01 — 12 December 2002
6 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
03aa33
2.5
max
ID
(A)
10-2
typ
10-3
VGS(th)
(V)
2
1.5
03aa36
10-1
min
min
1
10-5
0
10-6
0
60
max
10-4
0.5
-60
typ
120
Tj (°C)
180
0
1
2
VGS (V)
3
Tj = 25 °C
ID = 1 mA; VDS = VGS
Fig 9. Gate-source threshold voltage as a function of
junction temperature.
Fig 10. Sub-threshold drain current as a function of
gate-source voltage.
03ak90
104
C
(pF)
Ciss
103
Coss
Crss
102
10-1
1
10
VDS (V)
102
VGS = 0 V; f = 1 MHz
Fig 11. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values.
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
7 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
03ak89
30
VGS = 0 V
03ak91
10
ID = 14 A
VGS
(V)
IS
(A)
Tj = 25 °C
8
VDD = 15 V
20
6
4
10
150 °C
Tj = 25 °C
2
0
0
0
0.3
0.6
0.9
VSD (V)
1.2
Tj = 25 °C and 150 °C; VGS = 0 V
0
40
60 Q (nC) 80
G
ID = 14 A; VDD = 15 V
Fig 12. Source (diode forward) current as a function of
source-drain (diode forward) voltage; typical
values.
Fig 13. Gate-source voltage as a function of gate
charge; typical values.
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
20
Rev. 01 — 12 December 2002
8 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
6. Package outline
SO8: plastic small outline package; 8 leads; body width 3.9 mm
SOT96-1
D
E
A
X
c
y
HE
v M A
Z
5
8
Q
A2
A
(A 3)
A1
pin 1 index
θ
Lp
1
L
4
e
detail X
w M
bp
0
2.5
5 mm
scale
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (2)
e
HE
L
Lp
Q
v
w
y
Z (1)
mm
1.75
0.25
0.10
1.45
1.25
0.25
0.49
0.36
0.25
0.19
5.0
4.8
4.0
3.8
1.27
6.2
5.8
1.05
1.0
0.4
0.7
0.6
0.25
0.25
0.1
0.7
0.3
0.01
0.019 0.0100
0.014 0.0075
0.20
0.19
0.16
0.15
0.244
0.039 0.028
0.050
0.041
0.228
0.016 0.024
inches
0.010 0.057
0.069
0.004 0.049
0.01
0.01
0.028
0.004
0.012
θ
o
8
0o
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
SOT96-1
076E03
MS-012
EIAJ
EUROPEAN
PROJECTION
ISSUE DATE
97-05-22
99-12-27
Fig 14. SOT96-1 (SO8).
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
9 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
7. Revision history
Table 5:
Revision history
Rev Date
01
20021212
CPCN
Description
-
Product data (9397 750 10743)
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Product data
Rev. 01 — 12 December 2002
10 of 12
PHK28NQ03LT
Philips Semiconductors
TrenchMOS™ logic level FET
8. Data sheet status
Level
Data sheet status[1]
Product status[2][3]
Definition
I
Objective data
Development
This data sheet contains data from the objective specification for product development. Philips
Semiconductors reserves the right to change the specification in any manner without notice.
II
Preliminary data
Qualification
This data sheet contains data from the preliminary specification. Supplementary data will be published
at a later date. Philips Semiconductors reserves the right to change the specification without notice, in
order to improve the design and supply the best possible product.
III
Product data
Production
This data sheet contains data from the product specification. Philips Semiconductors reserves the
right to make changes at any time in order to improve the design, manufacturing and supply. Relevant
changes will be communicated via a Customer Product/Process Change Notification (CPCN).
[1]
Please consult the most recently issued data sheet before initiating or completing a design.
[2]
The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at
URL http://www.semiconductors.philips.com.
[3]
For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.
9. Definitions
customers using or selling these products for use in such applications do so
at their own risk and agree to fully indemnify Philips Semiconductors for any
damages resulting from such application.
Short-form specification — The data in a short-form specification is
extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Right to make changes — Philips Semiconductors reserves the right to
make changes in the products - including circuits, standard cells, and/or
software - described or contained herein in order to improve design and/or
performance. When the product is in full production (status ‘Production’),
relevant changes will be communicated via a Customer Product/Process
Change Notification (CPCN). Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no
licence or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are
free from patent, copyright, or mask work right infringement, unless otherwise
specified.
Limiting values definition — Limiting values given are in accordance with
the Absolute Maximum Rating System (IEC 60134). Stress above one or
more of the limiting values may cause permanent damage to the device.
These are stress ratings only and operation of the device at these or at any
other conditions above those given in the Characteristics sections of the
specification is not implied. Exposure to limiting values for extended periods
may affect device reliability.
Application information — Applications that are described herein for any
of these products are for illustrative purposes only. Philips Semiconductors
make no representation or warranty that such applications will be suitable for
the specified use without further testing or modification.
11. Trademarks
TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.
10. Disclaimers
Life support — These products are not designed for use in life support
appliances, devices, or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors
Contact information
For additional information, please visit http://www.semiconductors.philips.com.
For sales office addresses, send e-mail to: [email protected].
Product data
Fax: +31 40 27 24825
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
9397 750 10743
Rev. 01 — 12 December 2002
11 of 12
Philips Semiconductors
PHK28NQ03LT
TrenchMOS™ logic level FET
Contents
1
1.1
1.2
1.3
1.4
2
3
4
4.1
5
6
7
8
9
10
11
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Quick reference data. . . . . . . . . . . . . . . . . . . . . 1
Pinning information . . . . . . . . . . . . . . . . . . . . . . 1
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 2
Thermal characteristics. . . . . . . . . . . . . . . . . . . 4
Transient thermal impedance . . . . . . . . . . . . . . 4
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9
Revision history . . . . . . . . . . . . . . . . . . . . . . . . 10
Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 11
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
© Koninklijke Philips Electronics N.V. 2002.
Printed in The Netherlands
All rights are reserved. Reproduction in whole or in part is prohibited without the prior
written consent of the copyright owner.
The information presented in this document does not form part of any quotation or
contract, is believed to be accurate and reliable and may be changed without notice. No
liability will be accepted by the publisher for any consequence of its use. Publication
thereof does not convey nor imply any license under patent- or other industrial or
intellectual property rights.
Date of release: 12 December 2002
Document order number: 9397 750 10743