PHILIPS PHP8ND50E

Philips Semiconductors
Product specification
PowerMOS transistors
PHP8ND50E, PHB8ND50E, PHW8ND50E
FREDFET, Avalanche energy rated
FEATURES
SYMBOL
• Repetitive Avalanche Rated
• Fast switching
• Stable off-state characteristics
• High thermal cycling performance
• Low thermal resistance
• Fast reverse recovery diode
QUICK REFERENCE DATA
VDSS = 500 V
d
ID = 8.5 A
RDS(ON) ≤ 0.85 Ω
g
trr = 180 ns
s
GENERAL DESCRIPTION
N-channel, enhancement mode field-effect power transistor, incorporating a Fast Recovery Epitaxial Diode (FRED).
This gives improved switching performance in half bridge and full bridge converters making this device particularly
suitable for inverters, lighting ballasts and motor control circuits.
The PHP8ND50E is supplied in the SOT78 (TO220AB) conventional leaded package.
The PHW8ND50E is supplied in the SOT429 (TO247) conventional leaded package.
The PHB8ND50E is supplied in the SOT404 surface mounting package.
PINNING
PIN
SOT78 (TO220AB)
DESCRIPTION
1
gate
2
drain1
3
source
SOT404
SOT429 (TO247)
tab
tab
2
tab
drain
1 23
1
1
3
2
3
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
VDSS
VDGR
VGS
ID
Drain-source voltage
Drain-gate voltage
Gate-source voltage
Continuous drain current
Tj = 25 ˚C to 150˚C
Tj = 25 ˚C to 150˚C; RGS = 20 kΩ
IDM
PD
Tj, Tstg
Pulsed drain current
Total dissipation
Operating junction and
storage temperature range
- 55
500
500
± 30
8.5
5.4
34
147
150
V
V
V
A
A
A
W
˚C
Tmb = 25 ˚C; VGS = 10 V
Tmb = 100 ˚C; VGS = 10 V
Tmb = 25 ˚C
Tmb = 25 ˚C
1 It is not possible to make connection to pin 2 of the SOT404 package.
August 1998
1
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
PHP8ND50E, PHB8ND50E, PHW8ND50E
AVALANCHE ENERGY LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
EAS
EAR
IAS, IAR
CONDITIONS
MIN.
MAX.
UNIT
-
510
mJ
-
19
mJ
-
8.5
A
Non-repetitive avalanche
energy
Unclamped inductive load, IAS = 6.2 A;
tp = 0.18 ms; Tj prior to avalanche = 25˚C;
VDD ≤ 50 V; RGS = 50 Ω; VGS = 10 V; refer
to fig:17
Repetitive avalanche energy2 IAR = 8.5 A; tp = 1 µs; Tj prior to
avalanche = 25˚C; RGS = 50 Ω; VGS = 10 V;
refer to fig:18
Repetitive and non-repetitive
avalanche current
THERMAL RESISTANCES
SYMBOL PARAMETER
Rth j-mb
Rth j-a
Thermal resistance junction
to mounting base
Thermal resistance junction
to ambient
CONDITIONS
MIN.
SOT78 package, in free air
SOT429 package, in free air
SOT404 package, pcb mounted, minimum
footprint
TYP. MAX. UNIT
-
-
0.85
K/W
-
60
45
50
-
K/W
K/W
K/W
2 pulse width and repetition rate limited by Tj max.
August 1998
2
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
PHP8ND50E, PHB8ND50E, PHW8ND50E
ELECTRICAL CHARACTERISTICS
Tj = 25 ˚C unless otherwise specified
SYMBOL PARAMETER
CONDITIONS
MIN.
V(BR)DSS
VGS = 0 V; ID = 0.25 mA
500
-
-
V
VDS = VGS; ID = 0.25 mA
-
0.1
-
%/K
2.0
3.5
-
0.7
3.0
6
1
40
10
0.85
4.0
25
250
200
Ω
V
S
µA
µA
nA
Drain-source breakdown
voltage
∆V(BR)DSS / Drain-source breakdown
∆Tj
voltage temperature
coefficient
RDS(ON)
Drain-source on resistance
VGS(TO)
Gate threshold voltage
Forward transconductance
gfs
IDSS
Drain-source leakage current
TYP. MAX. UNIT
IGSS
VGS = 10 V; ID = 4.8 A
VDS = VGS; ID = 0.25 mA
VDS = 30 V; ID = 4.8 A
VDS = 500 V; VGS = 0 V
VDS = 400 V; VGS = 0 V; Tj = 125 ˚C
Gate-source leakage current VGS = ±30 V; VDS = 0 V
Qg(tot)
Qgs
Qgd
Total gate charge
Gate-source charge
Gate-drain (Miller) charge
ID = 8.5 A; VDD = 400 V; VGS = 10 V
-
88
6
47
110
7
60
nC
nC
nC
td(on)
tr
td(off)
tf
Turn-on delay time
Turn-on rise time
Turn-off delay time
Turn-off fall time
VDD = 250 V; RD = 30 Ω;
RG = 9.1 Ω
-
18
50
104
60
-
ns
ns
ns
ns
Ld
Ld
Internal drain inductance
Internal drain inductance
-
3.5
4.5
-
nH
nH
Ls
Internal source inductance
Measured from tab to centre of die
Measured from drain lead to centre of die
(SOT78 and SOT429 packages only)
Measured from source lead to source
bond pad
-
7.5
-
nH
Ciss
Coss
Crss
Input capacitance
Output capacitance
Feedback capacitance
VGS = 0 V; VDS = 25 V; f = 1 MHz
-
1060
160
90
-
pF
pF
pF
SOURCE-DRAIN DIODE RATINGS AND CHARACTERISTICS
Tj = 25 ˚C unless otherwise specified
SYMBOL PARAMETER
CONDITIONS
IS
Tmb = 25˚C
-
-
8.5
A
Tmb = 25˚C
-
-
34
A
VSD
Continuous source current
(body diode)
Pulsed source current (body
diode)
Diode forward voltage
IS = 8.5 A; VGS = 0 V
-
-
1.5
V
trr
Reverse recovery time
-
180
220
-
ns
ns
Qrr
Reverse recovery charge
-
0.65
2.6
-
µC
µC
Irrm
Peak reverse recovery
current
IS = 8.5 A; VGS = 0 V; dI/dt = 100 A/µs
IS = 8.5 A; VGS = 0 V; dI/dt = 100 A/µs;
125˚C
IS = 8.5 A; VGS = 0 V; dI/dt = 100 A/µs
IS = 8.5 A; VGS = 0 V; dI/dt = 100 A/µs;
125˚C
IS = 8.5 A; VGS = 0 V; dI/dt = 100 A/µs;
125˚C
-
15
-
A
ISM
August 1998
MIN.
3
TYP. MAX. UNIT
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
120
PHP8ND50E, PHB8ND50E, PHW8ND50E
Normalised Power Derating
PD%
1
D = 0.5
100
90
0.2
80
0.1
0.1
70
0.05
60
50
0.02
40
0.01
PD
30
tp
D=
single pulse
20
10
0
20
40
60
80
100
Tmb / C
120
0.001
1us
140
Fig.1. Normalised power dissipation.
PD% = 100⋅PD/PD 25 ˚C = f(Tmb)
1ms
100us
10ms
tp, pulse width (s)
1s
100ms
Fig.4. Transient thermal impedance.
Zth j-mb = f(t); parameter D = tp/T
Normalised Current Derating
ID%
10us
tp
T
t
T
0
120
PHP6N60
Zth j-mb, Transient thermal impedance (K/W)
110
PHP8N50
ID, Drain current (Amps)
30
Tj = 25 C
110
100
90
25
80
20
10 V
7V
6.5 V
70
60
50
15
40
10
6V
5.5 V
5V
30
20
10
5
0
0
20
40
60
80
Tmb / C
100
120
0
140
VGS = 4.5 V
0
Fig.2. Normalised continuous drain current.
ID% = 100⋅ID/ID 25 ˚C = f(Tmb); conditions: VGS ≥ 10 V
100
ID / A
5
10
15
20
25
VDS, Drain-Source voltage (Volts)
30
Fig.5. Typical output characteristics.
ID = f(VDS); parameter VGS
BUK457-500B
PHP8N50
Tj = 25 C
RDS(on), Drain-Source on resistance (Ohms)
2
4.5 V
5V
5.5 V
VGS = 6 V
ID
S/
)=
VD
N
1.5
tp = 10 us
O
S(
10
6.5 V
RD
7V
100 us
10 V
1
1 ms
DC
1
10 ms
0.5
100 ms
0.1
1
10
100
VDS / V
0
1000
Fig.3. Safe operating area. Tmb = 25 ˚C
ID & IDM = f(VDS); IDM single pulse; parameter tp
August 1998
0
5
10
15
ID, Drain current (Amps)
20
25
Fig.6. Typical on-state resistance.
RDS(ON) = f(ID); parameter VGS
4
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
ID, Drain current (Amps)
25
PHP8ND50E, PHB8ND50E, PHW8ND50E
VGS(TO) / V
PHP8N50
VDS > ID x RDS(on)max
max.
4
20
typ.
3
15
min.
2
10
1
5
Tj = 150 C
0
Tj = 25 C
0
0
2
4
6
VGS, Gate-Source voltage (Volts)
8
-60
10
gfs, Transconductance (S)
-20
0
20
40
60
Tj / C
80
100
120
140
Fig.10. Gate threshold voltage.
VGS(TO) = f(Tj); conditions: ID = 0.25 mA; VDS = VGS
Fig.7. Typical transfer characteristics.
ID = f(VGS); parameter Tj
10
-40
PHP8N50
1E-01
SUB-THRESHOLD CONDUCTION
ID / A
VDS > ID x RDS(on)max
Tj = 25 C
1E-02
8
150 C
6
1E-03
4
1E-04
2
1E-05
0
2%
typ
98 %
1E-06
0
5
10
15
ID, Drain current (A)
20
0
25
Fig.8. Typical transconductance.
gfs = f(ID); parameter Tj
2
VGS / V
3
4
Fig.11. Sub-threshold drain current.
ID = f(VGS); conditions: Tj = 25 ˚C; VDS = VGS
Normalised RDS(ON) = f(Tj)
a
1
10000
PHP8N50
Junction capacitances (pF)
2
Ciss
1000
1
Coss
100
Crss
0
-60
-40
-20
0
20
40 60
Tj / C
80
10
100 120 140
Fig.9. Normalised drain-source on-state resistance.
a = RDS(ON)/RDS(ON)25 ˚C = f(Tj); ID = 4.25 A; VGS = 10 V
August 1998
1
10
100
VDS, Drain-Source voltage (Volts)
1000
Fig.12. Typical capacitances, Ciss, Coss, Crss.
C = f(VDS); conditions: VGS = 0 V; f = 1 MHz
5
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
15
PHP8N50
VGS, Gate-Source voltage (Volts)
ID = 8.5 A
Tj = 25 C
PHP8ND50E, PHB8ND50E, PHW8ND50E
20
VGS = 0 V
250 V
100 V
PHP8N50
IF, Source-Drain diode current (Amps)
VDD = 400 V
15
10
10
150 C
Tj = 25 C
5
5
0
0
50
100
Qg, Gate charge (nC)
0
150
Switching times (ns)
VDD = 250 V
VGS = 10 V
RD = 30 Ohms
Tj = 25 C
0.2
0.4
0.6
0.8
1
VSDS, Source-Drain voltage (Volts)
1.2
1.4
Fig.16. Source-Drain diode characteristic.
IF = f(VSDS); parameter Tj
Fig.13. Typical turn-on gate-charge characteristics.
VGS = f(QG); parameter VDS
1000
0
PHP8N50
Non-repetitive Avalanche current, IAS (A)
10
25 C
Tj prior to avalanche = 125 C
td(off)
100
1
tf
tr
VDS
tp
ID
td(on)
10
0
0.1
1E-06
10
20
30
40
RG, Gate resistance (Ohms)
50
1E-05
60
1E-04
1E-03
1E-02
Avalanche time, tp (s)
Fig.14. Typical switching times; td(on), tr, td(off), tf = f(RG)
1.15
PHP8N50E
Fig.17. Maximum permissible non-repetitive
avalanche current (IAS) versus avalanche time (tp);
unclamped inductive load
Normalised Drain-source breakdown voltage
V(BR)DSS @ Tj
Maximum Repetitive Avalanche Current, IAR (A)
V(BR)DSS @ 25 C
10
1.1
Tj prior to avalanche = 25 C
1.05
1
125 C
1
0.1
0.95
0.9
0.85
-100
PHP8N50E
0.01
1E-06
-50
0
50
Tj, Junction temperature (C)
100
150
1E-04
1E-03
1E-02
Avalanche time, tp (s)
Fig.15. Normalised drain-source breakdown voltage;
V(BR)DSS/V(BR)DSS 25 ˚C = f(Tj)
August 1998
1E-05
Fig.18. Maximum permissible repetitive avalanche
current (IAR) versus avalanche time (tp)
6
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
PHP8ND50E, PHB8ND50E, PHW8ND50E
MECHANICAL DATA
Dimensions in mm
4,5
max
Net Mass: 2 g
10,3
max
1,3
3,7
2,8
5,9
min
15,8
max
3,0 max
not tinned
3,0
13,5
min
1,3
max 1 2 3
(2x)
0,9 max (3x)
2,54 2,54
0,6
2,4
Fig.19. SOT78 (TO220AB); pin 2 connected to mounting base.
Notes
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent
damage to MOS gate oxide.
2. Refer to mounting instructions for SOT78 (TO220) envelopes.
3. Epoxy meets UL94 V0 at 1/8".
August 1998
7
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
PHP8ND50E, PHB8ND50E, PHW8ND50E
MECHANICAL DATA
Dimensions in mm
4.5 max
1.4 max
10.3 max
Net Mass: 1.4 g
11 max
15.4
2.5
0.85 max
(x2)
0.5
2.54 (x2)
Fig.20. SOT404 : centre pin connected to mounting base.
MOUNTING INSTRUCTIONS
Dimensions in mm
11.5
9.0
17.5
2.0
3.8
5.08
Fig.21. SOT404 : soldering pattern for surface mounting.
Notes
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent
damage to MOS gate oxide.
2. Epoxy meets UL94 V0 at 1/8".
August 1998
8
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
PHP8ND50E, PHB8ND50E, PHW8ND50E
MECHANICAL DATA
Dimensions in mm
5.3 max
16 max
1.8
Net Mass: 5 g
5.3
o 3.5
max
7.3
3.5
21
max
15.5
max
seating
plane
2.5
15.5
min
4.0
max
1
2
3
0.9 max
2.2 max
1.1
3.2 max
5.45
0.4 M
5.45
Fig.22. SOT429; pin 2 connected to mounting base.
Notes
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent
damage to MOS gate oxide.
2. Refer to mounting instructions for SOT429 envelope.
3. Epoxy meets UL94 V0 at 1/8".
August 1998
9
Rev 1.100
Philips Semiconductors
Product specification
PowerMOS transistors
FREDFET, Avalanche energy rated
PHP8ND50E, PHB8ND50E, PHW8ND50E
DEFINITIONS
Data sheet status
Objective specification
This data sheet contains target or goal specifications for product development.
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.
Product specification
This data sheet contains final product specifications.
Limiting values
Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and
operation of the device at these or at any other conditions above those given in the Characteristics sections of
this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information
Where application information is given, it is advisory and does not form part of the specification.
 Philips Electronics N.V. 1998
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the
copyright owner.
The information presented in this document does not form part of any quotation or contract, it is believed to be
accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any
consequence of its use. Publication thereof does not convey nor imply any license under patent or other
industrial or intellectual property rights.
LIFE SUPPORT APPLICATIONS
These products are not designed for use in life support appliances, devices or systems where malfunction of these
products can be reasonably expected to result in personal injury. Philips customers using or selling these products
for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting
from such improper use or sale.
August 1998
10
Rev 1.100