PHILIPS PTN3501DH

INTEGRATED CIRCUITS
PTN3501
Maintenance and control device
Product specification
Supersedes data of 2000 Nov 22
2001 Jan 17
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
FEATURES
PIN CONFIGURATION
• I2C to parallel port expander
• Internal 256x8 E2PROM
• Self timed write cycle (5 ms typ.)
• 16 byte page write operation
• Controlled pull-up on address lines
• Low voltage VCC range of +2.5 V to +3.6 V
• 5 V – tolerant I/Os
• Low standby current (< 60 µA )
• Power on Reset
• Supports Live Insertion
• Compatible with SMBus specification version 1.1
• High E2PROM endurance and data retention
• Available in TSSOP20 package
A0
1
20
A1
2
19
SDA
A2
3
18
SCL
P0
4
P1
5
P2
P3
INT
A5
VSS
17
PTN3501
VDD
WC
16
P7
6
15
P6
7
14
P5
8
13
P4
9
12
A3
10
11
A4
SW00657
Figure 1.
PIN DESCRIPTION
DESCRIPTION
PIN NUMBER
SYMBOL
NAME AND FUNCTION
The PTN3501 is a general purpose maintenance and control device.
It features an on-board E2PROM that can be used to store error
codes or board manufacturing data for read–back by application
software for diagnostic purposes.
1,2,3,9,11,12
A0:5
Address Lines
4,5,6,7
P0:3
Quasi–bidirectional I/O pins
10
VSS
Ground
The eight quasi bidirectional data pins can be independently
assigned as inputs or outputs to monitor board level status or
activate indicator devices such as LEDs.
13,14,15,16
P4:7
Quasi–bidirectional I/O pins
17
WC
Write Control Pin. Should be
tied LOW.
The PTN3501 has six address pins allowing up to 64 devices to
share the common two wire I2C software protocol serial data bus.
8
INT
Interrupt Pin
18
SCL
I2C Serial Clock
The PTN3501 supports live insertion to facilitate usage in removable
cards on backplane systems.
19
SDA
I2C Serial Data
20
VDD
Supply Voltage
The PTN3501 is an alternative to the functionally similar PTN3500
for systems where a high number of devices are required to share
the same I2C-bus without need for an additional I2C-bus I/O
expander.
ORDERING INFORMATION
Package
Type number
n mber
PTN3501DH
Name
Description
Version
TSSOP20
Plastic thin shrink small-outline package; 20 leads; body width 4.4 mm
SOT360-1
FUNCTIONAL DIAGRAM
INT
SCL
SDA
I2C
CONTROL
8-BIT
I/O PORT
P7:0
A5:0
WC
E2PROM
256 × 8
SW00647
Figure 2.
2001 Jan 17
2
853-2227 25436
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
CHARACTERISTICS OF THE I2C-BUS
The I2C-bus is for 2-way, 2-line communication between different ICs
or modules. The two lines are a serial data line (SDA) and a serial
clock line (SCL). Both lines must be connected to a positive supply
via a pull-up resistor when connected to the output stages of a device.
Data transfer may be initiated only when the bus is not busy.
Start and stop conditions
Both data and clock lines remain HIGH when the bus is not busy. A
HIGH-to-LOW transition of the data line, while the clock is HIGH is
defined as the start condition (S). A LOW-to-HIGH transition of the
data line while the clock is HIGH is defined as the stop condition (P)
(see Figure 4).
Bit transfer
One data bit is transferred during each clock phase. The data on the
SDA line must remain stable during the HIGH period of the clock
pulse as changes in the data line at this time will be interpreted as
control signals (See Figure 3).
System configuration
A device generating a message is a “transmitter”, a device receiving
is the “receiver”. The device that controls the message is the
“master” and the devices which are controlled by the master are the
“slaves” (see Figure 5).
SDA
SCL
DATA LINE
STABLE;
DATA VALID
CHANGE
OF DATA
ALLOWED
SW00542
Figure 3. Bit transfer
SDA
SDA
SCL
SCL
S
P
START CONDITION
STOP CONDITION
SW00543
Figure 4. Definition of start and stop conditions
SDA
SCL
MASTER
TRANSMITTER/
RECEIVER
SLAVE
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER
MASTER
TRANSMITTER/
RECEIVER
SW00544
Figure 5. System configuration
2001 Jan 17
3
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that
the SDA line is stable LOW during the HIGH period of the
acknowledge related clock pulse, set–up and hold times must be
taken into account.
Acknowledge (see Figure 6)
The number of data bytes transferred between the start and the stop
conditions from transmitter to receiver is not limited. Each byte of
eight bits is followed by one acknowledge bit. The acknowledge bit
is a HIGH level put on the bus by the transmitter whereas the
master generates an extra acknowledge related clock pulse.
A master receiver must signal an end of data to the transmitter by
not generating an acknowledge on the last byte that has been
clocked out of the slave. In this event the transmitter must leave the
data line HIGH to enable the master to generate a stop condition.
A slave receiver which is addressed must generate an acknowledge
after the reception of each byte. Also a master must generate an
acknowledge after the reception of each byte that has been clocked
DATA OUTPUT
BY TRANSMITTER
NOT ACKNOWLEDGE
DATA OUTPUT
BY RECEIVER
ACKNOWLEDGE
SCL FROM
MASTER
1
2
8
9
S
CLOCK PULSE FOR
ACKNOWLEDGEMENT
START
CONDITION
SW00545
Figure 6. Acknowledgment on the I2C-bus
FUNCTIONAL DESCRIPTION
VDD
WRITE PULSE
100 µA
DATA FROM
SHIFT REGISTER
D
Q
FF
P0 TO P7
CI
S
POWER-ON
RESET
VSS
D
Q
FF
READ PULSE
CI
S
TO INTERRUPT LOGIC
DATA TO
SHIFT REGISTER
SW00788
Figure 7. Simplified schematic diagram of each I/O
2001 Jan 17
4
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
Addressing
For addressing, see Figure 8.
SLAVE ADDRESS
S
0
A5
A4
A3
A2
SLAVE ADDRESS
A1
A0
0
A
S
1
A5
A4
A3
a.
(a) I/O EXPANDER
A2
A1
A0
0
A
b.
(b) MEMORY
SW00648
Figure 8. PTN3501 slave addresses
Asynchronous Start
Following any Start condition on the bus, a minimum of 9 SCL clock cycles must be completed before a Stop condition can be issued. The
device does not support a Stop or a repeated Start condition during this time period.
I/O OPERATIONS (see also Figure 7)
Each of the PTN3501’s eight I/Os can be independently used as an input or output. Input I/O data is transferred from the port to the
microcontroller by the READ mode (See Figure 10). Output data is transmitted to the port by the I/O WRITE mode (see Figure 9).
SCL
1
2
3
4
5
6
7
8
SLAVE ADDRESS (I/O EXPANDER)
SDA
S
0
A5
A4
A3 A2
A1
A0
START CONDITION
DATA TO PORT
DATA TO PORT
0
A
R/W
DATA 1
A
ACKNOWLEDGE
FROM SLAVE
DATA 2
A
ACKNOWLEDGE
FROM SLAVE
ACKNOWLEDGE
FROM SLAVE
WRITE TO
PORT
DATA OUT
FROM PORT
DATA 1 VALID
t pv
DATA 2 VALID
t pv
SW00649
Figure 9. I/O WRITE mode (output)
SLAVE ADDRESS (I/O EXPANDER)
SDA
S
0
A5
A4
A3 A2
START CONDITION
A1
A0
DATA FROM PORT
1
R/W
A
DATA FROM PORT
DATA 1
A
ACKNOWLEDGE
FROM SLAVE
DATA 4
ACKNOWLEDGE
FROM MASTER
1
P
STOP
CONDITION
READ FROM
PORT
DATA INTO
PORT
DATA 1
DATA 2
DATA 3
t ph
DATA 4
t ps
INT
t iv
t ir
SW00650
Figure 10. I/O READ mode (input)
2001 Jan 17
5
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
• In the WRITE mode at the acknowledge bit after the
Interrupt (see Figs 11 and 12)
The PTN3501 provides an open drain output (INT) which can be fed
to a corresponding input of the microcontroller. This gives these
chips a type of master function which can initiate an action
elsewhere in the system.
HIGH–to–LOW transition of the SCL signal
• Returning of the port data to its original setting. A second port
state change will require an SCL rising clock edge to be captured
as an INT event.
An interrupt is generated by any rising or falling edge of the port
inputs in the input mode. After time tiv the signal INT is valid.
• Interrupts which occur during the acknowledge clock pulse may
be lost (or very short) due to the resetting of the interrupt during
this pulse.
Resetting and reactivating the interrupt circuit is achieved when data
on the port is changed to the original setting or data is read from or
written to the port which has generated the interrupt.
Each change of the I/Os after resetting will be detected and, after
the next rising clock edge, will be transmitted as INT. Reading from
or writing to another device does not affect the interrupt circuit.
Resetting occurs as follows:
• In the READ mode at the acknowledge bit after the rising edge of
the SCL signal
VDD
PTN3501
(1)
PTN3501
(2)
PTN3501
(16)
INT
INT
INT
MICROCONTROLLER
INT
SW00790
Figure 11. Application of multiple PTN3501s with interrupt
SLAVE ADDRESS (I/O EXPANDER)
SDA
S
0
A5
A4
A3
A2
A1
DATA FROM PORT
A0
START CONDITION
SCL
1
1
R/W
2
3
4
5
6
7
A
1
ACKNOWLEDGE
FROM SLAVE
P5
1
P
STOP CONDITION
8
DATA
INTO P5
INT
t iv
t ir
Figure 12. Interrupt generated by a change of input to I/O P5
2001 Jan 17
6
SW00791
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
Quasi-bidirectional I/Os (see Figure 13)
A quasi-bidirectional I/O can be used as an input or output without the use of a control signal for data direction. At power-on the I/Os are HIGH.
In this mode, only a current source to VDD is active. An additional strong pull-up to VDD allows fast rising edges into heavily loaded outputs.
These devices turn on when an output is written HIGH, and are switched off by the negative edge of SCL. The I/Os should be HIGH before
being used as inputs.
SLAVE ADDRESS (PTN3501)
SDA
S
0
A5
A4
A3
A2
A1
A0
START CONDITION
SCL
1
2
0
R/W
3
4
5
6
DATA TO PORT
DATA TO PORT
7
A
A
1
ACKNOWLEDGE
FROM SLAVE
P3
ACKNOWLEDGE
FROM SLAVE
A
0
P
P3
8
P3
OUTPUT
VOLTAGE
P3
PULL-UP
OUTPUT
CURRENT
IOHt
IOH
SW00789
Figure 13. Transient pull-up current IOHt while P3 changes from LOW-to-HIGH and back to LOW
SYMBOL
PARAMETER
MIN
TYP
MAX
UNIT
tpv
Output data valid; CL ≤ 100 pF
–
–
4
µs
tps
Input data setup time; CL ≤ 100 pF
0
–
–
µs
tph
Input data hold time; CL ≤ 100 pF
4
–
–
µs
tiv
Interrupt input data valid time;
CL ≤ 100 pF
–
–
4
µs
tir
Interrupt reset time; CL ≤ 100 pF
–
–
4
µs
2001 Jan 17
7
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
the master issues the stop condition, initiating the internal write cycle
to the non–volatile memory. Only write and read operations to the
quasi–bidirectional I/Os are allowed during the internal write cycle.
MEMORY OPERATIONS
Write operations
Write operations require an additional address field to indicate the
memory address location to be written. The address field is eight
bits long providing access to any one of the 256 words of memory.
There are two types of write operations, byte write and page write.
Page Write (see Figure 15)
A page write is initiated in the same way as the byte write, if after
sending the first word of data, the stop condition is not received the
PTN3501 considers subsequent words as data. After each data
word the PTN3501 responds with an acknowledge and the four least
significant bits of the memory address field are incremented. Should
the master not send a stop condition after 16 data words the
address counter will return to its initial value and overwrite the data
previously written. After the receipt of the stop condition the inputs
will behave as with the byte write during the internal write cycle.
Byte Write (see Figure 14)
To perform a byte write the start condition is followed by the memory
slave address and the R/W bit set to 0. The PTN3501 will respond
with an acknowledge and then consider the next eight bits sent as
the word address and the eight bits after the word address as the
data. The PTN3501 will issue an acknowledge after the receipt of
both the word address and the data. To terminate the data transfer
SLAVE
ADDRESS
(MEMORY)
SDA
WORD
ADDRESS
S 1 A5 A4 A3 A2 A1 A0 0
START CONDITION
R/W
DATA
A
A
A
ACKNOWLEDGE
FROM SLAVE
ACKNOWLEDGE
FROM SLAVE
P
STOP
CONDITION
ACKNOWLEDGE
FROM SLAVE
SW00651
Figure 14. Byte write
SLAVE ADDRESS
(MEMORY)
SDA
S
WORD ADDRESS
1 A5 A4 A3 A2 A1 A0 0
START
CONDITION
DATA TO MEMORY
DATA n
A
A
ACKNOWLEDGE
FROM SLAVE
ACKNOWLEDGE
FROM SLAVE
DATA TO MEMORY
A
DATA +3n
R/W
ACKNOWLEDGE
FROM SLAVE
A P
STOP
CONDITION
SW00652
Figure 15. Page Write
2001 Jan 17
8
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
The master must perform a byte write to the address location to be
read, but instead of transmitting the data after receiving the
acknowledge from the PTN3501 the master reissues the start
condition and memory slave address with the R/W bit set to one.
The PTN3501 will then transmit an acknowledge and use the next
eight clock cycles to transmit the data contained in the addressed
location. The master ceases the transmission by issuing the stop
condition after the eighth bit, omitting the ninth clock cycle
acknowledge.
Read operations
PTN3501 read operations are initiated in an identical manner to
write operations with the exception that the memory slave address’
R/W bit is set to a one. There are three types of read operations;
current address, random and sequential.
Current Address Read (see Figure 16)
The PTN3501 contains an internal address counter that increments
after each read or write access, as a result if the last word accessed
was at address n then the address counter contains the address
n+1.
Sequential Read (see Figure 18)
The PTN3501 sequential read is an extension of either the current
address read or random read. If the master doesn’t issue a stop
condition after it has received the eighth data bit, but instead issues
an acknowledge, the PTN3501 will increment the address counter
and use the next eight cycles to transmit the data from that location.
The master can continue this process to read the contents of the
entire memory. Upon reaching address 255 the counter will return to
address 0 and continue transmitting data until a stop condition is
received. The master ceases the transmission by issuing the stop
condition after the eighth bit, omitting the ninth clock cycle
acknowledge.
When the PTN3501 receives its memory slave address with the
R/W bit set to one it issues an acknowledge and uses the next eight
clocks to transmit the data contained at the address stored in the
address counter. The master ceases the transmission by issuing the
stop condition after the eighth bit. There is no ninth clock cycle for
the acknowledge.
Random Read (see Figure 17)
The PTN3501’s random read mode allows the address to be read
from to be specified by the master. This is done by performing a
dummy write to set the address counter to the location to be read.
SLAVE ADDRESS
(MEMORY)
DATA FROM MEMORY
S 1 A5 A4 A3 A2 A1 A0 1
SDA
START
CONDITION
A
P
STOP
CONDITION
R/W
ACKNOWLEDGE
FROM SLAVE
SW00653
Figure 16. Current Address Read
SLAVE ADDRESS
(MEMORY)
SDA
S
WORD
ADDRESS
1 A5 A4 A3 A2 A1 A0 0
START
CONDITION
SLAVE ADDRESS
(MEMORY)
A S
A
ACKNOWLEDGE
FROM SLAVE
P
1 A5 A4 A3 A2 A1 A0 1 A
ACKNOWLEDGE
FROM SLAVE
R/W
DATA FROM MEMORY
R/W
STOP
CONDITION
ACKNOWLEDGE
FROM SLAVE
START
CONDITION
SW00654
Figure 17. Random Read
SLAVE ADDRESS
(MEMORY)
SDA
S
DATA
FROM MEMORY
1 A5 A4 A3 A2 A1 A0 1
START
CONDITION
A
DATA n
DATA
FROM MEMORY
DATA n+1
A
DATA
FROM MEMORY
A
P
DATA N+X
R/W
ACKNOWLEDGE
FROM SLAVE
ACKNOWLEDGE
FROM MASTER
STOP
CONDITION
ACKNOWLEDGE
FROM MASTER
SW00655
Figure 18. Sequential Read
2001 Jan 17
9
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
ABSOLUTE MAXIMUM RATINGS
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.
PARAMETER
SYMBOL
MIN
MAX
UNIT
VCC
Supply Voltage
–0.5
4.0
V
VI
Input Voltage
VSS – 0.5
5.5
V
II
DC Input Current
–20
20
mA
IO
DC Output Current
–25
25
mA
IDD
Supply Current
–100
100
mA
ISS
Supply Current
–100
100
mA
Ptot
Total Power Dissipation
–
400
mW
PO
Total Power Dissipation per Output
–
100
mW
TSTG
Storage Temperature
–65
+150
_C
TAMB
Operating Temperature
–40
+85
_C
VESD
Electrostatic Discharge:
Human Body Model, 1.5 kΩ, 100 pF
–
>2000
V
Machine Model, 0 Ω, 200 pF
–
>200
V
DC ELECTRICAL CHARACTERISTICS
Tamb = –40_C to +85_C unless otherwise specified; VCC = 3.3 V
SYMBOL
PARAMETER
MIN
TYP
MAX
UNIT
Supply
VDD
Supply Voltage
2.5
3.3
3.6
V
IDDQ
Standby Current; A0 thru A5, WC = HIGH
–
IDD1
Supply Current Read
–
–
60
µA
1
IDD2
Supply Current Write
–
mA
–
2
VPOR
Power on Reset Voltage
mA
–
–
2.4
V
Input SCL; input, output SDA
VIL
Input LOW voltage
–0.5
–
0.3 VDD
V
VIH
Input HIGH voltage
0.7 VDD
–
5.5
V
IOL
Output LOW current @ VOL = 0.4 V
3
–
–
mA
IL
Input leakage current @ VI = VDD or VSS
–1
–
1
µA
CI
Input capacitance @ VI = VSS
–
–
7
pF
I/O Expander Port
VIL
Input LOW voltage
–0.5
–
0.3 VDD
V
VIH
Input HIGH voltage
0.7 VDD
–
5.5
V
IIHL(max)
Input current through protection diodes
–400
–
400
µA
IOL
Output LOW current @ VOL = 1 V
10
25
–
mA
IOH
Output HIGH current @ VOH = Vss
30
100
300
µA
IOHt
Transient pull–up current
–
2
–
mA
CI
Input Capacitance
–
–
10
pF
CO
Output Capacitance
–
–
10
pF
Address Inputs A0 thru A5, WC input
VIL
Input LOW voltage
–0.5
–
0.3 VDD
V
VIH
Input HIGH voltage
0.7 VDD
–
5.5
V
IL
Input leakage current @ VI = VDD
–1
–
1
µA
Input leakage (pull-up) current @ VI = VSS
10
25
100
µA
Interrupt output INT
IOL
Low level output current; VOL = 0.4 V
1.6
–
–
mA
IL
Leakage current @ VI = VDD or VSS
–1
–
+1
µA
2001 Jan 17
10
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
I2C-BUS TIMING CHARACTERISTICS
SYMBOL
I2C-bus
PARAMETER
MIN.
TYP.
MAX.
UNIT
timing (see Figure 19; Note 1)
fSCL
SCL clock frequency
–
–
400
kHz
tSW
tolerable spike width on bus
–
–
50
ns
tBUF
bus free time
1.3
–
–
µs
tSU;STA
START condition set–up time
0.6
–
–
µs
tHD;STA
START condition hold time
0.6
–
–
µs
tr
SCL and SDA rise time
–
–
0.3
µs
tf
SCL and SDA fall time
–
–
0.3
µs
tSU;DAT
data set–up time
250
–
–
ns
tHD;DAT
data hold time
0
–
–
ns
tVD;DAT
SCL LOW to data out valid
–
–
1.0
µs
tSU;STO
STOP condition set–up time
0.6
–
–
µs
NOTE:
1. All the timing values are valid within the operating supply voltage and ambient temperature range and refer to VIL and VIH with an input
voltage swing of VSS to VDD.
handbook, full pagewidth
PROTOCOL
t
START
CONDITION
(S)
BIT 7
MSB
(A7)
BIT 6
(A6)
SU;STA
BIT 0
LSB
(R/W)
ACKNOWLEDGE
(A)
STOP
CONDITION
(P)
1 / f SCL
SCL
t
t
t r
BUF
f
SDA
t HD;STA
t
t
SU;DAT
HD;DAT
t
VD;DAT
MBD820
t SU;STO
SW00561
Figure 19.
2001 Jan 17
11
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
POWER-UP TIMING
SYMBOL
PARAMETER
MAX.
UNIT
1
Power-up to Read Operation
1
ms
tPUW1
Power-up to Write Operation
5
ms
tPUR
NOTE:
1. tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated. These parameters are
guaranteed by design.
WRITE CYCLE LIMITS
SYMBOL
PARAMETER
MIN.
TYP. (5)
MAX.
UNIT
tWR1
Write Cycle Time
–
5
10
ms
NOTE:
1. tWR is the maximum time that the device requires to perform the internal write operation.
Write Cycle Timing
SCL
SDA
8th Bit
ACK
Word n
MEMORY
ADDRESS
tWR
Stop
Condition
Start
Condition
SW00560
Figure 20.
2001 Jan 17
12
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
SOLDERING
seconds depending on heating method. Typical reflow temperatures
range from 215 to 250°C.
Introduction
There is no soldering method that is ideal for all IC packages. Wave
soldering is often preferred when through-hole and surface mounted
components are mixed on one printed-circuit board. However, wave
soldering is not always suitable for surface mounted ICs, or for
printed-circuits with high population densities. In these situations
reflow soldering is often used.
Preheating is necessary to dry the paste and evaporate the binding
agent. Preheating duration: 45 minutes at 45°C.
Wave soldering
Wave soldering is not recommended for SSOP packages. This is
because of the likelihood of solder bridging due to closely-spaced
leads and the possibility of incomplete solder penetration in
multi-lead devices.
This text gives a very brief insight to a complex technology. A more
in-depth account of soldering ICs can be found in our IC Package
Databook (order code 9398 652 90011).
If wave soldering cannot be avoided, the following conditions
must be observed:
DIP
• A double-wave (a turbulent wave with high upward pressure
Soldering by dipping or by wave
The maximum permissible temperature of the solder is 260°C;
solder at this temperature must not be in contact with the joint for
more than 5 seconds. The total contact time of successive solder
waves must not exceed 5 seconds.
followed by a smooth laminar wave) soldering technique
should be used.
• The longitudinal axis of the package footprint must be
parallel to the solder flow and must incorporate solder
thieves at the downstream end.
The device may be mounted up to the seating plane, but the
temperature of the plastic body must not exceed the specified
maximum storage temperature (Tstg max). If the printed-circuit board
has been pre-heated, forced cooling may be necessary immediately
after soldering to keep the temperature within the permissible limit.
Even with these conditions, only consider wave soldering
SSOP packages that have a body width of 4.4 mm, that is
SSOP16 (SOT369–1) or SSOP20 (SOT266–1).
During placement and before soldering, the package must be fixed
with a droplet of adhesive. The adhesive can be applied by screen
printing, pin transfer or syringe dispensing. The package can be
soldered after the adhesive is cured.
Repairing soldered joints
Apply a low voltage soldering iron (less than 24 V) to the lead(s) of
the package, below the seating plane or not more than 2 mm above
it. If the temperature of the soldering iron bit is less than 300°C it
may remain in contact for up to 10 seconds. If the bit temperature is
between 300 and 400°C, contact may be up to 5 seconds.
Maximum permissible solder temperature is 260°C, and maximum
duration of package immersion in solder is 10 seconds, if cooled to
less than 150°C within 6 seconds. Typical dwell time is 4 seconds at
250°C.
SO and SSOP
A mildly-activated flux will eliminate the need for removal of
corrosive residues in most applications.
Reflow soldering
Reflow soldering techniques are suitable for all SO and SSOP
packages.
Repairing soldered joints
Fix the component by first soldering two diagonally opposite end
leads. Use only a low voltage soldering iron (less than 24 V) applied
to the flat part of the lead. Contact time must be limited to
10 seconds at up to 300 °C. When using a dedicated tool, all other
leads can be soldered in one operation within 2 to 5 seconds
between 270 and 320°C.
Reflow soldering requires solder paste (a suspension of fine solder
particles, flux and binding agent) to be applied to the printed-circuit
board by screen printing, stencilling or pressure-syringe dispensing
before package placement.
Several techniques exist for reflowing; for example, thermal
conduction by heated belt. Dwell times vary between 50 and 300
PURCHASE OF PHILIPS I2C COMPONENTS
Purchase of Philips I2C components conveys a license under the Philips’ I2C patent
to use the components in the I2C system provided the system conforms to the
I2C specifications defined by Philips. This specification can be ordered using the
code 9398 393 40011.
2001 Jan 17
13
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm
2001 Jan 17
14
SOT360-1
Philips Semiconductors
Product specification
Maintenance and control device
PTN3501
Data sheet status
Data sheet
status
Product
status
Definition [1]
Objective
specification
Development
This data sheet contains the design target or goal specifications for product development.
Specification may change in any manner without notice.
Preliminary
specification
Qualification
This data sheet contains preliminary data, and supplementary data will be published at a later date.
Philips Semiconductors reserves the right to make changes at any time without notice in order to
improve design and supply the best possible product.
Product
specification
Production
This data sheet contains final specifications. Philips Semiconductors reserves the right to make
changes at any time without notice in order to improve design and supply the best possible product.
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended
periods may affect device reliability.
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Disclaimers
Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless
otherwise specified.
 Copyright Philips Electronics North America Corporation 2001
All rights reserved. Printed in U.S.A.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Sunnyvale, California 94088–3409
Telephone 800-234-7381
Date of release: 01-01
Document order number:
2001 Jan 17
15
9397 750 07933