PHILIPS 74ABT823D

74ABT823
9-bit D-type flip-flop with reset and enable; 3-state
Rev. 03 — 23 March 2010
Product data sheet
1. General description
The 74ABT823 high-performance BiCMOS device combines low static and dynamic
power dissipation with high speed and high output drive.
The 74ABT823 is a 9-bit wide buffered register with clock enable input (CE) and master
reset input (MR) which are ideal for parity bus interfacing in systems using many
microprocessors.
The 74ABT823 is designed to eliminate the extra packages required to buffer existing
registers and provide extra data width for wider data and address paths of buses carrying
parity.
The register is fully edge-triggered. The state of each D input, one set-up time before the
LOW-to-HIGH clock transition, is transferred to the corresponding output Q of the flip-flop.
2. Features and benefits
„ High-speed parallel registers with positive edge-triggered D-type flip-flops
„ Ideal where high speed, light loading, or increased fan-in are required with MOS
microprocessors
„ Output capability: +64 mA and −32 mA
„ Power-on 3-state
„ Power-on reset
„ Latch-up protection exceeds 500 mA per JESD78B class II level A
„ ESD protection:
‹ HBM JESD22-A114F exceeds 2000 V
‹ MM JESD22-A115-A exceeds 200 V
3. Ordering information
Table 1.
Ordering information
Type number
Package
Temperature range Name
Description
Version
74ABT823D
−40 °C to +85 °C
SO24
plastic small outline package; 24 leads;
body width 7.5 mm
SOT137-1
74ABT823DB
−40 °C to +85 °C
SSOP24
plastic shrink small outline package; 24 leads;
body width 5.3 mm
SOT340-1
74ABT823PW
−40 °C to +85 °C
TSSOP24
plastic thin shrink small outline package; 24 leads;
body width 4.4 mm
SOT355-1
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
4. Functional diagram
1
11
2
3
4
5
6
7
8
9
10
MR
D0
1
OE
Q0
D1
Q1
D2
Q2
D3
Q3
D4
Q4
D5
Q5
D6
Q6
D7
Q7
D8
CP
13
Q8
CE
23
EN
11
R
14
G1
13
1C2
22
21
2
20
23
2D
19
3
22
18
4
21
17
5
20
6
19
7
18
8
17
9
16
10
15
16
15
14
001aaa847
001aaa848
Fig 1. Logic symbol
74ABT823_3
Product data sheet
Fig 2. IEC logic symbol
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
2 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
D0
D1
D2
D3
D4
MR
CE
D
R
Q
R
D
CP
Q
CP
FF0
R
D
Q
CP
FF1
R
D
Q
D
CP
FF2
R
Q
CP
FF3
FF4
CP
OE
Q0
D5
Q1
D6
D
R
Q
D7
D
CP
Q2
R
Q
FF5
Q5
R
Q
D
CP
FF6
Q4
D8
D
CP
Q3
Q
CP
FF7
Q6
R
FF8
Q7
Q8
001aac444
Fig 3.
Logic diagram
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
3 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
5. Pinning information
5.1 Pinning
74ABT823
OE
1
24 VCC
D0
2
23 Q0
D1
3
22 Q1
D2
4
21 Q2
D3
5
20 Q3
D4
6
19 Q4
D5
7
18 Q5
D6
8
17 Q6
D7
9
16 Q7
D8 10
15 Q8
MR 11
14 CE
GND 12
13 CP
001aal300
Fig 4.
Pin configuration
5.2 Pin description
Table 2.
Pin description
Symbol
Pin
Description
OE
1
output enable input (active LOW)
D0, D1, D2, D3, D4, D5, D6, D7, D8
2, 3, 4, 5, 6, 7, 8, 9, 10
data input
MR
11
master reset input (active LOW)
GND
12
ground (0 V)
CP
13
clock pulse input (active rising edge)
CE
14
clock enable input (active LOW)
Q8, Q7, Q6, Q5, Q4, Q3, Q3, Q2, Q1, Q0 15, 16, 17, 18, 19, 20, 21, 22, 23
data output
VCC
positive supply voltage
74ABT823_3
Product data sheet
24
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
4 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
6. Functional description
6.1 Function table
Table 3.
Function table[1]
Input
Output
Operating mode
OE
MR
CE
CP
Dn
Qn
L
L
X
X
X
L
clear
L
H
L
↑
h
H
load and read data
L
H
L
↑
l
L
L
H
H
NC
X
NC
hold
H
X
X
X
X
Z
high-impedance
[1]
H = HIGH voltage level;
L = LOW voltage level;
h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition;
I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition;
↑ = LOW-to-HIGH clock transition;
NC = no change;
X = don’t care;
Z = high-impedance OFF-state.
7. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
Parameter
VCC
supply voltage
Min
Max
Unit
−0.5
+7.0
V
input voltage
[1]
−1.2
+7.0
V
VO
output voltage
output in OFF-state or HIGH-state
[1]
−0.5
+5.5
V
IIK
input clamping current
VI < 0 V
−18
-
mA
IOK
output clamping current
VO < 0 V
−50
-
mA
IO
output current
output in LOW-state
-
128
mA
-
150
°C
−65
+150
°C
VI
Tj
junction temperature
Tstg
storage temperature
Conditions
[2]
[1]
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
[2]
The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction
temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
5 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
8. Recommended operating conditions
Table 5.
Operating conditions
Voltages are referenced to GND (ground = 0 V).
Symbol
Parameter
VCC
Conditions
Min
Typ
Max
Unit
supply voltage
4.5
-
5.5
V
VI
input voltage
0
-
VCC
V
VIH
HIGH-level input voltage
2.0
-
-
V
VIL
LOW-level Input voltage
-
-
0.8
V
IOH
HIGH-level output current
−32
-
-
mA
IOL
LOW-level output current
-
-
64
mA
Δt/ΔV
input transition rise and fall rate
0
-
5
ns/V
Tamb
ambient temperature
−40
-
+85
°C
in free air
9. Static characteristics
Table 6.
Static characteristics
Symbol
Parameter
25 °C
Conditions
−40 °C to +85 °C Unit
Min
Typ
Max
Min
Max
VIK
input clamping voltage VCC = 4.5 V; IIK = −18 mA
−1.2
−0.9
-
−1.2
-
V
VOH
HIGH-level output
voltage
VCC = 4.5 V; IOH = −3 mA
2.5
2.9
-
2.5
-
V
VCC = 5.0 V; IOH = −3 mA
3.0
3.4
-
3.0
-
V
VCC = 4.5 V; IOH = −32 mA
2.0
2.4
-
2.0
-
V
-
0.42
0.55
-
0.55
V
-
0.13
0.55
-
0.55
V
VI = VIL or VIH
VOL
LOW-level output
voltage
VCC = 4.5 V; IOL = 64 mA;
VI = VIL or VIH
VOL(pu)
power-up LOW-level
output voltage
VCC = 5.5 V; IO = 1 mA;
VI = GND or VCC
II
input leakage current
VCC = 5.5 V; VI = VCC or GND
-
±0.01 ±1.0
-
±1.0
μA
IOFF
power-off leakage
current
VCC = 0 V; VI or VO ≤ 4.5 V
-
±5.0
±100
-
±100
μA
IO(pu/pd)
power-up/power-down VCC = 2.0 V; VO = 0.5 V;
output current
VI = GND or VCC; OE HIGH
-
±5.0
±50
-
±50
μA
IOZ
OFF-state output
current
VO = 2.7 V
-
5.0
50
-
50
μA
VO = 0.5 V
-
−5.0
−50
-
−50
μA
-
5.0
50
-
50
μA
−180
−50
−50
−180
−50
mA
outputs HIGH-state
-
0.5
250
-
250
μA
outputs LOW-state
-
27
34
-
34
mA
outputs disabled
-
0.5
250
-
250
μA
output leakage current HIGH-state; VO = 5.5 V;
VCC = 5.5 V; VI = GND or VCC
IO
output current
VCC = 5.5 V; VO = 2.5 V
ICC
supply current
VCC = 5.5 V; VI = GND or VCC
Product data sheet
[2]
VCC = 5.5 V; VI = VIL or VIH
ILO
74ABT823_3
[1]
[3]
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
6 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
Table 6.
Static characteristics …continued
Symbol
Parameter
25 °C
Conditions
−40 °C to +85 °C Unit
Min
Typ
Max
Min
Max
-
0.5
1.5
-
1.5
mA
ΔICC
additional supply
current
per input pin; VCC = 5.5 V;
one input at 3.4 V;
other inputs at VCC or GND
CI
input capacitance
VI = 0 V or VCC
-
4
-
-
-
pF
CO
output capacitance
outputs disabled; VO = 0 V or VCC
-
7
-
-
-
pF
[4]
[1]
For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
[2]
This parameter is valid for any VCC between 0 V and 2.1 V, with a transition time of up to 10 ms. From VCC = 2.1 V to VCC = 5 V ± 10 %
a transition time of up to 100 μs is permitted.
[3]
Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
[4]
This is the increase in supply current for each input at 3.4 V.
10. Dynamic characteristics
Table 7.
Dynamic characteristics
GND = 0 V; for test circuit, see Figure 9.
Symbol Parameter
25 °C; VCC = 5.0 V
Conditions
−40 °C to +85 °C; Unit
VCC = 5.0 V ± 0.5 V
Min
Typ
Max
Min
Max
fmax
maximum
frequency
see Figure 5
125
200
-
125
-
tPLH
LOW to HIGH
propagation delay
CP to Qn, see Figure 5
2.1
4.3
5.9
2.1
6.8
ns
tPHL
HIGH to LOW
propagation delay
CP to Qn, see Figure 5
2.2
4.4
6.1
2.2
6.7
ns
MR to Qn, see Figure 6
2.0
4.1
6.3
2.0
7.1
ns
tPZH
OFF-state to HIGH
propagation delay
OE to Qn; see Figure 8
1.0
3.0
4.5
1.0
5.3
ns
tPZL
OFF-state to LOW
propagation delay
OE to Qn; see Figure 8
2.2
4.1
5.6
2.2
6.3
ns
tPHZ
HIGH to OFF-state
propagation delay
OE to Qn; see Figure 8
2.7
4.8
6.2
2.7
6.9
ns
tPLZ
LOW to OFF-state
propagation delay
OE to Qn; see Figure 8
2.5
5.0
6.4
2.5
6.9
ns
tsu(H)
set-up time HIGH
Dn to CP; see Figure 7
2.1
0.5
-
2.1
-
ns
CE to CP; see Figure 7
+2.0
−0.5
-
+2.0
-
ns
Dn to CP; see Figure 7
2.1
0.2
-
2.1
-
ns
CE to CP; see Figure 7
3.3
1.5
-
3.3
-
ns
tsu(L)
th(H)
th(L)
tWH
set-up time LOW
hold time HIGH
hold time LOW
pulse width HIGH
74ABT823_3
Product data sheet
MHz
CP to Dn; see Figure 7
1.3
0.0
-
1.3
-
ns
CP to CE; see Figure 7
+1.0
−1.4
-
+1.0
-
ns
CP to Dn; see Figure 7
+1.3
−0.3
-
+1.3
-
ns
CP to CE; see Figure 7
2.0
0.7
-
2.0
-
ns
CP; see Figure 5
2.9
1.9
-
2.9
-
ns
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
7 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
Table 7.
Dynamic characteristics …continued
GND = 0 V; for test circuit, see Figure 9.
Symbol Parameter
tWL
trec
pulse width LOW
recovery time
25 °C; VCC = 5.0 V
Conditions
−40 °C to +85 °C; Unit
VCC = 5.0 V ± 0.5 V
Min
Typ
Max
Min
Max
CP; see Figure 5
3.8
2.8
-
3.8
-
ns
MR; see Figure 6
5.5
4.0
-
5.5
-
ns
MR to CP; see Figure 6
2.5
0.6
-
2.5
-
ns
11. Waveforms
1 / fmax
VI
CP input
VM
GND
tWH
tWL
tPHL
tPLH
VOH
VM
Qn output
VOL
001aac445
VM = 1.5 V
VOL and VOH are typical voltage output levels that occur with the output load.
Fig 5.
Propagation delay clock input (CP) to output (Qn), clock pulse (CP) width and maximum clock (CP)
frequency
VI
VM
MR input
GND
t WL
t rec
VI
CP input
VM
GND
t PHL
VOH
VM
Qn output
VOL
001aac446
VM = 1.5 V
VOL and VOH are typical voltage output levels that occur with the output load.
Fig 6.
Master reset (MR) pulse width, propagation delay master reset (MR) to output (Qn) and recovery time
master reset (MR) to clock (CP)
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
8 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
VI
VM
CP input
GND
t su(H)
t su(L)
t h(H)
t h(L)
VI
VM
Dn, CE input
GND
001aac447
VM = 1.5 V
The shaded areas indicate when the input is permitted to change for predictable output performance.
Fig 7.
Set-up and hold times data output (Dn) to clock (CP) and clock enable input (CE) to clock (CP)
VI
OE input
VM
GND
tPZL
tPLZ
3.5 V
VM
Qn output
VOL + 0.3 V
VOL
tPZH
tPHZ
VOH
Qn output
VM
VOH − 0.3 V
GND
001aac448
VM = 1.5 V
VOL and VOH are typical voltage output levels that occur with the output load
Fig 8.
3-state output (Qn) enable and disable times
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
9 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
VI
tW
90 %
90 %
negative
pulse
VM
0V
VCC
10 %
tf
tr
tr
tf
VI
90 %
positive
pulse
0V
VEXT
VM
10 %
VI
DUT
RT
90 %
RL
VO
G
CL
RL
VM
VM
10 %
mna616
10 %
tW
001aai298
a. Input pulse definition
b. Test circuit
Test data is given in Table 8.
RL = Load resistance.
CL = Load capacitance including jig and probe capacitance.
RT = Termination resistance should be equal to output impedance Zo of the pulse generator.
VEXT = External voltage for measuring switching times.
Fig 9.
Table 8.
Load circuitry for switching times
Test data
Input
Load
VEXT
VI
fI
tW
tr, tf
CL
RL
tPHL, tPLH
tPZH, tPHZ
tPZL, tPLZ
3.0 V
1 MHz
500 ns
≤ 2.5 ns
50 pF
500 Ω
open
open
7.0 V
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
10 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
12. Package outline
SO24: plastic small outline package; 24 leads; body width 7.5 mm
SOT137-1
D
E
A
X
c
HE
y
v M A
Z
24
13
Q
A2
A
(A 3)
A1
pin 1 index
θ
Lp
L
1
12
e
detail X
w M
bp
0
5
10 mm
scale
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (1)
e
HE
L
Lp
Q
v
w
y
mm
2.65
0.3
0.1
2.45
2.25
0.25
0.49
0.36
0.32
0.23
15.6
15.2
7.6
7.4
1.27
10.65
10.00
1.4
1.1
0.4
1.1
1.0
0.25
0.25
0.1
0.01
0.019 0.013
0.014 0.009
0.61
0.60
0.30
0.29
0.05
0.419
0.043
0.055
0.394
0.016
inches
0.1
0.012 0.096
0.004 0.089
0.043
0.039
0.01
0.01
Z
(1)
0.9
0.4
0.035
0.004
0.016
θ
o
8
o
0
Note
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
SOT137-1
075E05
MS-013
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
99-12-27
03-02-19
Fig 10. Package outline SOT137-1 (SO24)
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
11 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm
D
SOT340-1
E
A
X
c
HE
y
v M A
Z
24
13
Q
A2
A
(A 3)
A1
pin 1 index
θ
Lp
L
1
12
bp
e
detail X
w M
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (1)
e
HE
L
Lp
Q
v
w
y
Z (1)
θ
mm
2
0.21
0.05
1.80
1.65
0.25
0.38
0.25
0.20
0.09
8.4
8.0
5.4
5.2
0.65
7.9
7.6
1.25
1.03
0.63
0.9
0.7
0.2
0.13
0.1
0.8
0.4
8
o
0
o
Note
1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.
OUTLINE
VERSION
SOT340-1
REFERENCES
IEC
JEDEC
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
99-12-27
03-02-19
MO-150
Fig 11. Package outline SOT340-1 (SSOP24)
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
12 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm
D
SOT355-1
E
A
X
c
HE
y
v M A
Z
13
24
Q
A2
(A 3)
A1
pin 1 index
A
θ
Lp
L
1
12
bp
e
detail X
w M
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (2)
e
HE
L
Lp
Q
v
w
y
Z (1)
θ
mm
1.1
0.15
0.05
0.95
0.80
0.25
0.30
0.19
0.2
0.1
7.9
7.7
4.5
4.3
0.65
6.6
6.2
1
0.75
0.50
0.4
0.3
0.2
0.13
0.1
0.5
0.2
8o
0o
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
OUTLINE
VERSION
SOT355-1
REFERENCES
IEC
JEDEC
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
99-12-27
03-02-19
MO-153
Fig 12. Package outline SOT355-1 (TSSOP24)
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
13 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
13. Abbreviations
Table 9.
Abbreviations
Acronym
Description
BiCMOS
Bipolar Complementary Metal-Oxide Semiconductor
DUT
Device Under Test
ESD
ElectroStatic Discharge
HBM
Human Body Model
MM
Machine Model
14. Revision history
Table 10.
Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
74ABT823_3
20100323
Product data sheet
-
74ABT823_2
Modifications:
•
The format of this data sheet has been redesigned to comply with the new identity
guidelines of NXP Semiconductors.
•
•
Legal texts have been adapted to the new company name where appropriate.
DIP 24 (SOT222-1) package removed from Section 3 “Ordering information” and.Section
12 “Package outline”
74ABT823_2
20050207
Product specification
-
74ABT823_1
19960314
Product specification
-
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
74ABT823_1
© NXP B.V. 2010. All rights reserved.
14 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
15. Legal information
15.1 Data sheet status
Document status[1][2]
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
Preliminary [short] data sheet
Qualification
This document contains data from the preliminary specification.
Product [short] data sheet
Production
This document contains the product specification.
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
The term ‘short data sheet’ is explained in section “Definitions”.
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
15.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
15.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Suitability for use in automotive applications — This NXP
Semiconductors product has been qualified for use in automotive
applications. The product is not designed, authorized or warranted to be
74ABT823_3
Product data sheet
suitable for use in medical, military, aircraft, space or life support equipment,
nor in applications where failure or malfunction of an NXP Semiconductors
product can reasonably be expected to result in personal injury, death or
severe property or environmental damage. NXP Semiconductors accepts no
liability for inclusion and/or use of NXP Semiconductors products in such
equipment or applications and therefore such inclusion and/or use is at the
customer’s own risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on a weakness or default in the
customer application/use or the application/use of customer’s third party
customer(s) (hereinafter both referred to as “Application”). It is customer’s
sole responsibility to check whether the NXP Semiconductors product is
suitable and fit for the Application planned. Customer has to do all necessary
testing for the Application in order to avoid a default of the Application and the
product. NXP Semiconductors does not accept any liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from national authorities.
15.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
15 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
16. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
74ABT823_3
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 03 — 23 March 2010
© NXP B.V. 2010. All rights reserved.
16 of 17
74ABT823
NXP Semiconductors
9-bit D-type flip-flop with reset and enable; 3-state
17. Contents
1
2
3
4
5
5.1
5.2
6
6.1
7
8
9
10
11
12
13
14
15
15.1
15.2
15.3
15.4
16
17
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Ordering information . . . . . . . . . . . . . . . . . . . . . 1
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2
Pinning information . . . . . . . . . . . . . . . . . . . . . . 4
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4
Functional description . . . . . . . . . . . . . . . . . . . 5
Function table . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 5
Recommended operating conditions. . . . . . . . 6
Static characteristics. . . . . . . . . . . . . . . . . . . . . 6
Dynamic characteristics . . . . . . . . . . . . . . . . . . 7
Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 11
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Revision history . . . . . . . . . . . . . . . . . . . . . . . . 14
Legal information. . . . . . . . . . . . . . . . . . . . . . . 15
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 15
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Contact information. . . . . . . . . . . . . . . . . . . . . 16
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2010.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
Date of release: 23 March 2010
Document identifier: 74ABT823_3