ATMEL ATF1500A-15JC

Features
• High Density, High Performance Electrically Erasable Complex
Programmable Logic Device
– 44-Pin, 32 I/O CPLD
– 7.5 ns Maximum Pin-to-Pin Delay
– Registered Operation Up To 125 MHz
– Fully Connected Input and Feedback Logic Array
– Backward Compatibility with ATF1500/L Software and Hardware
Flexible Logic Macrocell
D/T/Latch Configurable Flip Flops
– Global and Individual Register Control Signals
– Global and Individual Output Enable
– Programmable Output Slew Rate
Advanced Power Management Features
– Automatic 3 mA Stand-By (ATF1500AL)
– Pin-Controlled 5 µA Stand-By Mode (Typical)
– Programmable Pin-Keeper Inputs and I/Os
Available in Commercial and Industrial Temperature Ranges
Available in 44-Pin PLCC and TQFP Packages
Advanced Flash Technology
– 100% Tested
– Completely Reprogrammable
– 100 Program/Erase Cycles
– 20 Year Data Retention
– 2000V ESD Protection
– 200 mA Latch-Up Immunity
Supported By Popular 3rd Party Tools
Security Fuse Feature
•
•
•
•
•
•
•
High
Performance E2
PLD
ATF1500A/AL
Description
The ATF1500A is a high performance, high density Complex PLD. Built on an
advanced Flash technology, it has maximum pin to pin delays of 7.5 ns and supports
sequential logic operation at speeds up to 125 MHz. With 32 logic macrocells and up
to 36 inputs, it easily integrates logic from several TTL, SSI, MSI and classic PLDs.
The ATF1500A's global input and feedback architecture simplifies logic placement
and eliminates pinout changes due to design changes.
(continued)
Pin Configurations
CLK
Clock
I
Logic Inputs
I/O
Bidirectional
Buffers
GCLR
Register Reset
(active low)
OE1,
OE2
Output Enable
(active low)
VCC
+5V Supply
PD
Power Down
(active high)
PLCC
TQFP
INDEX
CORNER
I/O
I/O
I/O/PD
VCC
OE2/I
GCLR/I
OE1/I
CLK/I
GND
I/O
I/O
Function
44 42 40 38 36 34
43 41 39 37 35
I/O
I/O
I/O
GND
I/O
I/O
I/O
I/O
VCC
I/O
I/O
33
32
31
30
29
28
27
26
25
24
23
1
2
3
4
5
6
7
8
9
10
11
I/O
I/O
I/O
I/O
VCC
I/O
I/O
I/O
I/O
GND
I/O
13 15 17 19 21
12 14 16 18 20 22
I/O
I/O
I/O
I/O
GND
VCC
I/O
I/O
I/O
I/O
I/O
Pin
Name
Top View
Rev. 0759C–04/98
Top View
1
Functional Logic Diagram(1)
Note:
2
1.
Arrows connecting macrocells indicate direction and groupings of CASIN/CASOUT data flow.
ATF1500A/AL
ATF1500A/AL
The ATF1500A has 32 bi-directional I/O pins and 4 dedicated input pins. Each dedicated input pin can also serve
as a global control signal: register clock, register reset or
output enable. Each of these control signals can be
selected for use individually within each macrocell.
Each of the 32 logic macrocells generates a buried feedback, which goes to the global bus. Each input and I/O pin
also feeds into the global bus. Because of this global bussing, each of these signals is always available to all 32
macrocells in the device.
Each macrocell also generates a foldback logic term, which
goes to a regional bus. All signals within a regional bus are
connected to all 16 macrocells within the region.
Cascade logic between macrocells in the ATF1500A allows
fast, efficient generation of complex logic functions. The
ATF1500A contains 4 such logic chains, each capable of
creating sum term logic with a fan in of up to 40 product
terms.
Bus Friendly Pin-Keeper Input and I/O’s
All Input and I/O pins on the ATF1500A have programmable “data keeper” circuits. If activated, when any pin is
driven high or low and then subsequently left floating, it will
stay at that previous high or low level.
This circuitry prevents unused Input and I/O lines from
floating to intermediate voltage levels, which cause unnecessary power consumption and system noise. The keeper
circuits eliminate the need for external pull-up resistors and
eliminate their DC power consumption.
Pin-keeper circuits can be disabled. Programming is controlled in the logic design file. Once the pin-keeper circuits
are disabled, normal termination procedures are required
for unused inputs and I/Os.
Input Diagram
Speed/Power Management
The ATF1500A has several built-in speed and power management features. The ATF1500A contains circuitry that
automatically puts the device into a low power stand-by
mode when no logic transitions are occurring. This not only
reduces power consumption during inactive periods, but
also provides a proportional power savings for most applications running at system speeds below 10 MHz.
All ATF1500As also have an optional pin-controlled power
down mode. In this mode, current drops to below 10 µA.
When the power down option is selected, the PD pin is
used to power down the part. The power down option is
selected in the design source file. When enabled, the
device goes into power down when the PD pin is high. In
the power down mode, all internal logic signals are latched
and held, as are any enabled outputs. All pin transitions are
ignored until the PD is brought low. When the power down
feature is enabled, the PD cannot be used as a logic input
or output. However, the PD pin's macrocell may still be
used to generate buried foldback and cascade logic signals.
Each output also has individual slew rate control. This may
be used to reduce system noise by slowing down outputs
that do not need to operate at maximum speed. Outputs
default to slow switching, and may be specified as fast
switching in the design file.
Design Software Support
ATF1500A designs are supported by several 3rd party
tools. Automated fitters allow logic synthesis using a variety
of high level description languages and formats.
I/O Diagram
VCC
VCC
OE
DATA
INPUT
I/O
100K
VCC
ESD
PROTECTION
CIRCUIT
PROGRAMMABLE
OPTION
100K
PROGRAMMABLE
OPTION
3
ATF1500A/AL Macrocell
ATF1500A Macrocell
The ATF1500A macrocell is flexible enough to support
highly complex logic functions operating at high speed. The
macrocell consists of five sections: product terms and product term select multiplexer; OR/XOR/CASCADE logic; a flip
flop; output select and enable; and logic array inputs.
Product Terms and Select Mux
Each ATF1500A macrocell has five product terms. Each
product term receives as its inputs all signals from both the
global bus and regional bus.
The product term select multiplexer (PTMUX) allocates the
five product terms as needed to the macrocell logic gates
and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum
macrocell configuration.
OR/XOR/CASCADE Logic
The ATF1500A macrocell's OR/XOR/CASCADE logic
structure is designed to efficiently support all types of logic.
Within a single macrocell, all the product terms can be
4
ATF1500A/AL
routed to the OR gate, creating a five input AND/OR sum
term. With the addition of the CASIN from neighboring
macrocells, this can be expanded to as many as 40 product
terms with a very small additional delay.
The macrocell's XOR gate allows efficient implementation
of compare and arithmetic functions. One input to the XOR
comes from the OR sum term. The other XOR input can be
a product term or a fixed high or low level. For combinatorial outputs, the fixed level input allows output polarity
selection. For registered functions, the fixed levels allow De
Morgan minimization of the product terms. The XOR gate is
also used to emulate JK type flip flops.
Flip Flop
The ATF1500A's flip flop has very flexible data and control
functions. The data input can come from either the XOR
gate or from a separate product term. Selecting the separate product term allows creation of a buried registered
feedback within a combinatorial output macrocell.
(continued)
ATF1500A/AL
In addition to D, T, JK and SR operation, the flip flop can
also be configured as a flow-through latch. In this mode,
data passes through when the clock is high and is latched
when the clock is low.
The clock itself can be either the global CLK pin or an individual product term. The flip flop changes state on the
clock's rising edge. When the CLK pin is used as the clock,
one of the macrocell product terms can be selected as a
clock enable. When the clock enable function is active and
the enable signal (product term) is low, all clock edges are
ignored.
The flip flop's asynchronous reset signal (AR) can be either
the pin global clear (GCLR), a product term, or always off.
AR can also be a logic OR of GCLR with a product term.
The asynchronous preset (AP) can be a product term or
always off.
Output Select and Enable
The ATF1500A macrocell output can be selected as registered or combinatorial. When the output is registered, the
same registered signal is fed back internally to the global
bus. When the output is combinatorial, the buried feedback
can be either the same combinatorial signal or it can be the
register output if the separate product term is chosen as
the flip flop input.
The output enable multiplexer (MOE) controls the output
enable signals. Any buffer can be permanently enabled for
simple output operation. Buffers can also be permanently
disabled to allow use of the pin as an input. In this configuration all the macrocell resources are still available, including the buried feedback, expander and CASCADE logic.
The output enable for each macrocell can also be selected
as either of the two OE pins or as an individual product
term.
Global/Regional Busses
The global bus contains all Input and I/O pin signals as well
as the buried feedback signal from all 32 macrocells.
Together with the complement of each signal, this provides
a 68 bit bus as input to every product term. Having the
entire global bus available to each macrocell eliminates any
potential routing problems. With this architecture designs
can be modified without requiring pinout changes.
Each macrocell also generates a foldback product term.
This signal goes to the regional bus, and is available to 16
macrocells. The foldback is an inverse polarity of one of the
macrocell's product terms. The 16 foldback terms in each
region allow generation of high fan-in sum terms (up to 21
product terms) with a small additional delay.
5
Absolute Maximum Ratings*
Temperature Under Bias .................................. -40°C to +85°C
*NOTICE:
Stresses beyond those listed under “Absolute
Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any
other conditions beyond those indicated in the
operational sections of this specification is not
implied. Exposure to absolute maximum rating
conditions for extended periods may affect device
reliability.
Note:
Minimum voltage is -0.6V dc, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is Vcc+ 0.75V dc, which
may overshoot to 5.25V for pulses of less than 20
ns.
Storage Temperature ..................................... -65°C to +150°C
Voltage on Any Pin with
Respect to Ground ........................................ -2.0V to +7.0V(1)
Voltage on Input Pins
with Respect to Ground
During Programming.................................... -2.0V to +14.0V(1)
1.
Programming Voltage with
Respect to Ground ...................................... -2.0V to +14.0V(1)
DC and AC Operating Conditions
Commercial
Industrial
Operating Temperature(case)
0°C - 70°C
-40°C - 85°C
VCC Power Supply
5V ± 5%
5V ± 10%
DC Characteristics
Symbol
Parameter
Condition
Min
Typ
Max
Units
IIL
Input or I/O
Low Leakage Current
0 ≤ VIN ≤ VIL(max)
-10
µA
IIH
Input or I/O
High Leakage Current
VIH,min ≤ VIN ≤ VCC
10
µA
Com.
70
mA
Ind.
100
mA
ATF1500A
ICC1(1)
Power Supply Current,
Standby
VCC = MAX,
VIN = 0, VCC
Com.
3
mA
Ind.
5
mA
ATF1500A
ICC2
Power Supply Current,
Power Down Mode
VCC = MAX,
VIN = 0, VCC
ICC3(1)
Clocked Power Supply
Current
VCC = MAX,
VIN = 0, VCC
IOS
Output Short Circuit
Current
VOUT = 0.5V
VIL
Input Low Voltage
VCC, min < VCC
< VCC, max
VIH
Input High Voltage
VOL
Output Low Voltage
VCC = MIN
VOH
Output High Voltage
VCC = MIN
Note:
6
ATF1500AL
5
µA
2
mA/MHz
-130
mA
-0.5
0.8
V
2.0
VCC + 1
V
0.45
V
IOL = 4 mA
IOH = -4 mA
2.4
V
IOH = -0.2 mA
VCC - .2
V
1. All ICC parameters measured with outputs open, and a 16-bit loadable, up/down counter programmed into each region.
ATF1500A/AL
ATF1500A/AL
AC Waveforms
Register AC Characteristics, Input Pin Clock
-7
Symbol
tCOS
(1)
Parameter
Min
Clock to Output
-10
-12
-15
-20
-25
Max
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Units
4.5
2
5
2
6
2
8
2
9
2
9
ns
tCFS
Clock to Feedback
2
2
2
2
2
2
ns
tSIS
I, I/O Setup Time
6
8
10
11
14
16
ns
tSFS
Feedback Setup Time
6
8
10
11
12
13
ns
tHS
Input, I/O,
Feedback Hold Time
0
0
0
0
0
0
ns
tPS
Clock Period
6
8
9
10
11
12
ns
tWS
Clock Width
3
4
4.5
5
5.5
6
ns
FMAXS
External Feedback
1/(tSIS + tCOS)
95
76.9
62.5
52.6
43
40
MHz
Internal Feedback
1/(tSFS + tCFS)
125
100
83.3
76.9
71
66
MHz
166.7
125
111
100
91
83
MHz
No Feedback 1/(tPS)
tRPRS
tRTRS
Note:
Reset Pin Recovery
Time
2
Reset Term Recovery
6
Time
1. For slow slew outputs, add tSSO .
3
3
4
5
5
ns
9
10
12
13
14
ns
7
Register AC Characteristics, Product Term Clock
-7
Min
Max
Min
-15
Max
Min
-20
Max
Min
-25
Parameter
tCOA(1)
Clock to Output
tCFA
Clock to Feedback
tSIA
I, I/O Setup Time
3
3
4
4
8
10
ns
tSFA
Feedback Setup Time
3
3
4
4
12
15
ns
tHA
Input, I/O,
Feedback Hold Time
2
3
4
4
5
5
ns
tPA
Clock Period
6
8
10
12
24
30
ns
tWA
Clock Width
3
4
5
6
12
15
ns
Max
Min
Max
Units
7.5
10
12
15
18
20
ns
5
7
7
9
12
15
ns
External Feedback
1/(tSIA + tCOA)
95.2
76.9
62.5
52.6
38
33.3
MHz
Internal Feedback
1/(tSFA + tCFA)
125
100
90.9
76.9
41.7
33.3
MHz
166.7
125
100
83.3
41.7
33.3
MHz
No Feedback 1/(tPA)
tRPRA
Reset Pin
Recovery Time
0
0
0
0
0
0
ns
tRTRA
Reset Term
Recovery Time
4
5
6
6
7
8
ns
Note:
8
Max
-12
Symbol
FMAXA
Min
-10
1. For slow slew outputs, add tSSO .
ATF1500A/AL
ATF1500A/AL
AC Characteristics
-7
-10
-12
-15
-20
-25
Symbol
Parameter
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Units
tPD(1)
I, I/O or FB to
Non-Registered
Output
2
7.5
3
10
3
12
3
15
3
20
3
25
ns
tPD2
I, I/O to Feedback
14
ns
tPD3(1)
Feedback to
Non-Registered
Output
25
ns
tPD4
Feedback to
Feedback
14
ns
tEA(1)
OE Term to Output
Enable
2
7.5
3
10
3
12
3
15
3
20
3
25
ns
tER
OE Term to Output
Disable
2
7.5
2
10
2
12
2
15
2
20
2
25
ns
tPZX(1)
OE Pin to Output
Enable
2
5.5
2
7
2
8
2
9
2
10
2
11
ns
tPXZ
OE Pin to Output
Disable
1.5
5.5
1..5
7
1.5
8
1.5
9
1.5
10
1.5
11
ns
tPF
Preset to Feedback
6
9
9
12
18
20
ns
tPO(1)
Preset to Registered
Output
8.5
12
14
20
23
25
ns
tRPF
Reset Pin to
Feedback
3
4
3
5
5.5
6
ns
tRPO(1)
Reset Pin to
Registered Output
5.5
7
8
11
13
15
ns
tRTF
Reset Term to
Feedback
6
9
9
12
15
20
ns
tRTO(1)
Reset Term to
Registered Output
8.5
12
14
20
23
25
ns
tCAS
Cascade Logic Delay
0.8
0.8
1
1
1.5
1.5
ns
tSSO
Slow Slew Output
Adder
3
3
3
4
4
4
ns
Foldback Term Delay
4
5
7
8
10
12
ns
tFLD
Note:
5
2
7.5
7
3
5
10
8
3
7
12
9
3
8
15
12
3
9
20
3
12
1. For slow slew outputs, add tSSO .
9
Power Down AC Characteristics
-7
Max
Min
-12
Max
Min
-15
Max
Min
-20
Max
Min
-25
Symbol
Parameter
tIVDH
Valid I, I/O Before
PD High
7
10
12
15
20
25
ns
tGVDH
Valid OE(2)
Before PD High
7
10
12
15
20
25
ns
tCVDH
Valid Clock(2)
Before PD High
7
10
12
15
20
25
ns
tDHIX
Input Don't Care
After PD High
15
20
22
25
30
35
ns
tDHGX
OE Don't Care
After PD High
15
20
22
25
30
35
ns
tDHCX
Clock Don't Care
After PD High
15
20
22
25
30
35
ns
tDLIV
PD Low to Valid I,
I/O
1
1
1
1
1
1
µs
tDLGV
PD Low to Valid
OE(2)
1
1
1
1
1
1
µs
tDLCV
PD Low to Valid
Clock(2)
1
1
1
1
1
1
µs
tDLOV(1)
PD Low to Valid
Output
1
1
1
1
1
1
µs
Notes:
Min
-10
Max
Min
Max
1. For slow slew outputs, add tSSO .
2. Pin or Product Term.
Input Test Waveforms and Measurement Levels
Output Test Load
Pin Capacitance
f = 1 MHz, T = 25°C) (1)
Typ
Max
Units
Conditions
CIN
4.5
5.5
pF
VIN = 0V
COUT
3.5
4.5
pF
VOUT = 0V
Note:
10
1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.
ATF1500A/AL
Units
ATF1500A/AL
Power Up Reset
The ATF1500A's registers are designed to reset during
power up. At a point delayed slightly from V CC crossing
VRST, all registers will be reset to the low state. As a result,
the registered output state will always be low on power-up.
This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the
uncertainty of how VCC actually rises in the system, the following conditions are required:
1. The VCC rise must be monotonic, from below .7 volts,
2. After reset occurs, all input and feedback setup times
must be met before driving the clock signal high, and
3. Signals from which clocks are derived must remain stable during tPR.
Power Down Mode
The ATF1500A includes an optional pin controlled power
down feature. When this mode is enabled, the PD pin acts
as the power down pin. When the PD pin is high, the device
supply current is reduced to less than 10 µA. During power
down, all output data and internal logic states are latched
and held. Therefore, all registered and combinatorial output
data remain valid. Any outputs which were in a HI-Z state at
the onset of power down will remain at HI-Z. During power
down, all input signals except the power down pin are
blocked. Input and I/O hold latches remain active to insure
that pins do not float to indeterminate levels, further reducing system power. The power down pin feature is enabled
in the logic design file. Designs using the power down pin
may not use the PD pin logic array input. However, all other
PD pin macrocell resources may still be used, including the
buried feedback and foldback product term array inputs.
Register Preload
The ATF1500A's registers are provided with circuitry to
allow loading of each register with either a high or a low.
This feature will simplify testing since any state can be
forced into the registers to control test sequencing. A
JEDEC file with preload is generated when a source file
with preload vectors is compiled. Once downloaded, the
JEDEC file preload sequence will be done automatically
when vectors are run by any approved programmers. The
preload mode is enabled by raising an input pin to a high
voltage level. Contact Atmel PLD Applications for PRELOAD pin assignments, timing and voltage requirements.
Parameter
Description
Typ
Max
Units
tPR
Power-Up
Reset Time
2
10
µs
VRST
Power-Up
Reset
Voltage
3.8
4.5
V
Output Slew Rate Control
Each ATF1500A macrocell contains a configuration bit for
each I/O to control its output slew rate. This allows selected
data paths to operate at maximum throughput while reducing system noise from outputs that are not speed-critical.
Outputs default to slow edges, and may be individually set
to fast in the design file. Output transition times for outputs
configured as “slow” have a tSSO delay adder.
Security Fuse Usage
A single fuse is provided to prevent unauthorized copying
of the ATF1500A fuse patterns. Once programmed, fuse
verify and preload are prohibited. However, the 160-bit
User Signature remains accessible.
The security fuse should be programmed last, as its effect
is immediate.
11
12
ATF1500A/AL
ATF1500A/AL
13
14
ATF1500A/AL
ATF1500A/AL
Ordering Information
tPD
(ns)
tCOS
(ns)
FMAXS
(MHz)
7.5
4.5
10
5
12
15
20
25
6
8
9
9
Ordering Code
Package
95
ATF1500A-7AC
ATF1500A-7JC
44A
44J
Commercial
(0°C to 70°C)
76.9
ATF1500A-10AC
ATF1500A-10JC
44A
44J
Commercial
(0°C to 70°C)
ATF1500A-10AI
ATF1500A-10JI
44A
44J
Industrial
(-40°C to 85°C)
ATF1500A-12AC
ATF1500A-12JC
44A
44J
Commercial
(0°C to 70°C)
ATF1500A-12AI
ATF1500A-12JI
44A
44J
Industrial
(-40°C to 85°C)
ATF1500A-15AC
ATF1500A-15JC
44A
44J
Commercial
(0°C to 70°C)
ATF1500A-15AI
ATF1500A-15JI
44A
44J
Industrial
(-40°C to 85°C)
ATF1500AL-20AC
ATF1500AL-20JC
44A
44J
Commercial
(0°C to 70°C)
ATF1500AL-20AI
ATF1500AL-20JI
44A
44J
Industrial
(-40°C to 85°C)
ATF1500AL-25AC
ATF1500AL-25JC
44A
44J
Commercial
(0°C to 70°C)
ATF1500AL-25AI
ATF1500AL-25JI
44A
44J
Industrial
(-40°C to 85°C)
62.5
52.6
40
43
Operation Range
Package Type
44A
44 Lead, Thin Plastic Gull Wing Quad Flatpack (TQFP)
44J
44 Lead, Plastic J-Leaded Chip Carrier (PLCC)
15
Packaging Information
44A, 44-Lead, Thin (1.0 mm)
Plastic Gull Wing Quad Flat Package (TQFP)
Dimensions in Millimeters and (Inches)*
44J, 44-Lead, Plastic J-Leaded Chip Carrier (PLCC)
Dimensions in Inches and (Millimeters)
.045(1.14) X 45°
PIN NO. 1
IDENTIFY
.045(1.14) X 30° - 45°
.012(.305)
.008(.203)
.630(16.0)
.590(15.0)
.656(16.7)
SQ
.650(16.5)
.032(.813)
.026(.660)
.695(17.7)
SQ
.685(17.4)
.050(1.27) TYP
.500(12.7) REF SQ
.021(.533)
.013(.330)
.043(1.09)
.020(.508)
.120(3.05)
.090(2.29)
.180(4.57)
.165(4.19)
.022(.559) X 45° MAX (3X)
*Controlling dimension: millimeters
© Copyright Atmel Corporation 1997.
Atmel Corporation assumes no responsibility for the use of any circuitr y other than circuitry embodied in an
Atmel Cor poration product. No other circuit patent licenses are implied. Atmel Corporation’s products are not
authorized for use as critical components in life suppor t devices or systems.
Atmel Headquar ters, 2325 Orchard Parkway, San Jose, CA 95131, TEL (408) 441-0311, FAX (408) 487-2600
Atmel Colorado Springs, 1150 E. Cheyenne Mtn. Blvd., Colorado Springs, CO 80906, TEL (719) 576-3300, FAX (719) 540-1759
Atmel Rousset, Zone Industrielle, 13106 Rousset Cedex, France, TEL (33) 4 42 53 60 00, FAX (33) 4 42 53 60 01
Terms and product names in this document may be trademarks of others.
16
ATF1500A/AL
Printed on recycled paper.
0759C–04/98/5M