ATMEL ATR0600-PJQ

Features
•
•
•
•
•
•
Very Low Power Design (≈ 50 mW)
Single IF Concept
2-bit ADC on Chip
Small QFN Package (28 Pins)
Highly Integrated, Few External Components
UHF6 Technology
GPS
Front-end IC
Electrostatic sensitive device.
Observe precautions for handling.
ATR0600
Description
With the growing importance of mobile communication, location awareness is a key
feature for more and more products and services. Due to its small size and minimal
power consumption, the GPS front-end IC ATR0600 is an ideal solution for mobile
applications and navigation systems.
Preliminary
Figure 1. Block Diagram
96.76 MHz
1575.42 MHz
LC-BP
Ant
VS3
BPI
BP NBP
NBPI
REF
VDIG
Dig. IF at 4.35 MHz
LNA
RFIN
SIGH
SAW
SIGL
VGA amp
BP-Filter
RFNIN
SC 23.104 MHz
VCO
1478.6
MHz
64
1
4
GC
PFD
VS1
VS2
AGCO
OR
1
VS5
VS7
Power
control
XTO
X
XTO
P2
NXTO NX P1
23.104 MHz
Rev. 4536F–GPS–10/03
Pin Configuration
n.c.
RFNIN
RFIN
VS3
P1
P2
n.c.
Figure 2. Pinning QFN28
14 13 12 11 10 9 8
15
16
17
18
19
20
21
22 23 24 25 26 27 28
7
6
5
4
3
2
1
X
VS5
XTO
NXTO
VS7
NX
AGCO
GC
VS2
REF
SIGL
SIGH
VDIG
SC
BP
NBP
BPI
NBPI
VS1
n.c.
n.c.
Pin Description
2
Pin
Symbol
Type
1
AGCO
O
2
NX
OB
Function
Protection Level
Signal level output
ESD3
Complementary to X
ESD3
3
VS7
P
ECL - blocks supply
ESD2
4
NXTO
IB
Complementary to XTO
ESD3
5
XTO
IB
Quartz input
ESD3
6
VS5
P
XTO supply
ESD2
7
X
OB
Quartz intermediate output
ESD3
8
n.c.
–
Not connected
–
9
P2
I
Power-up quartz oscillator
ESD3
10
P1
I
Power-up RF part
ESD3
11
VS3
P
Reference supply
ESD2
12
RFIN
IB
RF input 1.575 GHz
ESD3
13
RFNIN
IB
Complementary to RFIN
ESD3
14
n.c.
–
Not connected
–
15
BP
IB
Open-collector output of mixer
ESD3
16
NBP
IB
Complementary to BP
ESD3
17
BPI
IB
IF - filter input
ESD3
18
NBPI
IB
Complementary to BPI
ESD3
19
VS1
P
VCO + mixer + VGA supply
ESD2
20
n.c.
–
Not connected
–
21
n.c.
–
Not connected
–
22
GC
I
Gain control input
ESD3
23
VS2
P
Subsampling unit supply
ESD2
24
REF
O
Defining low threshold voltage
ESD3
25
SIGL
O
Digital interface subsampled output high threshold voltage refered to REF1
ESD3
26
SIGH
O
Digital interface subsampled output low threshold voltage refered to REF2
ESD3
27
VDIG
P
Digital interface supply voltage 1.8 V
ESD2
28
SC
O
Digital interface clock output
ESD3
ATR0600 [Preliminary]
4536F–GPS–10/03
ATR0600 [Preliminary]
Functional
Description
The specification of GPS receivers for personal mobile applications strongly differs from
stand-alone GPS receiver specifications. One reason is the presence of strong blocking
signals from mobile transmitters which might cause unacceptable levels of degradation
in the carrier-to-noise ratio of a GPS system if not sufficiently suppressed. The other
reason is the requirements for very low power consumption.
The ATR0600 GPS receiver IC has been especially designed for GPS applications in
mobile phones. From this system point of view, it incorporates highest isolation between
GPS and cellular antennas, as well as low power consumption. The ATR0600 contains
a low-power single IF design and integrates a complete frequency synthesizer. It is fully
functional over a supply-voltage range of 2.7 V to 3.3 V and is housed in a 28-pin
QLN package.
The GPS receiver's input signal is a Direct Sequence Spread Spectrum (DSSS) signal
at 1575.42 MHz with a 1.023 Mbps Bi-Phase-Shift-Keying (BPSK) modulated spreading
code. As the input signal power at the antenna is approximately -140 dBm, the desired
signal is below the thermal noise floor.
LNA/Mixer Stage
The ATR0600 receives the L1 GPS signal via an external LNA. The LNA bandwidth
should be as narrow as possible to avoid interferences from out-of-band signals (especially from those of the 1800 GSM band).
Combined with the antenna the LNA provides a first filtering of the GPS signal. The LNA
in addition should have a power shutdown feature. The shutdown signal will be generated inside the digital section of the GPS receiver. The output of the LNA drives an
external SAW filter, which provides the image rejection for the mixer and the isolation of
the 1800-MHz GSM band. The output of the SAW filter drives a highly linear mixer which
down-converts the GPS signal to an IF of 97.76 MHz.
IF Stage
The mixer directly drives an external LC-bandpath filter. In order to provide the ultimate
selectivity of the GPS frequency before the A/D conversion of the receiver part, the
signal path of the ATR0600 combines an external filter and a second integrated filter.
We recommend to design the external filter as a 2-pole filter with quality factor Q > 25.
VGA Amplifier Stage
The output of the LC-filter drives an on-chip Variable Gain-Controlled amplifier (VGA)
which is combined with an integrated IF-bandpath filter to perform additional filtering of
GSM jamming signals. The AGC stage provides the additional gain needed to optimally
load the signal range of the following analog/digital converter. The AGC control loop can
be selected either on-chip close loop or open loop mode. Connecting the AGC_OUT
output directly to the AGC_CNTRL input activates the internal control loop.
In that case, the VGA control signal is passed to the VGA via an integrated buffer stage
including all necessary filtering (low-pass filter). The external control loop is closed by
the baseband IC ATR0620.
A/D Converter Stage
The output of the VGA drives the integrated 1.5-bit analog-to-digital converter stage,
which comprises two comparators and two output drivers in order to provide sign and
magnitude output bits to the baseband IC ATR0620. The comparator LOW- and HIGHthresholds (in Figure 1 on page 1 for SIGH and SIGL) are adjustable via external resistor. The OR gate closes the internal AGC control loop.
Power Save Setting
Stage
The integrated power-control stage is controlled by the baseband IC ATR0620 via P1
and P2. The input signals control the shutdown of the reference crystal oscillator (P2) or
the shutdown of the whole RF section (P1).
3
4536F–GPS–10/03
.
Absolute Maximum Ratings
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating
only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this
specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Parameters
Symbol
Value
Unit
Supply voltage
VS
3.7
V
Input voltage
Vin
3.7
V
Junction temperature
Tj
125
°C
Tstg
-40 to +125
°C
Symbol
Value
Unit
RthJA
125
K/W
Value
Unit
Storage temperature range
Thermal Resistance
Parameters
Junction ambient
Recommended Operating Conditions
Parameters
Symbol
VS
2.7 to 3.3
V
Temperature range
Temp
-40 to +85
°C
Input frequency
fin, mixer
1575.42
MHz
fref
23.104
MHz
VDD
1.65 to 2.0
V
Supply voltage
Reference frequency
External IF filter (see Figure 13 on page 9)
Supply voltage digital interface, pin 27
Electrical Characteristics
No.
1
Parameters
Test Conditions
Pin
Symbol
3, 6,
11,
19, 23
IS
Min.
Typ.
Max.
Unit
Type*
18
mA
A
Common
1.1
Supply current
P1 = P2 = VPUon
1.2
Supply current XTO
P1 = VPUoff
P2 = VPUon
6
IXTO
2
mA
A
1.3
Supply current digital
interface
P1 = P2 = VPUon
27
IDD
250
µA
A
1.4
Supply current (power
down)
P1 = P2 = VPUOFF
3, 6,
11,
19,
23, 27
IS, pd
µA
A
1.5
Total gain
RFIN, RNIN matched,
to 50 W, VGC = 2.2 V
1
G
dB
B
1.6
Noise figure
dB
C
NF
20
95
6.9
*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter
4
ATR0600 [Preliminary]
4536F–GPS–10/03
ATR0600 [Preliminary]
Electrical Characteristics (Continued)
No.
2
2.1
2.2
3
Parameters
Test Conditions
Pin
Symbol
Min.
Typ.
Max.
Unit
Type*
st
Mixer and 1 IF-filter
Output frequency
fref = 23.104 MHz
15, 16
fIF
96.76
MHz
B
Input impedance
fref = 1575 MHz
12, 13
Zin, IF
13 - j80
W
C
fin, VGA
96.76
MHz
VGA and 2nd IF-filter
Bandpass center
frequency
fref = 23.104 MHz
3.2
Minimum gain
VGC = 1.0 V
GVGA, min
0
dB
D
3.3
Maximum gain
VGC = 2.2 V
GVGA, max
75
dB
D
3.4
Control-voltage
sensitivity
VGC = 2.2 V
VGC = 1.0 V
Nvga, min
Nvga, max
6.6
150
dB/V
dB/V
D
D
3.5
Gain-control output
cut-off frequency
Without external load
Fagc_out
100
kHz
D
3.6
Gain-control output
voltage
at 50 pF load
V
B
3.1
1.0
2.2
1
Vagc_out
4.1
XTO phase noise
at 100 Hz
28
Pn100
-80
dBc/Hz
C
4.2
XTO phase noise
at 1 kHz
28
Pn1k
-100
dBc/Hz
C
28
fclk
23.104
MHz
A
4
5
Reference Oscillator
Clock and Data Driver
5.1
Clock driver
frequency
5.2
Clock output level
Cload = 10 pF
28
Vclkhigh
0.8 ´
VDD
V
B, C
5.3
Clock output level
Cload = 10 pF
28
Vclklow
0.2 ´
VDD
V
C
5.4
Data output level
Cload = 10 pF
25, 26
Vdatahigh
0.8 ´
VDD
V
C
5.5
Data output level
Cload = 10 pF
25, 26
Vdatalow
0.2 ´
VDD
V
C
V
C
6
Power-up, Pins P1 and P2
6.1
Power-on voltage
level on
9, 10
VPUon
6.2
Power-on voltage
level off
9, 10
VPUoff
0.3
V
C
6.3
Power-on delay time
9, 10
TPUon, off
6
µs
C
0.9
*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter
5
4536F–GPS–10/03
Interface Description
Figure 3. Clock Interface
VDIG
20k
SC
SC
I
10p
Chip
Maximum load capacitance
Figure 4. SIGH Interface
VDIG
20k
SIGH
SIGH
10p
I
Chip
Maximum load cap.
Figure 5. SIGL Interface
VDIG
20k
SIGL
SIGL
I
10p
Chip
Maximum load cap.
Figure 6. Supply VDIGI Interface
VDIG
VDIG
1.8V
Chip
Supply
Figure 7. Power Control Interface P1
VDD
20k
50k
P1 P1
100k
Chip
6
Application
ATR0600 [Preliminary]
4536F–GPS–10/03
ATR0600 [Preliminary]
Figure 8. Power Control Interface P2
VDD
20k
P2 P2
50k
100k
Application
Chip
Figure 9. Automatic Gain-control Interface
VCC
32uA
I
150k
44k
AGCO
AGCO
50p
GC
100p
Chip
Chip, connected to AGCO
Figure 10. A/D Reference Level-control Interface Ref
VCC
I
Ref
Ref
Chip
Application
Select value on test
R optional
7
4536F–GPS–10/03
Figure 11. Mixer Input Interface
VCC
250uA
2.5k
2.5k
RF
NRF
2mA
Chip
RFx
RF
NRF
NRFx
Application (Matching)
Figure 12. XTO Interface
100k
XTO
NXTO
X
NX
220
220
Chip
NXTO
XTO
47p
X
47p
68p
NX
Application
8
ATR0600 [Preliminary]
4536F–GPS–10/03
ATR0600 [Preliminary]
Figure 13. IF-filter Interface
BP
Imax
2mA
BP
2p
220nH
300fF
VCC
BPI
BPI
220nH
2p
60uA
5p
VCC
NBPI NBPI
5p
VCC
220nH
68
2p
300fF
60uA
NBP NBP
Imax
2mA
Chip
220nH
2p
Application (IF-Filter)
Figure 14. Mixer Input Impedance at RF-NRF
9
4536F–GPS–10/03
Ordering Information
Extended Type Number
ATR0600-PJQ
Package
QFN28 - 5x5
Remarks
Taped and reeled
Package Information
10
ATR0600 [Preliminary]
4536F–GPS–10/03
Atmel Corporation
2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600
Regional Headquarters
Europe
Atmel Sarl
Route des Arsenaux 41
Case Postale 80
CH-1705 Fribourg
Switzerland
Tel: (41) 26-426-5555
Fax: (41) 26-426-5500
Asia
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimshatsui
East Kowloon
Hong Kong
Tel: (852) 2721-9778
Fax: (852) 2722-1369
Japan
9F, Tonetsu Shinkawa Bldg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
Japan
Tel: (81) 3-3523-3551
Fax: (81) 3-3523-7581
Atmel Operations
Memory
2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
RF/Automotive
Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
Tel: (49) 71-31-67-0
Fax: (49) 71-31-67-2340
Microcontrollers
2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
La Chantrerie
BP 70602
44306 Nantes Cedex 3, France
Tel: (33) 2-40-18-18-18
Fax: (33) 2-40-18-19-60
ASIC/ASSP/Smart Cards
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Biometrics/Imaging/Hi-Rel MPU/
High Speed Converters/RF Datacom
Avenue de Rochepleine
BP 123
38521 Saint-Egreve Cedex, France
Tel: (33) 4-76-58-30-00
Fax: (33) 4-76-58-34-80
Zone Industrielle
13106 Rousset Cedex, France
Tel: (33) 4-42-53-60-00
Fax: (33) 4-42-53-60-01
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Scottish Enterprise Technology Park
Maxwell Building
East Kilbride G75 0QR, Scotland
Tel: (44) 1355-803-000
Fax: (44) 1355-242-743
Literature Requests
www.atmel.com/literature
Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company’s standard
warranty which is detailed in Atmel’s Terms and Conditions located on the Company’s web site. The Company assumes no responsibility for any
errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and
does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are
granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel’s products are not authorized for use
as critical components in life support devices or systems.
© Atmel Corporation 2003. All rights reserved.
Atmel ® and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries.
Other terms and product names may be the trademarks of others.
Printed on recycled paper.
4536F–GPS–10/03