CY7C4265 16 K × 18 Deep Sync FIFOs 16 K × 18 Deep Sync FIFOs Features Functional Description ■ High speed, low power, first-in first-out (FIFO) memories ❐ 16 K × 18 (CY7C4265) ■ 0.5 micron CMOS for optimum speed and power ■ High speed 100 MHz operation (10 ns read/write cycle times) ■ Low power – ICC = 45 mA ■ Fully asynchronous and simultaneous read and write operation ■ Empty, full, half full, and programmable almost empty and almost full status flags ■ TTL compatible ■ Retransmit function ■ Output enable (OE) pins ■ Independent read and write enable pins ■ Center power and ground pins for reduced noise ■ Supports free-running 50 percent duty cycle clock inputs ■ Width and depth expansion capability ■ 64-pin TQFP and 64-pin STQFP ■ Pb-free packages available The CY7C4265 are high speed, low power, first-in first-out (FIFO) memories with clocked read and write interfaces. All are 18 bits wide and are pin/functionally compatible to the CY7C42X5 Synchronous FIFO family. The CY7C4265 can be cascaded to increase FIFO depth. Programmable features include Almost Full/Almost Empty flags. These FIFOs provide solutions for a wide variety of data buffering needs, including high speed data acquisition, multiprocessor interfaces, and communications buffering. These FIFOs have 18-bit input and output ports that are controlled by separate clock and enable signals. The input port is controlled by a free running Clock (WCLK) and a Write Enable pin (WEN). When WEN is asserted, data is written into the FIFO on the rising edge of the WCLK signal. While WEN is held active, data is continually written into the FIFO on each cycle. The output port is controlled in a similar manner by a free-running Read Clock (RCLK) and a Read Enable pin (REN). In addition, the CY7C4265 has an Output Enable pin (OE). The read and write clocks may be tied together for single-clock operation or the two clocks may be run independently for asynchronous read/write applications. Clock frequencies up to 100 MHz are achievable. Retransmit and Synchronous Almost Full/Almost Empty flag features are available on these devices. Depth expansion is possible using the Cascade Input (WXI, RXI), Cascade Output (WXO, RXO), and First Load (FL) pins. The WXO and RXO pins are connected to the WXI and RXI pins of the next device, and the WXO and RXO pins of the last device should be connected to the WXI and RXI pins of the first device. The FL pin of the first device is tied to VSS and the FL pin of all the remaining devices should be tied to VCC. For a complete list of related documentation, click here. D0–17 Logic Block Diagram INPUT REGISTER WCLK WEN FLAG PROGRAM REGISTER WRITE CONTROL FLAG LOGIC RAM ARRAY 16 Kx 18 WRITE POINTER RS FL/RT WXI WXO/HF RXI RXO Cypress Semiconductor Corporation Document Number: 38-06004 Rev. *J FF EF PAE PAF SMODE READ POINTER RESET LOGIC EXPANSION LOGIC THREE–STATE OUTPUT REGISTER OE Q0–17 • 198 Champion Court READ CONTROL • RCLK REN San Jose, CA 95134-1709 • 408-943-2600 Revised November 20, 2014 CY7C4265 Contents Pin Configurations ........................................................... 3 Pin Description ................................................................. 3 Selection Guide ................................................................ 3 Density and Package ........................................................ 4 Pin Definitions .................................................................. 4 Maximum Ratings ............................................................. 5 Operating Range ............................................................... 5 Electrical Characteristics ................................................. 5 Capacitance ...................................................................... 6 AC Test Loads and Waveforms ....................................... 6 Switching Characteristics ................................................ 7 Switching Waveforms ...................................................... 8 Architecture .................................................................... 16 Resetting the FIFO .................................................... 16 FIFO Operation ......................................................... 16 Programming ............................................................. 16 Flag Operation ........................................................... 16 Retransmit ....................................................................... 17 Document Number: 38-06004 Rev. *J Width Expansion Configuration .................................... 18 Depth Expansion Configuration (with Programmable Flags) ........................................... 18 Ordering Information ...................................................... 21 16 K × 18 Deep Sync FIFO ....................................... 21 Ordering Code Definitions ......................................... 21 Package Diagrams .......................................................... 22 Acronyms ........................................................................ 24 Document Conventions ................................................. 24 Units of Measure ....................................................... 24 Document History Page ................................................. 25 Sales, Solutions, and Legal Information ...................... 26 Worldwide Sales and Design Support ....................... 26 Products .................................................................... 26 PSoC® Solutions ...................................................... 26 Cypress Developer Community ................................. 26 Technical Support ..................................................... 26 Page 2 of 26 CY7C4265 Pin Configurations REN LD OE RS VCC GND EF Q17 Q16 GND Q15 VCC/SMODE Pin Description The CY7C4265 provides five status pins. These pins are decoded to determine one of five states: Empty, Almost Empty, Half Full, Almost Full, and Full. The Half Full flag shares the WXO pin. This flag is valid in the standalone and width-expansion configurations. In the depth expansion, this pin provides the expansion out (WXO) information that is used to signal the next FIFO when it is activated. 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 Q14 Q13 GND Q12 Q11 VCC Q10 Q9 GND Q8 Q7 Q6 Q5 GND Q4 VCC Q3 Q0 Q1 GND Q2 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 CY7C4265 PAE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 FL/RT WCLK WEN WXI VCC PAF RXI FF WXO/HF RXO D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 D16 D17 GND RCLK Figure 1. 64-pin TQFP/STQFP pinout (Top View) (WCLK). When entering or exiting the Empty states, the flag is updated exclusively by the RCLK. The flag denoting Full states is updated exclusively by WCLK. The synchronous flag architecture guarantees that the flags remain valid from one clock cycle to the next. The Almost Empty/Almost Full flags become synchronous if the VCC/SMODE is tied to VSS. All configurations are fabricated using an advanced 0.5 CMOS technology. Input ESD protection is greater than 2001 V, and latch up is prevented by the use of guard rings. The Empty and Full flags are synchronous, that is, they change state relative to either the Read Clock (RCLK) or the Write Clock Selection Guide Description Maximum Frequency (MHz) 7C4265-10 7C4265-15 100 66.7 Maximum Access Time (ns) 8 10 Minimum Cycle Time (ns) 10 15 Minimum Data or Enable Set-Up (ns) 3 4 0.5 1 Minimum Data or Enable Hold (ns) Maximum Flag Delay (ns) Active Power Supply Current (ICC1) (mA) Document Number: 38-06004 Rev. *J 8 10 Commercial 45 45 Industrial 50 50 Page 3 of 26 CY7C4265 Density and Package Description CY7C4265 Density 16 K × 18 Package 64-pin TQFP, STQFP Pin Definitions Signal Name Description I/O Function D0–17 Data Inputs I Data inputs for an 18-bit bus. Q0–17 Data Outputs O Data outputs for an 18-bit bus. WEN Write Enable I Enables the WCLK input. REN Read Enable I Enables the RCLK input. WCLK Write Clock I The rising edge clocks data into the FIFO when WEN is LOW and the FIFO is not Full. When LD is asserted, WCLK writes data into the programmable flag-offset register. RCLK Read Clock I The rising edge clocks data out of the FIFO when REN is LOW and the FIFO is not Empty. When LD is asserted, RCLK reads data out of the programmable flag-offset register. WXO/HF Write Expansion Out/Half Full Flag O Dual-Mode Pin: Single device or width expansion – Half Full status flag. Cascaded – Write Expansion Out signal, connected to WXI of next device. EF Empty Flag O When EF is LOW, the FIFO is empty. EF is synchronized to RCLK. FF Full Flag O When FF is LOW, the FIFO is full. FF is synchronized to WCLK. PAE Programmable Almost Empty O When PAE is LOW, the FIFO is almost empty based on the almost-empty offset value programmed into the FIFO. PAE is asynchronous when VCC/SMODE is tied to VCC; it is synchronized to RCLK when VCC/SMODE is tied to VSS. PAF Programmable Almost Full O When PAF is LOW, the FIFO is almost full based on the almost full offset value programmed into the FIFO. PAF is asynchronous when VCC/SMODE is tied to VCC; it is synchronized to WCLK when VCC/SMODE is tied to VSS. LD Load I When LD is LOW, D0–17 (Q0–17) are written (read) into (from) the programmable-flag-offset register. FL/RT First Load/ Retransmit I Dual-Mode Pin: Cascaded – The first device in the daisy chain has FL tied to VSS; all other devices has FL tied to VCC. In standard mode or width expansion, FL is tied to VSS on all devices. Not Cascaded – Tied to VSS. Retransmit function is also available in stand-alone mode by strobing RT. WXI Write Expansion Input I Cascaded – Connected to WXO of previous device. Not Cascaded – Tied to VSS. RXI Read Expansion Input I Cascaded – Connected to RXO of previous device. Not Cascaded – Tied to VSS. RXO Read Expansion Output O Cascaded – Connected to RXI of next device. RS Reset I Resets device to empty condition. A reset is required before an initial read or write operation after power-up. OE Output Enable I When OE is LOW, the FIFO’s data outputs drive the bus to which they are connected. If OE is HIGH, the FIFO’s outputs are in High Z (high-impedance) state. I Dual-Mode Pin: Asynchronous Almost Empty/Almost Full flags – tied to VCC. Synchronous Almost Empty/Almost Full flags – tied to VSS. (Almost Empty synchronized to RCLK, Almost Full synchronized to WCLK.) VCC/SMODE Synchronous Almost Empty/ Almost Full Flags Document Number: 38-06004 Rev. *J Page 4 of 26 CY7C4265 Maximum Ratings Output Current into Outputs (LOW) ............................ 20 mA Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.[2] Storage Temperature .............................. –65 °C to +150 °C Ambient Temperature with Power Applied ................................. –55 °C to +125 °C Static Discharge Voltage (per MIL–STD–883, Method 3015) .......................... >2001 V Latch-up Current ..................................................... >200 mA Operating Range Range Supply Voltage to Ground Potential .............–0.5 V to +7.0 V DC Voltage Applied to Outputs in High Z State .............................................–0.5 V to +7.0 V Commercial Industrial [4] Ambient Temperature [3] VCC 0 °C to +70 °C 5 V 10% –40 °C to +85 °C 5 V 10% DC Input Voltage 0.5 V to VCC+0.5 V Electrical Characteristics Over the Operating Range Parameter [4] Description Test Conditions 7C4265-10 7C4265-15 Unit Min Max Min Max 2.4 – 2.4 – V – 0.4 – 0.4 V VOH Output HIGH Voltage VCC = Min., IOH = –2.0 mA VOL Output LOW Voltage VCC = Min., IOL = 8.0 mA VIH[5] Input HIGH Voltage 2.0 VCC 2.0 VCC V VIL[5] Input LOW Voltage –0.5 0.8 –0.5 0.8 V IIX Input Leakage Current VCC = Max. –10 +10 –10 +10 A IOZL IOZH Output OFF, High Z Current OE > VIH, VSS < VO < VCC –10 +10 –10 +10 A ICC1[6] Active Power Supply Current Commercial – 45 – 45 mA Industrial – 50 – 50 mA Commercial – 10 – 10 mA Industrial – 15 – 15 mA ICC2 [7] Average Standby Current Notes 2. The Voltage on any input or I/O pin cannot exceed the power pin during power-up. 3. TA is the “Instant On” case temperature. 4. See the last page of this specification for Group A subgroup testing information. 5. The VIH and VIL specifications apply for all inputs except WXI, RXI. The WXI, RXI pin is not a TTL input. It is connected to either RXO, WXO of the previous device or VSS. 6. Input signals switch from 0 V to 3 V with a rise/fall time of less than 3 ns, clocks and clock enables switch at 20 MHz, while data inputs switch at 10 MHz. Outputs are unloaded. ICC1(typical) = (25 mA + (freq – 20 MHz) * (1.0 mA/MHz)). 7. All inputs = VCC – 0.2 V, except RCLK and WCLK (which are switching at frequency = 20 MHz), and FL/RT which is at VSS. All outputs are unloaded. Document Number: 38-06004 Rev. *J Page 5 of 26 CY7C4265 Capacitance Parameter [8, 9] Description CIN Input capacitance COUT Output capacitance Test Conditions TA = 25 °C, f = 1 MHz, VCC = 5.0 V Max Unit 5 pF 7 pF AC Test Loads and Waveforms Figure 2. AC Test Loads and Waveforms [10, 11] R1 1.1 K ALL INPUT PULSES 5V 3.0 V OUTPUT CL GND 3 ns R2 680 INCLUDING JIG AND SCOPE Equivalent to: 90% 10% THÉVENIN EQUIVALENT 410 OUTPUT 90% 10% 3 ns 1.91 V Notes 8. Tested initially and after any design changes that may affect these parameters. 9. Tested initially and after any process changes that may affect these parameters. 10. CL = 30 pF for all AC parameters except for tOHZ. 11. CL = 5 pF for tOHZ. Document Number: 38-06004 Rev. *J Page 6 of 26 CY7C4265 Switching Characteristics Over the Operating Range Parameter Description 7C4265-10 7C4265-15 Min Max Min Max Unit tS Clock Cycle Frequency – 100 – 66.7 MHz tA Data Access Time 2 8 2 10 ns tCLK Clock Cycle Time 10 – 15 – ns tCLKH Clock HIGH Time 4.5 – 6 – ns tCLKL Clock LOW Time 4.5 – 6 – ns tDS Data Setup Time 3 – 4 – ns tDH Data Hold Time 0.5 – 1 – ns tENS Enable Setup Time 3 – 4 – ns tENH Enable Hold Time 0.5 – 1 – ns tRS Reset Pulse Width[12] 10 – 15 – ns tRSR Reset Recovery Time 8 – 10 – ns tRSF Reset to Flag and Output Time – 10 – 15 ns tPRT Retransmit Pulse Width 30 – 35 – ns tRTR Retransmit Recovery Time 60 – 65 – ns 0 – 0 – ns 3 7 3 8 ns 3 7 3 8 ns 8 – 10 ns tOLZ Output Enable to Output in Low tOE Output Enable to Output Valid Z[12] Z[13] tOHZ Output Enable to Output in High tWFF Write Clock to Full Flag – tREF Read Clock to Empty Flag – 8 – 10 ns tPAFasynch Clock to Programmable Almost-Full Flag[13] (Asynchronous mode, VCC/SMODE tied to VCC) – 12 – 16 ns tPAFsynch Clock to Programmable Almost-Full Flag (Synchronous mode, VCC/SMODE tied to VSS) – 8 – 10 ns tPAEasynch Clock to Programmable Almost-Empty Flag[14] (Asynchronous mode, VCC/SMODE tied to VCC) – 12 – 16 ns tPAEsynch Clock to Programmable Almost-Full Flag (Synchronous mode, VCC/SMODE tied to VSS) – 8 – 10 ns tHF Clock to Half-Full Flag – 12 – 16 ns tXO Clock to Expansion Out – 6 – 10 ns tXI Expansion in Pulse Width 4.5 – 6.5 – ns tXIS Expansion in Set-Up Time 4 – 5 – ns tSKEW1 Skew Time between Read Clock and Write Clock for Full Flag 5 – 6 – ns tSKEW2 Skew Time between Read Clock and Write Clock for Empty Flag 5 – 6 – ns tSKEW3 Skew Time between Read Clock and Write Clock for Programmable Almost Empty and Programmable Almost Full Flags (Synchronous Mode only) 10 – 15 – ns Notes 12. Pulse widths less than minimum values are not enabled. 13. Values guaranteed by design, not currently tested. 14. tPAFasynch, tPAEasynch, after program register write is not be valid until 5 ns + tPAF(E). Document Number: 38-06004 Rev. *J Page 7 of 26 CY7C4265 Switching Waveforms Figure 3. Write Cycle Timing tCLK tCLKH tCLKL WCLK tDS tDH D0 –D17 tENS tENH WEN NO OPERATION tWFF tWFF FF tSKEW1 [15] RCLK REN Figure 4. Read Cycle Timing tCLK tCLKH tCLKL RCLK tENS tENH REN NO OPERATION tREF tREF EF tA Q0 –Q17 VALID DATA tOLZ tOHZ tOE OE tSKEW2[16] WCLK WEN Notes 15. tSKEW1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF goes HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tSKEW1, then FF may not change state until the next WCLK rising edge. 16. tSKEW2 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF goes HIGH during the current clock cycle. It the time between the rising edge of WCLK and the rising edge of RCLK is less than tSKEW2, then EF may not change state until the next RCLK rising edge. Document Number: 38-06004 Rev. *J Page 8 of 26 CY7C4265 Switching Waveforms (continued) Figure 5. Reset Timing [17] tRS RS tRSR REN, WEN, LD tRSF EF,PAE tRSF FF,PAF, HF tRSF [18] OE = 1 Q0–Q17 OE = 0 Figure 6. First Data Word Latency after Reset with Simultaneous Read and Write WCLK tDS D0 –D17 D0 (FIRSTVALID WRITE) D1 tENS D2 D3 D4 [19] tFRL WEN tSKEW2 RCLK tREF EF REN tA Q0 –Q17 tA D0 tOLZ [20] D1 tOE OE Notes 17. The clocks (RCLK, WCLK) can be free-running during reset. 18. After reset, the outputs are LOW if OE = 0 and three-state if OE = 1. 19. When tSKEW2 > minimum specification, tFRL (maximum) = tCLK + tSKEW2. When tSKEW2 < minimum specification, tFRL (maximum) = either 2*tCLK + tSKEW2 or tCLK + tSKEW2. The Latency Timing applies only at the Empty Boundary (EF = LOW). 20. The first word is available the cycle after EF goes HIGH, always. Document Number: 38-06004 Rev. *J Page 9 of 26 CY7C4265 Switching Waveforms (continued) Figure 7. Empty Flag Timing WCLK tDS tDS D0 D0 –D17 tENS D1 tENH tENS tENH WEN tFRL[21] [21] tFRL RCLK tSKEW2 tREF tREF tREF tSKEW2 EF REN OE tA Q0 –Q17 D0 Note 21. When tSKEW2 > minimum specification, tFRL (maximum) = tCLK + tSKEW2. When tSKEW2 < minimum specification, tFRL (maximum) = either 2*tCLK + tSKEW2 or tCLK + tSKEW2. The Latency Timing applies only at the Empty Boundary (EF = LOW). Document Number: 38-06004 Rev. *J Page 10 of 26 CY7C4265 Switching Waveforms (continued) Figure 8. Full Flag Timing NO WRITE NO WRITE WCLK tSKEW1 [22] tSKEW1 [22] tDS DATA WRITE DATA WRITE D0 –D17 tWFF tWFF tWFF FF WEN RCLK tENH tENS tENH tENS REN OE LOW tA Q0 –Q17 tA DATA READ DATA IN OUTPUT REGISTER NEXT DATA READ Figure 9. Half-Full Flag Timing tCLKH tCLKL WCLK tENS tENH WEN tHF HF HALF FULL + 1 OR MORE HALF FULL OR LESS HALF FULLOR LESS tHF RCLK tENS REN Note 22. tSKEW1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF goes HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tSKEW1, then FF may not change state until the next WCLK rising edge. Document Number: 38-06004 Rev. *J Page 11 of 26 CY7C4265 Switching Waveforms (continued) Figure 10. Programmable Almost Empty Flag Timing tCLKL tCLKH WCLK tENS tENH WEN tPAE PAE [23] N + 1 WORDS IN FIFO tPAE n WORDS IN FIFO RCLK tENS REN Figure 11. Programmable Almost Empty Flag Timing (applies only in SMODE (SMODE is LOW)) tCLKL tCLKH WCLK tENS tENH WEN WEN2 tENS tENH PAE tSKEW3 [25] Note 24 N + 1 WORDS INFIFO tPAE synch Note 26 tPAE synch RCLK tENS tENS tENH REN Note 23. PAE is offset = n. Number of data words into FIFO already = n. 24. PAE offset n. 25. tSKEW3 is the minimum time between a rising WCLK and a rising RCLK edge for PAE to change state during that clock cycle. If the time between the edge of WCLK and the rising RCLK is less than tSKEW3, then PAE may not change state until the next RCLK. 26. If a read is preformed on this rising edge of the read clock, there are Empty + (n1) words in the FIFO when PAE goes LOW. Document Number: 38-06004 Rev. *J Page 12 of 26 CY7C4265 Switching Waveforms (continued) Figure 12. Programmable Almost Full Flag Timing tCLKL tCLKH Note 27 WCLK tENS tENH WEN tPAF PAF FULL– M WORDS [29] INFIFO [28] tPAF FULL– (M+1) WORDS [30] IN FIFO RCLK tENS REN Figure 13. Programmable Almost Full Flag Timing (applies only in SMODE (SMODE is LOW)) tCLKL tCLKH Note 31 WCLK tENS tENH WEN Note 32 WEN2 tENS tENH PAF tPAF FULL– M [29] WORDS IN FIFO FULL– M + 1 WORDS IN FIFO tSKEW3[33] tPAF synch RCLK tENS tENS tENH REN Notes 27. PAF offset = m. Number of data words written into FIFO already = 16384 (m + 1) for the CY7C4265. 28. PAF is offset = m. 29. 16384 – m words in CY7C4265. 30. 16384 – (m + 1) CY7C4265. 31. If a write is performed on this rising edge of the write clock, there are Full (m 1) words of the FIFO when PAF goes LOW. 32. PAF offset = m. 33. tSKEW3 is the minimum time between a rising RCLK and a rising WCLK edge for PAF to change state during that clock cycle. If the time between the edge of RCLK and the rising edge of WCLK is less than tSKEW3, then PAF may not change state until the next WCLK rising edge. Document Number: 38-06004 Rev. *J Page 13 of 26 CY7C4265 Switching Waveforms (continued) Figure 14. Write Programmable Registers tCLK tCLKL tCLKH WCLK tENS tENH LD tENS WEN tDS tDH PAE OFFSET D0 –D17 PAE OFFSET PAF OFFSET D0 – D11 Figure 15. Read Programmable Registers tCLK tCLKL tCLKH RCLK tENS tENH LD tENS WEN tA UNKNOWN Q0 –Q17 PAE OFFSET PAF OFFSET PAE OFFSET Figure 16. Write Expansion Out Timing tCLKH WCLK Note 34 tXO Note 34 WXO tENS tXO WEN Note 34. Write to Last Physical Location. Document Number: 38-06004 Rev. *J Page 14 of 26 CY7C4265 Switching Waveforms (continued) Figure 17. Read Expansion Out Timing tCLKH WCLK Note 35 tXO RXO tXO tENS REN Figure 18. Write Expansion In Timing tXI WXI WCLK tXIS Figure 19. Read Expansion In Timing tXI RXI tXIS RCLK Figure 20. Retransmit Timing [36, 37, 38] FL/RT tPRT tRTR REN/WEN EF/FF and all async flags HF/PAE/PAF Notes 35. Read from Last Physical Location. 36. Clocks are free-running in this case. 37. The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags are valid at tRTR. 38. For the synchronous PAE and PAF flags (SMODE), an appropriate clock cycle is necessary after tRTR to update these flags. Document Number: 38-06004 Rev. *J Page 15 of 26 CY7C4265 Architecture set LOW, and WEN is LOW, the next offset register in sequence is written. The CY7C4265 consists of an array of 16 K words of 18 bits each (implemented by a dual-port array of SRAM cells), a read pointer, a write pointer, control signals (RCLK, WCLK, REN, WEN, RS), and flags (EF, PAE, HF, PAF, FF). The CY7C4265 also includes the control signals WXI, RXI, WXO, RXO for depth expansion. The contents of the offset registers can be read on the output lines when the LD pin is set LOW and REN is set LOW; then, data can be read on the LOW-to-HIGH transition of the Read Clock (RCLK). Resetting the FIFO Upon power-up, the FIFO must be reset with a Reset (RS) cycle. This causes the FIFO to enter the Empty condition signified by EF being LOW. All data outputs go LOW after the falling edge of RS only if OE is asserted. For the FIFO to reset to its default state, a falling edge must occur on RS and the user must not read or write while RS is LOW. FIFO Operation When the WEN signal is active (LOW), data present on the D0–17 pins is written into the FIFO on each rising edge of the WCLK signal. Similarly, when the REN signal is active LOW, data in the FIFO memory are presented on the Q0–17 outputs. New data is presented on each rising edge of RCLK while REN is active LOW and OE is LOW. REN must setup tENS before RCLK for it to be a valid read function. WEN must occur tENS before WCLK for it to be a valid write function. An output enable (OE) pin is provided to three-state the Q0–17 outputs when OE is deasserted. When OE is enabled (LOW), data in the output register is available to the Q0–17 outputs after tOE. If devices are cascaded, the OE function only outputs data on the FIFO that is read enabled. The FIFO contains overflow circuitry to disallow additional writes when the FIFO is full, and under flow circuitry to disallow additional reads when the FIFO is empty. An empty FIFO maintains the data of the last valid read on its Q0–17 outputs even after additional reads occur. Programming The CY7C4265 devices contain two 14-bit offset registers. Data present on D0–13 during a program write determines the distance from Empty (Full) that the Almost Empty (Almost Full) flags become active. If the user elects not to program the FIFO’s flags, the default offset values are used (see Table 1). When the Load LD pin is set LOW and WEN is set LOW, data on the inputs D0–13 is written into the Empty offset register on the first LOW-to-HIGH transition of the Write Clock (WCLK). When the LD pin and WEN are held LOW then data is written into the Full offset register on the second LOW-to-HIGH transition of the Write Clock (WCLK). The third transition of the Write Clock (WCLK) again writes to the Empty offset register (see Table 1). Writing all offset registers does not have to occur at one time. One or two offset registers can be written and then, by bringing the LD pin HIGH, the FIFO is returned to normal read/write operation. When the LD pin is Table 1. Write Offset Register WCLK[39] LD WEN 0 0 Writing to offset registers: Empty Offset Full Offset Selection 0 1 No Operation 1 0 Write Into FIFO 1 1 No Operation Flag Operation The CY7C4265 devices provide five flag pins to indicate the condition of the FIFO contents. Empty and Full are synchronous. PAE and PAF are synchronous if VCC/SMODE is tied to VSS. Full Flag The Full Flag (FF) goes LOW when device is Full. Write operations are inhibited whenever FF is LOW regardless of the state of WEN. FF is synchronized to WCLK: it is exclusively updated by each rising edge of WCLK. Empty Flag The Empty Flag (EF) goes LOW when the device is empty. Read operations are inhibited whenever EF is LOW, regardless of the state of REN. EF is synchronized to RCLK, i.e., it is exclusively updated by each rising edge of RCLK. Programmable Almost Empty/Almost Full Flag The CY7C4265 features programmable Almost Empty and Almost Full Flags. Each flag can be programmed (described in the Programming section) a specific distance from the corresponding boundary flags (Empty or Full). When the FIFO contains the number of words or fewer for which the flags have been programmed, the PAF or PAE are asserted, signifying that the FIFO is either Almost Full or Almost Empty. See Table 2 on page 17 for a description of programmable flags. When the SMODE pin is tied LOW, the PAF flag signal transition is caused by the rising edge of the write clock and the PAE flag transition is caused by the rising edge of the read clock. Note 39. The same selection sequence applies to reading from the registers. REN is enabled and read is performed on the LOW-to-HIGH transition of RCLK. Document Number: 38-06004 Rev. *J Page 16 of 26 CY7C4265 Retransmit The retransmit feature is beneficial when transferring packets of data. It enables the receipt of data to be acknowledged by the receiver and retransmitted if necessary. The Retransmit (RT) input is active in the stand-alone and width expansion modes. The retransmit feature is intended for use when a number of writes equal to or less than the depth of the FIFO have occurred and at least one word has been read since the last RS cycle. A HIGH pulse on RT resets the internal read pointer to the first physical location of the FIFO. WCLK and RCLK may be free running but must be disabled during and tRTR after the retransmit pulse. With every valid read cycle after retransmit, previously accessed data is read and the read pointer is incremented until it is equal to the write pointer. Flags are governed by the relative locations of the read and write pointers and are updated during a retransmit cycle. Data written to the FIFO after activation of RT are transmitted also. The full depth of the FIFO can be repeatedly retransmitted. Table 2. Flag Truth Table Number of Words in FIFO CY7C4265 – 16 K × 18 FF PAF HF PAE EF 0 H H H L L 1 to n[40] H H H L H (n + 1) to 8192 H H H H H 8193 to (16384 – (m + 1)) H H L H H (16384 – m)[41] to 16383 H L L H H 16384 L L L H H Notes 40. n = Empty Offset (Default Values: CY7C4265 n = 127). 41. m = Full Offset (Default Values: CY7C4265 n = 127). Document Number: 38-06004 Rev. *J Page 17 of 26 CY7C4265 Width Expansion Configuration The CY7C4265 can be expanded in width to provide word widths greater than 18 in increments of 18. During width expansion mode all control line inputs are common and all flags are available. Empty (Full) flags should be created by ANDing the Empty (Full) flags of every FIFO; the PAE and PAF flags can be detected from any one device. This technique avoids reading data from, or writing data to the FIFO that is “staggered” by one clock cycle due to the variations in skew between RCLK and WCLK. Figure 21 demonstrates a 36-word width by using two CY7C4265s. Figure 21. Block Diagram of 8 K × 18/16 K × 18 Synchronous FIFO Memory Used in a Width Expansion Configuration RESET (RS) DATA IN (D) 36 RESET (RS) 18 18 READ CLOCK (RCLK) WRITE CLOCK (WCLK) READ ENABLE (REN) WRITE ENABLE (WEN) OUTPUT ENABLE (OE) LOAD (LD) PROGRAMMABLE(PAE) PROGRAMMABLE (PAF) 7C4265 7C4265 HALF FULL FLAG (HF) EMPTY FLAG (EF) FF FF EF EF 18 FULL FLAG (FF) DATA OUT (Q) 36 18 FIRST LOAD (FL) WRITE EXPANSION IN (WXI) READ EXPANSION IN (RXI) Depth Expansion Configuration (with Programmable Flags) The CY7C4265 can easily be adapted to applications requiring more than 16384 words of buffering. Figure 22 shows Depth Expansion using three CY7C42X5s. Maximum depth is limited only by signal loading. Follow these steps: 1. The first device must be designated by grounding the First Load (FL) control input. 2. All other devices must have FL in the HIGH state. 3. The Write Expansion Out (WXO) pin of each device must be tied to the Write Expansion In (WXI) pin of the next device. 4. The Read Expansion Out (RXO) pin of each device must be tied to the Read Expansion In (RXI) pin of the next device. 5. All Load (LD) pins are tied together. 6. The Half-Full Flag (HF) is not available in the Depth Expansion Configuration. 7. EF, FF, PAE, and PAF are created with composite flags by ORing together these respective flags for monitoring. The composite PAE and PAF flags are not precise. Document Number: 38-06004 Rev. *J Page 18 of 26 CY7C4265 Figure 22. Block Diagram of 16 K × 18 Synchronous FIFO Memory with Programmable Flags used in Depth Expansion Configuration WXO RXO 7C4265 VCC FL FF EF PAE PAF WXI RXI WXO RXO DATA IN(D) DATA OUT (Q) 7C4265 VCC FL FF EF PAF PAE WXI RXI WRITE CLOCK(WCLK) WXO RXO WRITE ENABLE(WEN) READ CLOCK(RCLK) READ ENABLE(REN) 7C4265 RESET (RS) OUTPUT ENABLE(OE) LOAD (LD) FF FF PAF EF EF PAFWXI RXI PAE PAE FIRST LOAD (FL) Document Number: 38-06004 Rev. *J Page 19 of 26 CY7C4265 Figure 23. Typical AC and DC Characteristics NORMALIZED tA vs. AMBIENT TEMPERATURE NORMALIZED tA vs. SUPPLY VOLTAGE 1.60 NORMALIZED tA NORMALIZED tA 1.20 1.10 1.00 0.90 TA = 25 °C 0.80 4.00 4.50 5.00 5.50 6.00 1.40 1.20 1.00 0.60 55.00 1.00 VIN = 3.0 V TA = 25 °C f = 28 MHz 0.80 4.50 5.00 5.50 6.00 SUPPLY VOLTAGE (V) Document Number: 38-06004 Rev. *J 125.00 1.75 NORMALIZED ICC NORMALIZED ICC NORMALIZED ICC 1.20 1.20 65.00 NORMALIZED SUPPLY CURRENT vs. FREQUENCY NORMALIZED SUPPLY CURRENT vs. AMBIENT TEMPERATURE 1.40 0.60 4.00 5.00 AMBIENT TEMPERATURE (°C) SUPPLY VOLTAGE (V) NORMALIZED SUPPLY CURRENT vs. SUPPLY VOLTAGE VCC = 5.0 V 0.80 1.10 1.00 VIN = 3.0 V VCC = 5.0 V f = 28 MHz 0.90 0.80 55.00 5.00 65.00 125.00 AMBIENT TEMPERATURE (°C) 1.50 1.25 1.00 VCC = 5.0 V TA = 25 °C VIN = 3.0 V 0.75 0.50 20.00 30.00 40.00 50.00 60.00 FREQUENCY (MHz) Page 20 of 26 CY7C4265 Ordering Information 16 K × 18 Deep Sync FIFO Speed (ns) 10 15 Package Diagram Ordering Code Package Type Operating Range CY7C4265-10ASXC 51-85051 64-pin Small TQFP (Pb-free) Commercial CY7C4265-10AXI 51-85046 64-pin TQFP (Pb-free) Industrial CY7C4265-15AXC 51-85046 64-pin TQFP (Pb-free) Commercial Ordering Code Definitions CY 7 C 4 2 6 5 XX XX X C,I Temperature Grade: C = Commercial; I = Industrial Pb-free (RoHS Compliant) Package: A = TQFP; AS = STQFP Speed grade: 10 ns or 15 ns x18 Depth: 16 KB Width: x18 FIFO Technology: CMOS Family: Dual-port SRAM Company ID: CY = Cypress Document Number: 38-06004 Rev. *J Page 21 of 26 CY7C4265 Package Diagrams Figure 24. 64-pin TQFP (10 × 10 × 1.4 mm) A64SB Package Outline, 51-85051 51-85051 *C Document Number: 38-06004 Rev. *J Page 22 of 26 CY7C4265 Package Diagrams (continued) Figure 25. 64-pin TQFP (14 × 14 × 1.4 mm) A64SA Package Outline, 51-85046 51-85046 *F Document Number: 38-06004 Rev. *J Page 23 of 26 CY7C4265 Acronyms Acronym Document Conventions Description Units of Measure BGA Ball Grid Array FS Frequency Select °C degree Celsius I/O Input/Output KHz kilohertz LVPECL Low Voltage Positive Emitter Coupled Logic K kilohm LVTTL Low Voltage Transistor-Transistor Logic MHz megahertz PLL Phase-Locked Loop µA microampere TQFP Thin Quad Flat Pack mA milliampere TTL Transistor-Transistor Logic ms millisecond VCO Voltage Controlled Oscillator mV millivolt ns nanosecond ohm % percent pF picofarad ps picosecond V volt W watt Document Number: 38-06004 Rev. *J Symbol Unit of Measure Page 24 of 26 CY7C4265 Document History Page Document Title: CY7C4265, 16 K × 18 Deep Sync FIFOs Document Number: 38-06004 Revision ECN Orig. of Change Submission Date ** 106465 SZV 07/11/01 Change from Spec Number: 38-00468 to 38-06004 *A 122257 RBI 12/26/02 Power-up requirements added to Maximum Ratings Information *B 252889 YDT See ECN Removed PLCC package and pruned parts from Order Information *C 385985 ESH See ECN Added Pb-Free logo to top of first page Added CY7C4265-10ASXC, CY7C4265-10AXI, CY7C4265-15AXC, CY7C4255-10AXC, CY7C4255-15AXC to ordering information *D 2623658 VKN / PYRS 12/17/08 Added CY7C4265A part Updated Ordering information table *E 2714768 VKN / AESA 06/04/09 Corrected defective Logic Block diagram, Pinouts, and Package diagrams *F 2896039 RAME 03/19/10 Removed inactive parts from the data sheet. Updated title to CY7C4265 16 K × 18 Deep Sync FIFOs *G 3094385 ADMU 11/24/10 Sunset review spec. Included ordering code definitions. *H 3452178 ADMU 12/01/11 Removed speed bins –25 and –35. Removed information related to part number CY7C4255. *I 4197278 ADMU 11/20/2013 Updated Ordering Information (Updated part numbers). Updated in new template. Completing Sunset Review. *J 4575241 ADMU 11/19/2014 Added related documentation hyperlink in page 1. Updated Figure 25 in Package Diagrams (spec 51-85046 *E to *F). Document Number: 38-06004 Rev. *J Description of Change Page 25 of 26 CY7C4265 Sales, Solutions, and Legal Information Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. PSoC® Solutions Products Automotive cypress.com/go/automotive Clocks & Buffers Interface Lighting & Power Control cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory PSoC cypress.com/go/psoc Touch Sensing PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP Cypress Developer Community Community | Forums | Blogs | Video | Training Technical Support cypress.com/go/support cypress.com/go/touch USB Controllers Wireless/RF psoc.cypress.com/solutions cypress.com/go/USB cypress.com/go/wireless © Cypress Semiconductor Corporation, 2005-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-06004 Rev. *J Revised November 20, 2014 All products and company names mentioned in this document may be the trademarks of their respective holders. Page 26 of 26