IDT ICS845204

ADVANCE INFORMATION
ICS845204
CRYSTAL-TO-MLVDS PCI EXPRESS™
CLOCK SYNTHESIZER W/SPREAD SPECTRUM
General Description
Features
The ICS845204 is a 4 output PCI Express clock
synthesizer optimized to generate low jitter PCI
HiPerClockS™
Express™ reference clocks with or without spread
spectrum modulation and is a member of the
HiPerClockS™ family of high performance clock
solutions from IDT. Spread type and amount can be configured via
the SSC control pins. Using a 25MHz, 18pF parallel resonant
crystal, the device will generate M-LVDS clocks at either 25MHz,
100MHz, 125MHz or 250MHz. The ICS845204 uses a low jitter
VCO that easily meets PCI Express jitter requirements and is
packaged in a 32-pin VFQFN package.
•
•
Four differential spread spectrum clock outputs
•
Crystal oscillator interface designed for 18pF,
25MHz parallel resonant crystal
•
Supports the following output frequencies:
25MHz, 100MHz, 125MHz or 250MHz
•
•
VCO range: 250MHz - 700MHz
•
•
•
•
•
Cycle-to-cycle jitter: 50ps (maximum) design target
ICS
Q1
nQ1
nc
VDDA
OE1
GND
Q0
nQ0
Pin Assignment
32 31 30 29 28 27 26 25
OE0
1
24
nc
VDD
2
23
nc
nQ3
3
22
GND
Q3
4
21
Q2
VDDO
5
20
nQ2
19
SSC1
7
18
nc
nc
8
17
GND
OE2
Supports SSC downspread at 0.05% and -0.75%, centerspread
at ±0.25% and no spread options
Period jitter, RMS: TBD
Full 3.3V output supply mode
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
GND
XTAL_OUT
XTAL_IN
VDD
10 11 12 13 14 15 16
OE3
9
SSC0
6
FSEL1
nc
FSEL0
Each output can be individually disabled by separate
output-enable inputs
ICS845204
32 Lead VFQFN
5mm x 5mm x 0.925mm
package body
K Package
Top View
Block Diagram
00
PLL Bypass
01
10
11
÷5
÷4
÷2
25MHz
Q0
nQ0
XTAL_IN
Phase
Detector
OSC
VCO
250-700MHz
XTAL_OUT
Pullup OE0
Q1
nQ1
Pullup OE1
Feedback Divider
÷20
Q2
nQ2
Pullup OE2
2
SSC[1:0] Pullup:Pullup
FSEL[1:0]
Default = 100MHz
Pulldown:Pullup
2
Spread Spectrum
Control
Q3
nQ3
Pullup OE3
The Advance Information presented herein represents a product that is developmental or prototype. The noted characteristics are design targets. Integrated
Device Technologies, Inc. (IDT) reserves the right to change any circuitry or specifications without notice.
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
1
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Table 1. Pin Descriptions
Number
Name
Type
Description
1
OE0
Input
2, 11
VDD
Power
Core supply pins.
3, 4
nQ3, Q3
Output
Differential output pair. M-LVDS interface levels.
5
VDDO
Power
Output supply pin.
6, 8, 18, 23,
24, 27
nc
Unused
7
FSEL0
Input
Pullup
Output frequency select pins. See Table 3A. LVCMOS/LVTTL interface levels.
9
FSEL1
Input
Pulldown
Output frequency select pin. See Table 3A. LVCMOS/LVTTL interface levels.
10,
19
SSC0,
SSC1
Input
Pullup
Spread spectrum control pins. See Table 3B. LVCMOS/LVTTL interface levels.
12
OE3
Input
Pullup
Output enable pin for Q3/nQ3 outputs. Logic High, outputs are enabled.
Logic LOW, outputs are in Hi-Z. LVCMOS/LVTTL interface levels.
13,
14
XTAL_IN
XTAL_OUT
Input
15
OE2
Input
Output enable pin for Q0/nQ0 outputs. Logic High, outputs are enabled.
Logic LOW, outputs are in Hi-Z. LVCMOS/LVTTL interface levels.
Pullup
No connect.
Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.
Pullup
Output enable pin for Q2/nQ2 outputs. Logic High, outputs are enabled.
Logic LOW, outputs are in Hi-Z. LVCMOS/LVTTL interface levels.
16, 17, 22, 30
GND
Power
Power supply ground.
20, 21
nQ2, Q2
Output
Differential output pair. M-LVDS interface levels.
25, 26
nQ1, Q1
Output
Differential output pair. M-LVDS interface levels.
28
VDDA
Power
Analog supply pin.
29
OE1
Input
31, 32
nQ0, Q0
Output
Pullup
Output enable pin for Q1/nQ1 outputs. Logic High, outputs are enabled.
Logic LOW, outputs are in Hi-Z. LVCMOS/LVTTL interface levels.
Differential output pair. M-LVDS interface levels.
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
Table 2. Pin Characteristics
Symbol
Parameter
CIN
Input Capacitance
4
pF
RPULLUP
Input Pullup Resistor
51
kΩ
RPULLDOWN
Input Pulldown Resistor
51
kΩ
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
Test Conditions
2
Minimum
Typical
Maximum
Units
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Function Tables
Table 3A. F_SEL[1:0] Function Table
Inputs
Table 3B. SSC[1:0] Function Table
Outputs
Inputs
Spread%
FSEL1
FSEL0
Q[0:3]/nQ[0:3]
SSC1
SSC0
0
0
PLL Bypass (25MHz)
0
0
Center ± -0.25
0
1
100MHz (default)
0
1
Down -0.5
1
0
125MHz
1
0
Down -0.75
1
1
250MHz
1
1
No Spread (default)
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Rating
Supply Voltage, VDD
4.6V
Inputs, VI
-0.5V to VDD + 0.5V
Outputs, IO
Continuos Current
Surge Current
10mA
15mA
Package Thermal Impedance, θJA
42.4°C/W (0 mps)
Storage Temperature, TSTG
-65°C to 150°C
DC Electrical Characteristics
Table 4A. Power Supply DC Characteristics, VDD = VDDO = 3.3V ± 5%, TA = 0°C to 70°C
Symbol
Parameter
VDD
Core Supply Voltage
VDDA
Minimum
Typical
Maximum
Units
3.135
3.3
3.465
V
Analog Supply Voltage
VDD – IDDA*10Ω
3.3
VDD
V
VDDO
Output Supply Voltage
3.135
3.3
3.465
V
IDD
Power Supply Current
TBD
mA
IDDA
Analog Supply Current
TBD
mA
IDDO
Power Supply Current
TBD
mA
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
Test Conditions
3
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Table 4B. LVCMOS/LVTTL DC Characteristics, VDD = VDDO = 3.3V ± 5%, TA = 0°C to 70°C
Symbol
Parameter
Test Conditions
VIH
Input High Voltage
VIL
Input Low Voltage
IIH
Input
High Current
IIL
Input
Low Current
Minimum
Typical
Maximum
Units
2
VDD + 0.3
V
-0.3
0.8
V
F_SEL1
VDD = VIN = 3.465V
150
µA
SSC0, SSC1,
FSEL0, OE0:OE3
VDD = VIN = 3.465V
5
µA
F_SEL1
VDD = 3.465V, VIN = 0V
-5
µA
SSC0, SSC1,
FSEL0, OE0:OE3
VDD = 3.465V, VIN = 0V
-150
µA
Table 4C. M-LVDS DC Characteristics, VDD = VDDO = 3.3V ± 5%, TA = 0°C to 70°C
Symbol
Parameter
VOD
Differential Output Voltage
∆VOD
VOD Magnitude Change
VOS
Offset Voltage
∆VOS
VOS Magnitude Change
ISC
Output Short Circuit Current
Test Conditions
Minimum
Typical
480
Maximum
Units
650
mV
50
0.30
mV
2.10
50
V
mV
43
mA
Table 5. Crystal Characteristics
Parameter
Test Conditions
Mode of Oscillation
Minimum
Typical
Maximum
Units
Fundamental
Frequency
25
MHz
Equivalent Series Resistance (ESR)
50
Ω
Shunt Capacitance
7
pF
TBD
mW
Drive Level
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
4
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
AC Electrical Characteristics
Table 6. AC Characteristics, VDD = VDDO = 3.3V ± 5%, TA = 0°C to 70°
Parameter Symbol
fOUT
tjit(per)
Test Conditions
Minimum
Output Frequency
Period Jitter, Random
tjit(cc)
Cycle-to-Cycle Jitter;
NOTE 1, 2
tsk(o)
Output Skew; NOTE 2, 3
FXTAL
Typical Maximum
Units
25
MHz
100
MHz
125
MHz
25MHz,
Integration Range: 12kHz – 20MHz
TBD
ps
100MHz,
Integration Range: 12kHz – 20MHz
TBD
ps
125MHz,
Integration Range: 12kHz – 20MHz
TBD
ps
250MHz,
Integration Range: 12kHz – 20MHz
TBD
ps
25MHz
50
ps
100MHz
50
ps
125MHz
50
ps
50
ps
250MHz
TBD
ps
Crystal Input Range: NOTE 1
25
MHz
FM
SSC Modulation Frequency;
NOTE 4
TBD
kHz
FMF
SSC Modulation Factor;
NOTE 4
TBD
%
SSCRED
Spectral Reduction
TBD
dB
tSTABLE
Power-up Stable Clock
Output
tR / tF
Output Rise/Fall Time
odc
Output Duty Cycle
10
20% to 80%
ms
TBD
ps
50
%
NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 2: Only valid within the VCO operating range.
NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.
Measured at the output differential cross points.
NOTE 4: Spread Spectrum clocking enabled.
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
5
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Parameter Measurement Information
VOH
VREF
SCOPE
3.3V±5%
POWER SUPPLY
+ Float GND –
Qx
VDD,
VDDO
VDDA
M-LVDS
VOL
1σ contains 68.26% of all measurements
2σ contains 95.4% of all measurements
3σ contains 99.73% of all measurements
4σ contains 99.99366% of all measurements
6σ contains (100-1.973x10-7)% of all measurements
nQx
Histogram
Reference Point
Mean Period
(Trigger Edge)
(First edge after trigger)
-
-
Period Jitter
nQx
nQx
Qx
Qx
➤
nQy
➤
3.3V LVDS Output Load AC Test Circuit
➤
tcycle n
tcycle n+1
➤
tjit(cc) = tcycle n – tcycle n+1
1000 Cycles
Qy
tsk(o)
Output Skew
Cycle-to-Cycle Jitter
nQ0:nQ3
80%
Q0:Q3
80%
t PW
VOD
Clock
Outputs
t
PERIOD
20%
20%
tR
tF
odc =
t PW
x 100%
t PERIOD
Output Duty Cycle/Pulse Width/Period
Output Rise/Fall Time
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
6
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Parameter Measurement Information, continued
VDD
VDD
out
M-LVDS
➤
out
➤
out
DC Input
➤
M-LVDS
100
100
➤
VOD/∆ VOD
VOS/∆ VOS
out
➤
DC Input
➤
Offset Voltage Setup
Differential Output Voltage Setup
Application Information
Power Supply Filtering Technique
As in any high speed analog circuitry, the power supply pins are
vulnerable to random noise. The ICS845204 provides separate
power supplies to isolate any high switching noise from the outputs
to the internal PLL. VDD, VDDA and VDDO should be individually
connected to the power supply plane through vias, and bypass
capacitors should be used for each pin. To achieve optimum jitter
performance, power supply isolation is required. Figure 1
illustrates how a 10Ω resistor along with a 10µF and a 0.01µF
bypass capacitor should be connected to each VDDA pin.
3.3V
VDD
.01µF
10Ω
.01µF
10µF
VDDA
Figure 1. Power Supply Filtering
Recommendations for Unused Input and Output Pins
Inputs:
Outputs:
LVCMOS Control Pins
M-LVDS Outputs
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1kΩ resistor can be used.
All unused M-LVDS output pairs can be either left floating or
terminated with 100Ω across. If they are left floating, there should
be no trace attached.
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
7
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Crystal Input Interface
The ICS845204 has been characterized with 18pF parallel
resonant crystals. The capacitor values, C1 and C2, shown in
Figure 2 below were determined using a 25MHz, 18pF parallel
resonant crystal and were chosen to minimize the ppm error. The
optimum C1 and C2 values can be slightly adjusted for different
board layouts.
XTAL_IN
C1
X1
18pF Parallel Crystal
XTAL_OUT
C2
Figure 2. Crystal Input Interface
LVCMOS to XTAL Interface
The XTAL_IN input can accept a single-ended LVCMOS signal
through an AC coupling capacitor. A general interface diagram is
shown in Figure 3. The XTAL_OUT pin can be left floating. The
input edge rate can be as slow as 10ns. For LVCMOS inputs, it is
recommended that the amplitude be reduced from full swing to half
swing in order to prevent signal interference with the power rail and
to reduce noise. This configuration requires that the output
VDD
impedance of the driver (Ro) plus the series resistance (Rs) equals
the transmission line impedance. In addition, matched termination
at the crystal input will attenuate the signal in half. This can be
done in one of two ways. First, R1 and R2 in parallel should equal
the transmission line impedance. For most 50Ω applications, R1
and R2 can be 100Ω. This can also be accomplished by removing
R1 and making R2 50Ω.
VDD
R1
Ro
Rs
0.1µf
50Ω
XTAL_IN
Zo = Ro + Rs
R2
XTAL_OUT
Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
8
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
VFQFN EPAD Thermal Release Path
In order to maximize both the removal of heat from the package
and the electrical performance, a land pattern must be
incorporated on the Printed Circuit Board (PCB) within the footprint
of the package corresponding to the exposed metal pad or
exposed heat slug on the package, as shown in Figure 4. The
solderable area on the PCB, as defined by the solder mask, should
be at least the same size/shape as the exposed pad/slug area on
the package to maximize the thermal/electrical performance.
Sufficient clearance should be designed on the PCB between the
outer edges of the land pattern and the inner edges of pad pattern
for the leads to avoid any shorts.
application specific and dependent upon the package power
dissipation as well as electrical conductivity requirements. Thus,
thermal and electrical analysis and/or testing are recommended to
determine the minimum number needed. Maximum thermal and
electrical performance is achieved when an array of vias is
incorporated in the land pattern. It is recommended to use as many
vias connected to ground as possible. It is also recommended that
the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz
copper via barrel plating. This is desirable to avoid any solder
wicking inside the via during the soldering process which may
result in voids in solder between the exposed pad/slug and the
thermal land. Precautions should be taken to eliminate any solder
voids between the exposed heat slug and the land pattern. Note:
These recommendations are to be used as a guideline only. For
further information, please refer to the Application Note on the
Surface Mount Assembly of Amkor’s Thermally/Electrically
Enhance Leadfame Base Package, Amkor Technology.
While the land pattern on the PCB provides a means of heat
transfer and electrical grounding from the package to the board
through a solder joint, thermal vias are necessary to effectively
conduct from the surface of the PCB to the ground plane(s). The
land pattern must be connected to ground through these vias. The
vias act as “heat pipes”. The number of vias (i.e. “heat pipes”) are
PIN
PIN PAD
SOLDER
EXPOSED HEAT SLUG
GROUND PLANE
THERMAL VIA
SOLDER
LAND PATTERN
(GROUND PAD)
PIN
PIN PAD
Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
9
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
3.3V M-LVDS Driver Termination
A general M-LVDS interface is shown in Figure 5 In a 100Ω
differential transmission line environment, M-LVDS drivers require
a matched load termination of 100Ω across near the receiver input.
For a multiple M-LVDS outputs buffer, if only partial outputs are
used, it is recommended to terminate the unused outputs.
3.3V
50Ω
3.3V
LVDS Driver
+
R2
100Ω
R1
100Ω
–
50Ω
100Ω Differential Transmission Line
Figure 5. Typical M-LVDS Driver Termination
Reliability Information
Table 7. θJA vs. Air Flow Table for a 32Lead VFQFN
θJA vs. Air Flow
Meters per Second
Multi-Layer PCB, JEDEC Standard Test Boards
0
1
2.5
42.4°C/W
37.0°C/W
33.2°C/W
Transistor Count
The transistor count for ICS845204 is: 3749
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
10
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Package Outline and Package Dimension
Package Outline - K Suffix for 32 Lead VFQFN
(Ref.)
S eating Plan e
N &N
Even
(N -1)x e
(R ef.)
A1
Ind ex Area
A3
N
L
N
e (Ty p.)
2 If N & N
1
Anvil
Singula tion
are Even
2
OR
E2
(N -1)x e
(Re f.)
E2
2
To p View
b
A
(Ref.)
D
Chamfer 4x
0.6 x 0.6 max
OPTIONAL
e
N &N
Odd
0. 08
C
D2
2
Th er mal
Ba se
D2
C
NOTE: The following package mechanical drawing is a generic
drawing that applies to any pin count VFQFN package. This
drawing is not intended to convey the actual pin count or pin layout
of this device. The pin count and pinout are shown on the front
page. The package dimensions are in Table 8 below.
Table 8. Package Dimensions
JEDEC Variation: VHHD-2/-4
All Dimensions in Millimeters
Symbol
Minimum
Nominal
Maximum
N
32
A
0.80
1.00
A1
0
0.05
A3
0.25 Ref.
b
0.18
0.25
0.30
8
ND & NE
D&E
5.00 Basic
D2 & E2
3.0
3.3
e
0.50 Basic
L
0.30
0.40
0.50
Reference Document: JEDEC Publication 95, MO-220
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
11
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Ordering Information
Table 9. Ordering Information
Part/Order Number
845204AK
845204AKT
845204AKLF
845204AKLFT
Marking
TBD
TBD
ICS845204AL
ICS845204AL
Package
32 Lead VFQFN
32 Lead VFQFN
“Lead-Free” 32 Lead VFQFN
“Lead-Free” 32 Lead VFQFN
Shipping Packaging
Tray
2500 Tape & Reel
Tray
2500 Tape & Reel
Temperature
0°C to 70°C
0°C to 70°C
0°C to 70°C
0°C to 70°C
NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.
While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for
the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements
are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any
IDT product for use in life support devices or critical medical instruments.
IDT™ / ICS™ M-LVDS CLOCK SYNTHESIZER
12
ICS845204AK SEPTEMBER 25, 2007
ICS845204
CRYSTAL-TO-MLVDS CLOCK SYNTHESIZER W/SPREAD SPECTRUM
ADVANCE INFORMATION
Innovate with IDT and accelerate your future networks. Contact:
www.IDT.com
www.IDT.com
For Sales
For Tech Support
800-345-7015
408-284-8200
Fax: 408-284-2775
[email protected]
480-763-2056
Corporate Headquarters
Asia Pacific and Japan
Europe
Integrated Device Technology, Inc.
6024 Silver Creek Valley Road
San Jose, CA 95138
United States
800 345 7015
+408 284 8200 (outside U.S.)
Integrated Device Technology
Singapore (1997) Pte. Ltd.
Reg. No. 199707558G
435 Orchard Road
#20-03 Wisma Atria
Singapore 238877
+65 6 887 5505
IDT Europe, Limited
321 Kingston Road
Leatherhead, Surrey
KT22 7TU
England
+44 (0) 1372 363 339
Fax: +44 (0) 1372 378851
© 2007 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device
Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered
trademarks used to identify products or services of their respective owners.
Printed in USA