TI ADS1148 16-bit analog-to-digital converters for temperature sensor Datasheet

ADS1146
ADS1147
ADS1148
AD
S1
148
AD
S1
147
AD
S1
146
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
16-Bit Analog-to-Digital Converters for Temperature Sensors
Check for Samples: ADS1146, ADS1147, ADS1148
FEATURES
DESCRIPTION
•
•
•
•
•
•
•
•
•
•
•
•
The ADS1146, ADS1147, and ADS1148 are
highly-integrated, precision, 16-bit analog-to-digital
converters (ADCs). The ADS1146/7/8 feature an
onboard, low-noise, programmable gain amplifier
(PGA), a precision delta-sigma ADC with a
single-cycle settling digital filter, and an internal
oscillator. The ADS1147 and ADS1148 also provide a
built-in voltage reference with 10mA output capacity,
and
two
matched
programmable
current
digital-to-analog
converters
(DACs).
The
ADS1146/7/8 provide a complete front-end solution
for temperature sensor applications including thermal
couples, thermistors, and resistance temperature
detectors (RTDs).
1
23
•
•
•
•
•
16 Bits, No Missing Codes
Data Output Rates Up to 2kSPS
Single-Cycle Settling for All Data Rates
Simultaneous 50/60Hz Rejection at 20SPS
4 Differential/7 Single-Ended Inputs (ADS1148)
2 Differential/3 Single-Ended Inputs (ADS1147)
Matched Current Source DACs
Internal Voltage Reference
Sensor Burnout Detection
4/8 General-Purpose I/Os (ADS1147/8)
Internal Temperature Sensor
Power Supply and VREF Monitoring
(ADS1147/8)
Self and System Calibration
SPI™-Compatible Serial Interface
Analog Supply Operation:
+2.7V to +5.25V Unipolar, ±2.5V Bipolar
Digital Supply: +2.7V to +5.25V
Operating Temperature –40°C to +125°C
APPLICATIONS
•
•
•
Temperature Measurement
– RTDs, Thermocouples, and Thermistors
Pressure Measurement
Industrial Process Control
REFP
AVDD
REFN
An input multiplexer supports four differential inputs
for the ADS1148, two for the ADS1147, and one for
the ADS1146. In addition, the multiplexer has a
sensor
burnout
detect,
voltage
bias
for
thermocouples,
system
monitoring,
and
general-purpose digital I/Os (ADS1147 and
ADS1148). The onboard, low-noise PGA provides
selectable gains of 1 to 128. The delta-sigma
modulator and adjustable digital filter settle in only
one cycle, for fast channel cycling when using the
input multiplexer, and support data rates up to
2kSPS. For data rates of 20SPS or less, both 50Hz
and 60Hz interference are rejected by the filter.
The ADS1146 is offered in a small TSSOP-16
package, the ADS1147 is available in a TSSOP-20
package, and the ADS1148 in a TSSOP-28 package.
All three devices operate over the extended specified
temperature range of –40°C to +105°C.
DVDD
Burnout
Detect
AVDD
REFP0/ REFN0/ ADS1148 Only
GPIO0 GPIO1 REFP1 REFN1 VREFOUT VREFCOM
Burnout
Detect
ADS1146
VBIAS
Voltage
Reference
VREF Mux
VBIAS
DVDD
ADS1147
ADS1148
GPIO
SCLK
DIN
AIN0
AIN1
Input
Mux
PGA
3rd Order
DS
Modulator
Adjustable
Digital
Filter
Serial
Interface
and
Control
DRDY
DOUT/DRDY
CS
START
RESET
Internal Oscillator
AIN0/IEXC
AIN1/IEXC
SCLK
System
Monitor
AIN2/IEXC/GPIO2
AIN3/IEXC/GPIO3
Input
Mux
AIN4/IEXC/GPIO4
AIN5/IEXC/GPIO5
PGA
DIN
3rd Order
DS
Modulator
Dual
Current
DACs
AIN6/IEXC/GPIO6
AIN7/IEXC/GPIO7
ADS1148 Only
Adjustable
Digital
Filter
Serial
Interface
and
Control
DRDY
DOUT/DRDY
CS
START
RESET
Internal Oscillator
Burnout
Detect
Burnout
Detect
AVSS
CLK
DGND
AVSS
IEXC1 IEXC2
ADS1148 Only
CLK
DGND
1
2
3
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
SPI is a trademark of Motorola, Inc.
All other trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2009–2010, Texas Instruments Incorporated
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
PACKAGE/ORDERING INFORMATION (1)
(1)
NUMBER OF
INPUTS
VOLTAGE
REFERENCE
DUAL SENSOR
EXCITATION
CURRENT
SOURCES
24 bits
1 Differential
or
1 Single-Ended
External
NO
TSSOP-16
ADS1247
24 bits
2 Differential
or
3 Single-Ended
Internal or External
YES
TSSOP-20
ADS1248
24 bits
4 Differential
or
7 Single-Ended
Internal or External
YES
TSSOP-28
ADS1146
16 bits
1 Differential
or
1 Single-Ended
External
NO
TSSOP-16
ADS1147
16 bits
2 Differential
or
3 Single-Ended
Internal or External
YES
TSSOP-20
ADS1148
16 bits
4 Differential
or
7 Single-Ended
Internal or External
YES
TSSOP-28
PRODUCT
RESOLUTION
ADS1246
PACKAGELEAD
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the
device product folder on ti.com.
ABSOLUTE MAXIMUM RATINGS (1)
Over operating free-air temperature range, unless otherwise noted.
ADS1146, ADS1147, ADS1148
UNIT
AVDD to AVSS
–0.3 to +5.5
V
AVSS to DGND
–2.8 to +0.3
V
DVDD to DGND
–0.3 to +5.5
V
100, momentary
mA
10, continuous
mA
Analog input voltage to AVSS
AVSS – 0.3 to AVDD + 0.3
V
Digital input voltage to DGND
–0.3 to DVDD + 0.3
V
+150
°C
Operating temperature range
–40 to +125
°C
Storage temperature range
–60 to +150
°C
Input current
Maximum junction temperature
(1)
2
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
THERMAL INFORMATION
ADS1146,
ADS1147,
ADS1148
THERMAL METRIC (1)
UNITS
PW
28
qJA
Junction-to-ambient thermal resistance (2)
qJC(top)
Junction-to-case(top) thermal resistance
79.5
(3)
31.8
(4)
qJB
Junction-to-board thermal resistance
yJT
Junction-to-top characterization parameter
yJB
Junction-to-board characterization parameter
qJC(bottom)
(1)
(2)
(3)
(4)
(5)
(6)
(7)
40.9
(5)
Junction-to-case(bottom) thermal resistance
3.0
(6)
(7)
°C/W
41.1
n/a
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as
specified in JESD51-7, in an environment described in JESD51-2a.
The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific
JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB
temperature, as described in JESD51-8.
The junction-to-top characterization parameter, yJT, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining qJA, using a procedure described in JESD51-2a (sections 6 and 7).
The junction-to-board characterization parameter, yJB, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining qJA , using a procedure described in JESD51-2a (sections 6 and 7).
The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific
JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
3
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ELECTRICAL CHARACTERISTICS
Minimum/maximum specifications apply from –40°C to +105°C. Typical specifications are at +25°C. All specifications at
AVDD = +5V, DVDD = +3.3V, AVSS = DGND = 0V, VREF = +2.048V, and oscillator frequency = 4.096MHz, unless otherwise
noted.
ADS1146, ADS1147, ADS1148
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNIT
±VREF/PGA
2.7/PGA
V
ANALOG INPUTS
Full-scale input voltage
(VIN = ADCINP – ADCINN)
Common-mode input range
AVSS + 0.1V +
(VIN)(Gain)
AVDD - 0.1V -
2
Differential input current
(VIN)(Gain)
2
100
V
pA
1, 2, 4, 8, 16, 32,
64, 128
PGA gain settings
Burnout current source
0.5, 2, or 10
Bias voltage
mA
(AVDD + AVSS)/2
V
400
Ω
Bias voltage output impedance
pA
Mux leakage current
pA
SYSTEM PERFORMANCE
Resolution
No missing codes
16
Data rate
Integral nonlinearity (INL)
Differential input, end point fit, PGA = 1
Offset error
After calibration
Offset drift
Gain error
Gain drift
ADC conversion time
Bits
5, 10, 20, 40, 80,
160, 320, 640,
1000, 2000
SPS
±0.5
±1
1
PGA = 1
100
PGA = 128
15
nV/°C
±0.5
PGA = 128, excludes VREF drift
Single-cycle settling
LSB
nV/°C
Excluding VREF errors
PGA = 1, excludes VREF drift
LSB
%
1
ppm/°C
–3.5
ppm/°C
See Table 15
Noise
See Table 5 and Table 6
Normal-mode rejection
Common-mode rejection
Power-supply rejection
See Table 8
At dc, PGA = 1
90
dB
At dc, PGA = 32
100
dB
AVDD, DVDD at dc
100
dB
VOLTAGE REFERENCE INPUT
Voltage reference input
(VREF = VREFP – VREFN)
0.5
(AVDD – AVSS)
–1
V
V
Negative reference input (REFN)
AVSS – 0.1
REFP – 0.5
Positive reference input (REFP)
REFN + 0.5
AVDD + 0.1
Reference input current
30
V
nA
ON-CHIP VOLTAGE REFERENCE
Output voltage
2.038
2.048
Output current (1)
Load regulation
Drift (2)
4
V
±10
mA
50
ppm/°C
50
TA = –40°C to +105°C
20
Startup time
(1)
(2)
2.058
See Table 9
mV/mA
ms
Do not exceed this loading on the internal voltage reference.
Specified by the combination of design and final production test.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ELECTRICAL CHARACTERISTICS (continued)
Minimum/maximum specifications apply from –40°C to +105°C. Typical specifications are at +25°C. All
specifications at AVDD = +5V, DVDD = +3.3V, AVSS = DGND = 0V, VREF = +2.048V, and oscillator frequency =
4.096MHz, unless otherwise noted.
ADS1146, ADS1147, ADS1148
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNIT
CURRENT SOURCES (IDACS)
50, 100, 250,
500, 750, 1000,
1500
Output current
mA
Voltage compliance
All currents
Initial error
All currents, each IDAC
AVDD – 0.7
Initial mismatch
All currents, between IDACs
±0.03
% of FS
Temperature drift
Each IDAC
200
ppm/°C
Temperature drift matching
Between IDACs
10
ppm/°C
TA = +25°C
118
mV
405
mV/°C
–6
±1.0
V
6
% of FS
SYSTEM MONITORS
Temperature
sensor reading
Voltage
Drift
GENERAL-PURPOSE INPUT/OUTPUT (GPIO)
Logic levels
VIH
0.7AVDD
AVDD
V
VIL
AVSS
0.3AVDD
V
VOH
IOH = 1mA
0.8AVDD
VOL
IOL = 1mA
AVSS
V
0.2 AVDD
V
DIGITAL INPUT/OUTPUT (other than GPIO)
Logic levels
VIH
0.7DVDD
DVDD
V
VIL
DGND
0.3DVDD
V
VOH
IOH = 1mA
0.8DVDD
VOL
IOL = 1mA
DGND
Input leakage
Clock input
(CLK)
V
DGND < VDIGITAL IN < DVDD
0.2 DVDD
V
±10
mA
MHz
Frequency
1
4.5
Duty cycle
25
75
%
4.3
MHz
Internal oscillator frequency
3.89
4.096
POWER SUPPLY
DVDD
2.7
5.25
V
AVSS
–2.5
0
V
AVDD
AVSS + 2.7
AVSS + 5.25
V
DVDD current
AVDD current
Power dissipation
Normal mode, DVDD = 5V,
data rate = 20SPS, internal oscillator
230
mA
Normal mode, DVDD = 3.3V,
data rate = 20SPS, internal oscillator
210
mA
Sleep mode
0.2
µA
Converting, AVDD = 5V,
data rate = 20SPS, external reference
225
µA
Converting, AVDD = 3.3V,
data rate = 20SPS, external reference
212
µA
Sleep mode
0.1
µA
Additional current with internal reference
enabled
180
mA
AVDD = DVDD = 5V, data rate = 20SPS,
external reference, internal oscillator
2.3
mW
AVDD = DVDD = 3.3V, data rate = 20SPS,
external reference, internal oscillator
1.4
mW
TEMPERATURE RANGE
Specified
–40
+105
°C
Operating
–40
+125
°C
Storage
–60
+150
°C
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
5
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
PIN CONFIGURATIONS
PW PACKAGE
TSSOP-28
(TOP VIEW)
6
DVDD
1
28
SCLK
DGND
2
27
DIN
CLK
3
26
DOUT/DRDY
RESET
4
25
DRDY
REFP0/GPIO0
5
24
CS
REFN0/GPIO1
6
23
START
REFP1
7
22
AVDD
REFN1
8
21
AVSS
VREFOUT
9
20
IEXC1
VREFCOM
10
19
IEXC2
AIN0/IEXC
11
18
AIN3/IEXC/GPIO3
AIN1/IEXC
12
17
AIN2/IEXC/GPIO2
AIN4/IEXC/GPIO4
13
16
AIN7/IEXC/GPIO7
AIN5/IEXC/GPIO5
14
15
AIN6/IEXC/GPIO6
Submit Documentation Feedback
ADS1148
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADS1148 (TSSOP-28) PIN DESCRIPTIONS
NAME
PIN NO.
FUNCTION
DVDD
1
Digital
Digital power supply
DESCRIPTION
DGND
2
Digital
Digital ground
CLK
3
Digital input
External clock input. Tie this pin to DGND to activate the internal oscillator.
RESET
4
Digital input
Chip reset (active low). Returns all register values to reset values.
REFP0/GPIO0
5
Analog input
Digital in/out
Positive external reference input 0, or
general-purpose digital input/output pin 0
REFN0/GPIO1
6
Analog input
Digital in/out
Negative external reference 0 input, or
general-purpose digital input/output pin 1
REFP1
7
Analog input
Positive external reference 1 input
REFN1
8
Analog input
Negative external reference 1 input
VREFOUT
9
Analog output
Positive internal reference voltage output
VREFCOM
10
Analog output
Negative internal reference voltage output. Connect this pin to AVSS when using a unipolar
supply, or to the midvoltage of the power supply when using a bipolar supply.
AIN0/IEXC
11
Analog input
Analog input 0, optional excitation current output
AIN1/IEXC
12
Analog input
Analog input 1, optional excitation current output
AIN4/IEXC/GPIO4
13
Analog input
Digital in/out
Analog input 4, optional excitation current output, or
general-purpose digital input/output pin 4
AIN5/IEXC/GPIO5
14
Analog input
Digital in/out
Analog input 5, optional excitation current output, or
general-purpose digital input/output pin 5
AIN6/IEXC/GPIO6
15
Analog input
Digital in/out
Analog input 6, optional excitation current output, or
general-purpose digital input/output pin 6
AIN7/IEXC/GPIO7
16
Analog input
Digital in/out
Analog input 7, optional excitation current output, or
general-purpose digital input/output pin 7
AIN2/IEXC/GPIO2
17
Analog input
Digital in/out
Analog input 2, optional excitation current output, or
general-purpose digital input/output pin 2
AIN3/IEXC/GPIO3
18
Analog input
Digital in/out
Analog input 3, optional excitation current output, or
general-purpose digital input/output pin 3
IEXC2
19
Analog output
Excitation current output 2
IEXC1
20
Analog output
Excitation current output 1
AVSS
21
Analog
Negative analog power supply
AVDD
22
Analog
Positive analog power supply
START
23
Digital input
Conversion start. See text for complete description.
CS
24
Digital input
Chip select (active low)
DRDY
25
Digital output
Data ready (active low)
DOUT/DRDY
26
Digital output
Serial data out output, or
data out combined with data ready (active low when DRDY function enabled)
DIN
27
Digital input
Serial data input
SCLK
28
Digital input
Serial clock input
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
7
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
PW PACKAGE
TSSOP-20
(TOP VIEW)
DVDD
1
20
SCLK
DGND
2
19
DIN
CLK
3
18
DOUT/DRDY
RESET
4
17
DRDY
REFP0/GPIO0
5
16
CS
REFN0/GPIO1
6
15
START
VREFOUT
7
14
AVDD
VREFCOM
8
13
AVSS
AIN0/IEXC
9
12
AIN3/IEXC/GPIO3
AIN1/IEXC
10
11
AIN2/IEXC/GPIO2
ADS1147
ADS1147 (TSSOP-20) PIN DESCRIPTIONS
NAME
PIN NO.
FUNCTION
DVDD
1
Digital
Digital power supply
DGND
2
Digital
Digital ground
CLK
3
Digital input
External clock input. Tie this pin to DGND to activate the internal oscillator.
RESET
4
Digital input
Chip reset (active low). Returns all register values to reset values.
REFP0/GPIO0
5
Analog input
Digital in/out
Positive external reference input, or
general-purpose digital input/output pin 0
REFN0/GPIO1
6
Analog input
Digital in/out
Negative external reference input, or
general-purpose digital input/output pin 1
VREFOUT
7
Analog output
Positive internal reference voltage output
VREFCOM
8
Analog output
Negative internal reference voltage output. Connect this pin to AVSS when using a unipolar
supply, or to the midvoltage of the power supply when using a bipolar supply.
AIN0/IEXC
9
Analog input
Analog input 0, optional excitation current output
AIN1/IEXC
10
Analog input
Analog input 1, optional excitation current output
AIN2/IEXC/GPIO2
11
Analog input
Digital in/out
Analog input 2, optional excitation current output, or
general-purpose digital input/output pin 2
AIN3/IEXC/GPIO3
12
Analog input
Digital in/out
Analog input 3, with or without excitation current output, or
general-purpose digital input/output pin 3
AVSS
13
Analog
Negative analog power supply
AVDD
14
Analog
Positive analog power supply
START
15
Digital input
Conversion start. See text for description of use.
CS
16
Digital input
Chip select (active low)
DRDY
17
Digital output
Data ready (active low)
DOUT/DRDY
18
Digital output
Serial data out output, or
data out combined with data ready (active low when DRDY function enabled)
DIN
19
Digital input
Serial data input
SCLK
20
Digital input
Serial clock input
8
Submit Documentation Feedback
DESCRIPTION
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
PW PACKAGE
TSSOP-16
(TOP VIEW)
DVDD
1
16
SCLK
DGND
2
15
DIN
CLK
3
14
DOUT/DRDY
RESET
4
13
DRDY
ADS1146
REFP
5
12
CS
REFN
6
11
START
AINP
7
10
AVDD
AINN
8
9
AVSS
ADS1146 (TSSOP-16) PIN DESCRIPTIONS
NAME
PIN NO.
FUNCTION
DVDD
1
Digital
Digital power supply
DESCRIPTION
DGND
2
Digital
Digital ground
CLK
3
Digital input
External clock input. Tie this pin to DGND to activate the internal oscillator.
RESET
4
Digital input
Chip reset (active low). Returns all register values to reset values.
REFP
5
Analog input
Positive external reference input
REFN
6
Analog input
Negative external reference input
AINP
7
Analog input
Positive analog input
AINN
8
Analog input
Negative analog input
AVSS
9
Analog
Negative analog power supply
AVDD
10
Analog
Positive analog power supply
START
11
Digital input
Conversion start. See text for description of use.
CS
12
Digital input
Chip select (active low)
DRDY
13
Digital output
Data ready (active low)
DOUT/DRDY
14
Digital output
Serial data out output, or
data out combined with data ready (active low when DRDY function enabled)
DIN
15
Digital input
Serial data input
SCLK
16
Digital input
Serial clock input
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
9
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
TIMING DIAGRAMS
CS
tCSSC
tSPWH
tSCLK
tSCCS
SCLK
DIN
DIN[0]
tSPWL
tDIHD
tDIST
DIN[7]
DIN[6]
DIN[5]
DIN[4]
DIN[1]
tDOPD
DOUT/DRDY
(1)
DOUT[7]
DOUT[6]
DIN[0]
tDOHD
DOUT[5]
DOUT[4]
DOUT[1]
DOUT[0]
tCSDO
Figure 1. Serial Interface Timing
Table 1. Timing Characteristics for Figure 1
SYMBOL
(1)
DESCRIPTION
tCSSC
CS low to first SCLK high (set up time)
tSCCS
MIN
MAX
UNIT
10
ns
SCLK low to CS high (hold time)
7
tOSC
tDIST
DIN set up time
5
ns
tDIHD
DIN hold time
5
ns
tDOPD
SCLK rising edge to new data valid
tDOHD
DOUT hold time
30
0
(2)
ns
ns
500
ns
tSCLK
SCLK period
tSPWH
SCLK pulse width high
0.25
0.75
tSCLK
tSPWL
SCLK pulse width low
0.25
0.75
tSCLK
tCSDO
CS high to DOUT high impedance
(1)
(2)
64
10
conversions
ns
DRDY MODE bit = 0.
tOSC = 1/fCLK. The default clock frequency fCLK = 4.096MHz.
tDTS
tPWH
DRDY
1
2
3
4
5
6
7
8
tSTD
SCLK(3)
Figure 2. SPI Interface Timing to Allow Conversion Result Loading (3)
(4)
Table 2. Timing Characteristics for Figure 2
SYMBOL
DESCRIPTION
MIN
MAX
UNIT
tPWH
DRDY pulse width high
3
tOSC
tS TD
SCLK low prior to DRDY low
5
tOSC
tDTS
DRDY falling edge to SCLK rising edge
30
ns
(3)
(4)
10
This timing diagram is applicable only when the CS pin is low. SCLK need not be low during tSTD when CS is high.
SCLK should only be sent in multiples of eight during partial retrieval of output data.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
tSTART
START
Figure 3. Minimum START Pulse Width
Table 3. Timing Characteristics for Figure 3
SYMBOL
tSTART
DESCRIPTION
MIN
START pulse width high
MAX
3
UNIT
tOSC
tRESET
RESET
CS
SCLK
tRHSC
Figure 4. Reset Pulse Width and SPI Communication After Reset
Table 4. Timing Characteristics for Figure 4
SYMBOL
DESCRIPTION
MIN
t RESET
RESET pulse width low
4
tOSC
tRHSC
RESET high to SPI communication start
0.6 (1)
ms
(1)
MAX
UNIT
For fOSC = 4.096MHz, scales proportionately with fOSC frequency.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
11
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
NOISE PERFORMANCE
The ADS1146/7/8 noise performance can be optimized by adjusting the data rate and PGA setting. As the
averaging is increased by reducing the data rate, the noise drops correspondingly. Increasing the PGA value
reduces the input-referred noise, particularly useful when measuring low-level signals. Table 5 and Table 6
summarize noise performance of the ADS1146/7/8. The data are representative of typical noise performance at
T = +25°C. The data shown are the result of averaging the readings from multiple devices and were measured
with the inputs shorted together.
Table 5 lists the input-referred noise in units mVPP. In many of the settings, especially at lower data rates, the
inherent device noise is less than 1LSB. For these cases, the noise is rounded up to 1LSB. Table 6 lists the
corresponding data in units of ENOB (effective number of bits) where:
ENOB = ln(Full-Scale Range/Noise)/ln(2)
(1)
Table 5. Noise in mVPP
At VREF = 2.048V, AVDD = 5V, and AVSS = 0V
DATA RATE
(SPS)
2
4
31.25
(1)
31.25
(1)
15.63
(1)
15.63
(1)
62.50
20
62.50
(1)
40
62.50 (1)
31.25 (1)
15.63 (1)
7.81 (1)
3.91 (1)
1.95 (1)
(1)
(1)
(1)
(1)
(1)
(1)
15.63
7.81
(1)
7.81
(1)
7.81
(1)
7.81
3.91
(1)
3.91
(1)
3.91
(1)
32
(1)
31.25
15.63
(1)
16
62.50
10
31.25
(1)
8
(1)
5
(1)
PGA SETTING
1
3.91
1.95
(1)
1.95
(1)
1.95
(1)
1.95
64
128
0.98
(1)
0.49 (1)
0.98
(1)
0.49 (1)
0.98
(1)
0.55
0.98 (1)
0.75
80
62.50
1.09
0.98
160
62.50 (1)
31.25 (1)
15.63 (1)
7.81 (1)
3.91 (1)
1.95 (1)
1.88
1.57
320
62.50 (1)
35.30
17.52
8.86
4.35
3.03
2.44
2.34
640
93.06
45.20
18.73
12.97
6.51
4.20
3.69
3.50
1000
284.59
129.77
61.30
33.04
16.82
9.08
5.42
4.65
2000
273.39
130.68
67.13
36.16
19.22
9.87
6.93
6.48
Peak-to-peak noise rounded up to 1LSB.
Table 6. Effective Number of Bits From Peak-to-Peak Noise
At VREF = 2.048V, AVDD = 5V, and AVSS = 0V
PGA SETTING
DATA RATE
(SPS)
1
2
4
8
16
32
64
128
5
16
16
16
16
16
16
16
16
10
16
16
16
16
16
16
16
16
20
16
16
16
16
16
16
16
15.8
40
16
16
16
16
16
16
16
15.4
80
16
16
16
16
16
16
15.8
15.0
160
16
16
16
16
16
16
15.1
14.3
320
16
15.8
15.8
15.8
15.8
15.4
14.7
13.7
640
15.4
15.5
15.7
15.3
15.3
14.9
14.1
13.2
1000
13.8
13.9
14.0
13.9
13.9
13.8
13.5
12.7
2000
13.9
13.9
13.9
13.8
13.7
13.7
13.2
12.3
12
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
TYPICAL CHARACTERISTICS
At TA = +25°C, AVDD = 5V, VREF = 2.5V, and AVSS = 0V, unless otherwise noted.
ANALOG CURRENT
vs TEMPERATURE
800
DIGITAL CURRENT
vs TEMPERATURE
330
DVDD = 5V
2kSPS
700
310
Digital Current (mA)
Analog Current (mA)
2kSPS
600
320/640/1kSPS
500
40/80/160SPS
400
5/10/20SPS
300
200
290
320/640/1kSPS
270
250
230
40/80/160SPS
100
210
0
190
5/10/20SPS
-40
-20
0
20
40
60
80
100
120
-40
-20
0
20
Temperature (°C)
Figure 5.
60
80
100
120
Figure 6.
IDAC LINE REGULATION
IDAC DRIFT
0.004
1.002
1.5mA Setting, 10 Units
1.001
0.003
1.000
0.999
IEXC1 - IEXC2 (mA)
Normalized Output Current
40
Temperature (°C)
50mA
100mA
0.998
0.997
500mA
0.996
250mA
0.995
750mA
0.994
0.993
1mA
0.992
IDAC Current Settings
0.002
0.001
0
-0.001
-0.002
-0.003
1.5mA
0.991
-0.004
2.0
2.5
3.0
3.5
4.0
4.5
5.0
5.5
6.0
-40
-20
0
20
40
60
80
100
120
Temperature (°C)
AVDD (V)
Figure 7.
Figure 8.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
13
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
GENERAL DESCRIPTION
OVERVIEW
The ADS1147 and ADS1148 also include a flexible
input multiplexer with system monitoring capability
and general-purpose I/O settings, a very low-drift
voltage reference, and two matched current sources
for sensor excitation. Figure 9 and Figure 10 show
the various functions incorporated into each device.
The ADS1146, ADS1147 and ADS1148 are highly
integrated 24-bit data converters. Each device
includes a low-noise, high-impedance programmable
gain amplifier (PGA), a delta-sigma (ΔΣ) ADC with an
adjustable single-cycle settling digital filter, internal
oscillator, and a simple but flexible SPI-compatible
serial interface.
REFP
AVDD
REFN
DVDD
Burnout
Detect
ADS1146
VBIAS
SCLK
DIN
AIN0
AIN1
Input
Mux
3rd Order
DS
Modulator
PGA
Serial
Interface
and
Control
Adjustable
Digital
Filter
DRDY
DOUT/DRDY
CS
START
RESET
Internal Oscillator
Burnout
Detect
AVSS
DGND
CLK
Figure 9. ADS1146 Diagram
AVDD
REFP0/ REFN0/ ADS1148 Only
GPIO0 GPIO1 REFP1 REFN1
VREFOUT VREFCOM
Burnout
Detect
Voltage
Reference
VREF Mux
VBIAS
DVDD
ADS1147
ADS1148
GPIO
AIN0/IEXC
AIN1/IEXC
SCLK
System
Monitor
AIN2/IEXC/GPIO2
AIN3/IEXC/GPIO3
Input
Mux
AIN4/IEXC/GPIO4
AIN5/IEXC/GPIO5
PGA
DIN
3rd Order
DS
Modulator
Dual
Current
DACs
AIN6/IEXC/GPIO6
AIN7/IEXC/GPIO7
ADS1148 Only
Adjustable
Digital
Filter
Serial
Interface
and
Control
DRDY
DOUT/DRDY
CS
START
RESET
Internal Oscillator
Burnout
Detect
AVSS
IEXC1
IEXC2
DGND
CLK
ADS1148 Only
Figure 10. ADS1147, ADS1148 Diagram
14
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADC INPUT AND MULTIPLEXER
The ADS1146/7/8 ADC measures the input signal
through the onboard PGA. All analog inputs are
connected to the internal AINP or AINN analog inputs
through the analog multiplexer. A block diagram of
the analog input multiplexer is shown in Figure 11.
The input multiplexer connects to eight (ADS1148),
four (ADS1147), or two (ADS1146) analog inputs that
can be configured as single-ended inputs, differential
inputs, or in a combination of single-ended and
differential inputs. The multiplexer also allows the
on-chip excitation current and/or bias voltage to be
selected to a specific channel.
AVDD
Any analog input pin can be selected as the positive
input or negative input through the MUX0 register.
The ADS1146/7/8 have a true fully differential mode,
meaning that the input signal range can be from
–2.5V to +2.5V (when AVDD = 2.5V and AVSS =
–2.5V).
Through the input multiplexer, the ambient
temperature (internal temperature sensor), AVDD,
DVDD, and external reference can all be selected for
measurement. Refer to the System Monitor section
for details.
On the ADS1147 and ADS1148, the analog inputs
can also be configured as general-purpose
inputs/outputs (GPIOs). See the General-Purpose
Digital I/O section for more details.
AVDD
IDAC2
IDAC1
System Monitors
AVSS
VBIAS
AVDD
AVDD
AVDD
AIN0
AVSS
VBIAS
AVDD
Temperature
Diode
VREFP
VREFN
AIN1
ADS1147/8 Only
AVSS
AVDD
VREFP1/4
VBIAS
VREFN1/4
VREFP0/4
AIN2
AVSS
AVDD
VREFN0/4
VBIAS
AVDD/4
AIN3
AVSS/4
DVDD/4
ADS1148 Only
AVSS
DGND/4
VBIAS
AVDD
AIN4
AVDD
AVSS
Burnout Current Source
(0.5mA, 2mA, 10mA)
VBIAS
AVDD
AIN5
AINP
AVSS
AVDD
VBIAS
AVSS
AVDD
VBIAS
AINN
PGA
To
ADC
AIN6
AIN7
Burnout Current Source
(0.5mA, 2mA, 10mA)
AVSS
Figure 11. Analog Input Multiplexer Circuit
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
15
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ESD diodes protect the ADC inputs. To prevent these
diodes from turning on, make sure the voltages on
the input pins do not go below AVSS by more than
100mV, and do not exceed AVDD by more than
100mV, as shown in Equation 2. Note that the same
caution is true if the inputs are configured to be
GPIOs.
AVSS – 100mV < (AINX) < AVDD + 100mV
As with the analog inputs, REFP0 and REFN0 can be
configured as digital I/Os on the ADS1147 and
ADS1148.
ADS1148 Only
REFP1 REFN1
REFP0 REFN0
VREFOUT VREFCOM
(2)
Settling Time for Channel Multiplexing
The ADS1146/7/8 is a true single-cycle settling ΔΣ
converter. The first data available after the start of a
conversion are fully settled and valid for use. The
time required to settle is roughly equal to the inverse
of the data rate. The exact time depends on the
specific data rate and the operation that resulted in
the start of a conversion; see Table 15 for specific
values.
Reference Multiplexer
VREFP
Internal
Voltage
Reference
VREFN
ADC
Figure 12. Reference Input Multiplexer
VOLTAGE REFERENCE INPUT
The voltage reference for the ADS1146/7/8 is the
differential voltage between REFP and REFN:
VREF = VREFP – VREFN
In the case of the ADS1146, these pins are dedicated
inputs. For the ADS1147 and ADS1148, there is a
multiplexer that selects the reference inputs, as
shown in Figure 12. The reference input uses a buffer
to increase the input impedance.
16
Submit Documentation Feedback
The reference input circuit has ESD diodes to protect
the inputs. To prevent the diodes from turning on,
make sure the voltage on the reference input pin is
not less than AVSS – 100mV, and does not exceed
AVDD + 100mV, as shown in Equation 3:
AVSS – 100mV < (VREFP or VREFN) < AVDD + 100mV
(3)
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
(
LOW-NOISE PGA
AVSS + 0.1V +
The ADS1146/7/8 feature a low-drift, low-noise, high
input impedance programmable gain amplifier (PGA).
The PGA can be set to gain of 1, 2, 4, 8, 16, 32, 64,
or 128 by register SYS0. A simplified diagram of the
PGA is shown in Figure 13.
454W
AINP
7.5pF
A1
(
)
(4)
MODULATOR
A third-order modulator is used in the ADS1146/7/8.
The modulator converts the analog input voltage into
a pulse code modulated (PCM) data stream. To save
power, the modulator clock runs from 32kHz up to
512kHz for different data rates, as shown in Table 7.
DIGITAL FILTER
R
7.5pF
C
R
ADC
7.5pF
The ADS1146/7/8 use linear-phase finite impulse
response (FIR) digital filters that can be adjusted for
different output data rates. The digital filter always
settles in a single cycle.
Table 8 shows the exact data rates when an external
oscillator equal to 4.096MHz is used. Also shown is
the signal –3dB bandwidth, and the 50Hz and 60Hz
attenuation. For good 50Hz or 60Hz rejection, use a
data rate of 20SPS or slower.
A2
454W
)
(VIN)(Gain)
(V )(Gain)
£ VCMI £ AVDD - 0.1V - IN
2
2
AINN
7.5pF
Figure 13. Simplified Diagram of the PGA
The PGA consists of two chopper-stabilized
amplifiers (A1 and A2) and a resistor feedback
network that sets the gain of the PGA. The PGA input
is equipped with an electromagnetic interference
(EMI) filter, as shown in Figure 13. Note that as with
any PGA, it is necessary to ensure that the input
voltage stays within the specified common-mode
input range specified in the Electrical Characteristics.
The common-mode input (VCMI) must be within the
range shown in Equation 4:
The frequency responses of the digital filter are
shown in Figure 14 to Figure 24. Figure 17 shows a
detailed view of the filter frequency response from
48Hz to 62Hz for a 20SPS data rate. All filter plots
are generated with 4.096MHz external clock.
Table 7. Modulator Clock Frequency for Different
Data Rates
DATA RATE
(SPS)
fMOD
(kHz)
5, 10, 20
32
40, 80, 160
128
320, 640, 1000
256
2000
512
Table 8. Digital Filter Specifications (1)
ATTENUATION
(1)
DATA RATE
–3dB BANDWIDTH
fIN = 50Hz ±0.3Hz
fIN = 60Hz ±0.3Hz
fIN = 50Hz ±1Hz
fIN = 60Hz ±1Hz
5SPS
2.26Hz
–106dB
–74dB
–81dB
–69dB
10SPS
4.76Hz
–106dB
–74dB
–80dB
–69dB
20SPS
14.8Hz
–71dB
–74dB
–66dB
–68dB
40SPS
9.03Hz
80SPS
19.8Hz
160SPS
118Hz
320SPS
154Hz
640SPS
495Hz
1000SPS
732Hz
2000SPS
1465Hz
Values shown for fOSC = 4.096MHz.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
17
ADS1146
ADS1147
ADS1148
www.ti.com
0
-60
-20
-70
Magnitude (dB)
Magnitude (dB)
SBAS453C – JULY 2009 – REVISED APRIL 2010
-40
-60
-80
-80
-90
-100
-110
-100
-120
-120
0
20
40
60
80
48
100 120 140 160 180 200
50
Figure 14. Filter Profile with Data Rate = 5SPS
52
54
56
58
60
62
Frequency (Hz)
Frequency (Hz)
Figure 17. Detailed View of Filter Profile with Data
Rate = 20SPS between 48Hz and 62Hz
0
0
-20
Magnitude (dB)
Magnitude (dB)
-20
-40
-60
-80
-40
-60
-80
-100
-100
-120
0
20
40
60
80
100 120 140 160 180 200
-120
0
Frequency (Hz)
200
400 600 800 1000 1200 1400 1600 1800 2000
Frequency (Hz)
Figure 15. Filter Profile with Data Rate = 10SPS
Figure 18. Filter Profile with Data Rate = 40SPS
0
0
-20
Magnitude (dB)
Magnitude (dB)
-20
-40
-60
-80
-40
-60
-80
-100
-100
-120
0
20
40
60
80
100 120 140 160 180 200
Frequency (Hz)
-120
0
200
400 600 800 1000 1200 1400 1600 1800 2000
Frequency (Hz)
Figure 16. Filter Profile with Data Rate = 20SPS
Figure 19. Filter Profile with Data Rate = 80SPS
18
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
0
0
-20
-20
Magnitude (dB)
Magnitude (dB)
www.ti.com
-40
-60
-80
-100
-40
-60
-80
-100
-120
-120
0
200
400 600 800 1000 1200 1400 1600 1800 2000
0
1
2
3
Frequency (Hz)
0
0
-20
-20
-40
-60
-80
-100
6
7
8
9
10
-40
-60
-80
-100
-120
-120
0
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
0
2
4
Frequency (Hz)
Figure 21. Filter Profile with Data Rate = 320SPS
6
8
10
12
14
16
18
20
Frequency (kHz)
Figure 24. Filter Profile with Data Rate = 2kSPS
CLOCK SOURCE
0
The ADS1146/7/8 can use either the internal
oscillator or an external clock. Connect the CLK pin to
DGND before power-on or reset to activate the
internal oscillator. Connecting an external clock to the
CLK pin at any time deactivates the internal oscillator,
with the device then operating on the external clock.
After the device switches to the external clock, it
cannot be switched back to the internal oscillator
without cycling the power supplies or resetting the
device.
-20
Magnitude (dB)
5
Figure 23. Filter Profile with Data Rate = 1kSPS
Magnitude (dB)
Magnitude (dB)
Figure 20. Filter Profile with Data Rate = 160SPS
4
Frequency (kHz)
-40
-60
-80
-100
-120
0
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
Frequency (Hz)
Figure 22. Filter Profile with Data Rate = 640SPS
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
19
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
INTERNAL VOLTAGE REFERENCE
EXCITATION CURRENT SOURCE DACS
The ADS1147 and ADS1148 include an onboard
voltage reference with a low temperature coefficient.
The output of the voltage reference is 2.048V with the
capability of both sourcing and sinking up to 10mA of
current.
The ADS1147 and ADS1148 provide two matched
excitation current sources for RTD applications. For
three- or four-wire RTD applications, the matched
current sources can be used to cancel the errors
caused by sensor lead resistance. The output current
of the current source DACs can be programmed to
50mA, 100mA, 250mA, 500mA, 750mA, 1000mA, or
1500mA.
The voltage reference must have a capacitor
connected between VREFOUT and VREFCOM. The
value of the capacitance should be in the range of
1mF to 47mF. Large values provide more filtering of
the reference; however, the turn-on time increases
with capacitance, as shown in Table 9. For stability
reasons, VREFCOM must have a path with an
impedance less than 10Ω to ac ground nodes, such
as AVSS (for a 0V to 5V analog power supply), or
GND (for a ±2.5V analog power supply). In case this
impedance is higher than 10Ω, a capacitor of at least
0.1mF should be connected between VREFCOM and
an ac ground node (for example, GND). Note that
because it takes time for the voltage reference to
settle to the final voltage, care must be taken when
the device is turned off between conversions. Allow
adequate time for the internal reference to fully settle.
Table 9. Internal Reference Settling Time
VREFOUT
CAPACITOR
1mF
4.7mF
47mF
SETTLING
ERROR
TIME TO REACH THE
SETTLING ERROR
±0.5%
70ms
±0.1%
110ms
±0.5%
290ms
±0.1%
375ms
±0.5%
2.2ms
±0.1%
2.4ms
The onboard reference is controlled by the registers;
by default, it is off after startup (see the ADS1147/48
Detailed Register Definitions section for more details).
Therefore, the internal reference must first be turned
on and then connected via the internal reference
multiplexer. Because the onboard reference is used
to generate the current reference for the excitation
current sources, it must be turned on before the
excitation currents become available.
The two matched current sources can be connected
to dedicated current output pins IOUT1 and IOUT2
(ADS1148 only), or to any AIN pin (ADS1147 and
ADS1148); refer to the ADS1147/48 Detailed
Register Definitions section for more information. It is
possible to connect both current sources to the same
pin. Note that the internal reference must be turned
on and properly compensated when using the
excitation current source DACs.
SENSOR DETECTION
The ADS1146/7/8 provide a selectable current
(0.5mA, 2mA, or 10mA) to help detect a possible
sensor malfunction.
When enabled, two burnout current sources flow
through the selected pair of analog inputs to the
sensor. One sources the current to the positive input
channel, and the other sinks the same current from
the negative input channel.
When the burnout current sources are enabled, a
full-scale reading may indicate an open circuit in the
front-end sensor, or that the sensor is overloaded. It
may also indicate that the reference voltage is
absent. A near zero reading may indicate a
short-circuit in the sensor.
BIAS VOLTAGE GENERATION
A selectable bias voltage is provided for use with
ungrounded thermocouples. The bias voltage is
(AVDD + AVSS)/2 and can applied to any analog
input channel through internal input multiplexer. The
bias voltage turn-on times for different sensor
capacitances are listed in Table 10.
Table 10. Bias Voltage Settling Time
20
Submit Documentation Feedback
SENSOR CAPACITANCE
SETTLING TIME
0.1mF
220ms
1mF
2.2ms
10mF
22ms
200mF
450ms
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
GENERAL-PURPOSE DIGITAL I/O
Power-Supply Monitor
The ADS1148 has eight pins and the ADS1147 has
four pins that serve a dual purpose as either analog
inputs or general-purpose digital inputs/outputs
(GPIOs).
The system monitor can measure the analog or
digital power supply. When measuring the power
supply, the resulting conversion is approximately 1/4
of the actual power supply voltage.
Figure 25 shows a diagram of how these functions
are combined onto a single pin. Note that when the
pin is configured as a GPIO, the corresponding logic
is powered from AVDD and AVSS. When the
ADS1147 and ADS1148 are operated with bipolar
analog supplies, the GPIO outputs bipolar voltages.
Care must be taken loading the GPIO pins when
used as outputs because large currents can cause
droop or noise on the analog supplies.
Conversion result = (VSP/4)/VREF
IOCFG
IODIR
DIO WRITE
REFx0/GPIOx
AINx/GPIOx
To Analog Mux
DIO READ
Figure 25. Analog/Data Interface Pin
SYSTEM MONITOR
The ADS1147 and ADS1148 provide a system
monitor function. This function can measure the
analog power supply, digital power supply, external
voltage reference, or ambient temperature. Note that
the system monitor function provides a coarse result.
When the system monitor is enabled, the analog
inputs are disconnected.
(5)
Where VSP is the selected supply to be measured.
External Voltage Reference Monitor
The ADS1146/7/8 can be selected to measure the
external voltage reference. In this configuration, the
monitored external voltage reference is connected to
the analog input. The result (conversion code) is
approximately 1/4 of the actual reference voltage.
Conversion result = (VREX/4)/VREF
Where VREX
monitored.
is
the
external
(6)
reference
to
be
NOTE: The internal reference voltage must be
enabled when measuring an external voltage
reference using the system monitor.
Ambient Temperature Monitor
On-chip
diodes
provide
temperature-sensing
capability. When selecting the temperature monitor
function, the anodes of two diodes are connected to
the ADC. Typically, the difference in diode voltage is
118mV at +25°C with a temperature coefficient of
405mV/°C.
Note that when the onboard temperature monitor is
selected, the PGA is automatically set to '1'.
However, the PGA register bits in are not affected
and the PGA returns to its set value when the
temperature monitor is turned off.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
21
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
CALIBRATION
The conversion data are scaled by offset and gain
registers before yielding the final output code. As
shown in Figure 26, the output of the digital filter is
first subtracted by the offset register (OFC) and then
multiplied by the full-scale register (FSC). A digital
clipping circuit ensures the output code does not
exceed 16 bits. Equation 7 shows the scaling.
+
S
´
OFC
Register
FSC Register
400000h
ADC
-
Output Data
Clipped to 16 Bits
Final
Output
Figure 26. Calibration Block Diagram
Final Output Data = (Input - OFC[2:1]) ´
FSC[2:0]
400000h
(7)
The values of the offset and full-scale registers are
set by writing to them directly, or they are set
automatically by calibration commands.
Offset Calibration Register: OFC[2:0]
The offset calibration is a 24-bit word, composed of
three 8-bit registers. The upper 16 bits, OFC[2:1], are
the most important for calibration and can correct
offsets ranging from –FS to +FS, as shown in
Table 11. The lower eight bits, OFC[0], provide
sub-LSB correction and are used by the ADS1146/7/8
calibration commands. If an ADS1146/7/8 calibration
command is issued and the offset register is then
read for storage and re-use later, it is recommended
that all 24 bits of the OFC be used. When the
calibration commands are not used and the offset is
corrected by writing a user-calculated value to the
OFC register, it is recommended that only that only
OFC[2:1] be used and that OFC[0] be left as all
zeros.
Table 11. Final Output Code versus Offset
Calibration Register Setting
OFFSET REGISTER
FINAL OUTPUT CODE WITH
VIN = 0
7FFFFFh
8000000h
000001h
FFFFFFh
000000h
000000h
FFFFFFh
000000h
8000000h
7FFFFFh
1. Excludes effects of noise and inherent offset
errors.
22
Submit Documentation Feedback
Note that while the offset calibration register value
can correct offsets ranging from –FS to +FS (as
shown in Table 11), make sure to avoid overloading
the analog inputs.
Full-Scale Calibration Register: FSC[2:0]
The full-scale or gain calibration is a 24-bit word
composed of three 8-bit registers. The full-scale
calibration value is 24-bit, straight binary, normalized
to 1.0 at code 400000h. Table 12 summarizes the
scaling of the full-scale register. Note that while the
full-scale calibration register can correct gain errors
> 1 (with gain scaling < 1), make sure to avoid
overloading the analog inputs. The default or reset
value of FSC depends on the PGA setting. A different
factory-trimmed FSC Reset value is stored for each
PGA setting which provides outstanding gain
accuracy over all the ADS1146/7/8 input ranges.
Note: The factory-trimmed FSC reset value loads
automatically loaded whenever the PGA setting
changes.
Table 12. Gain Correction Factor versus
Full-Scale Calibration Register Setting
FULL-SCALE REGISTER
GAIN SCALING
800000h
2.0
400000h
1.0
200000h
0.5
000000h
0
Calibration Commands
The ADS1146/7/8 provide commands for three types
of calibration: system gain calibration, system offset
calibration and self offset calibration. Where absolute
accuracy is needed, it is recommended that
calibration be performed after power on, a change in
temperature, a change of PGA and in some cases a
change in channel. At the completion of calibration,
the DRDY signal goes low indicating the calibration is
finished. The first data after calibration are always
valid. If the START pin is taken low or a SLEEP
command is issued after any calibration command,
the devices goes to sleep after completing calibration.
System Gain Calibration
System gain calibration corrects for gain error in the
signal path. The system gain calibration is initiated by
sending the SYSGCAL command while applying a
full-scale input to the selected analog inputs.
Afterwards the full-scale calibration register (FSC) is
updated. When a system gain calibration command is
issued, the ADS1146/7/8 stop the current conversion
and start the calibration procedure immediately.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
System Offset and Self Offset Calibration
ADC SLEEP MODE
System offset calibration corrects both internal and
external offset errors. The system offset calibration is
initiated by sending the SYSOCAL command while
applying a zero differential input (VIN = 0) to the
selected analog inputs. The self offset calibration is
initiated by sending the SELFOCAL command.
During self offset calibration, the selected inputs are
disconnected from the internal circuitry and a zero
differential signal is applied internally. With both offset
calibrations the offset calibration register (OFC) is
updated afterwards. When either offset calibration
command is issued, the ADS1146/7/8 stop the
current conversion and start the calibration procedure
immediately.
Power consumption can be dramatically reduced by
placing the ADS1146/7/8 into sleep mode. There are
two ways to put the device into sleep mode: the sleep
command (SLEEP) and through the START pin.
Calibration Timing
When calibration is initiated, the device performs 16
consecutive data conversions and averages the
results to calculate the calibration value. This
provides a more accurate calibration value. The time
required for calibration is shown in Table 13 and can
be calculated using Equation 8:
50
32
16
+
+
Calibration Time =
fOSC
fMOD
fDATA
(8)
Table 13. Calibration Time versus Data Rate
DATA RATE (SPS)
CALIBRATION TIME (ms)
5
3201.01
10
1601.01
20
801.012
40
400.26
80
200.26
160
100.14
320
50.14
640
25.14
1000
16.14
2000
8.07
During sleep mode, the internal reference status
depends on the setting of the VREFCON bits in the
MUX1 register; see the Register Descriptions section
for details.
ADC CONTROL
ADC Conversion Control
The START pin provides easy and precise control of
conversions. Pulse the START pin high to begin a
conversion, as shown in Figure 27 and Table 14. The
conversion completion is indicated by the
DOUT/DRDY pin going low. When the conversion
completes, the ADS1146/7/8 automatically shuts
down to save power. During shutdown, the
conversion result can be retrieved; however, START
must be taken high before communicating with the
configuration registers. The device stays shut down
until the START pin is once again taken high to begin
a new conversion. When the START pin is taken
back high again, the decimation filter is held in a
reset state for 32 modulator clock cycles internally to
allow the analog circuits to settle.
The ADS1146/7/8 can be configured to convert
continuously by holding the START pin high, as
shown in Figure 28. With the START pin held high,
the ADC converts the selected input channels
continuously. This configuration continues until the
START pin is taken low.
The START pin can also be used to perform the
synchronized measurement for the multi-channel
applications by pulsing the START pin.
1. For fOSC = 4.096MHz.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
23
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
tSTART
START
tCONV
DOUT/DRDY
1
2
3
16
SCLK
DRDY
ADS1146/7/8
Status
Shutdown
Converting
Figure 27. Timing for Single Conversion Using START Pin
Table 14. START Pin Conversion Times for Figure 27
SYMBOL
tCONV
DESCRIPTION
DATA RATE (SPS)
VALUE
UNIT
5
200.295
ms
10
100.644
ms
20
50.825
ms
40
25.169
ms
80
12.716
ms
160
6.489
ms
320
3.247
ms
640
1.692
ms
1000
1.138
ms
2000
0.575
ms
Time from START pulse to DRDY and
DOUT/DRDY going low
START
Data Ready
Data Ready
Data Ready
DOUT/DRDY
ADS1146/7/8
Status
Converting
Converting
Converting
Converting
NOTE: SCLK held low in this example.
Figure 28. Timing for Conversion with START Pin High
24
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
RESET
When the RESET pin goes low, the device is
immediately reset. All the registers are restored to
default values. The device stays in reset mode as
long as the RESET pin stays low. When it goes high,
the ADC comes out of reset mode and is able to
convert data. After the RESET pin goes high, and
when the system clock frequency is 4.096MHz, the
digital filter and the registers are held in a reset state
for 0.6ms when fOSC = 4.096MHz. Therefore, valid
SPI communication can only be resumed 0.6ms after
the RESET pin goes high, as shown in Figure 4.
When the RESET pin goes low, the clock selection is
reset to the internal oscillator.
Digital Filter Reset Operation
Apart from the RESET command and the RESET pin,
the digital filter is reset automatically when either a
write operation to the MUX0, VBIAS, MUX1, or SYS0
registers is performed, when a SYNC command is
issued, or the START pin is taken high.
The filter is reset two system clocks after the last bit
of the SYNC command is sent. The reset pulse
created internally lasts for two multiplier clock cycles.
If any write operation takes place in the MUX0
register, the filter is reset regardless of whether the
value changed or not. Internally, the filter pulse lasts
for two system clock periods. If any write activity
takes place in the VBIAS, MUX1, or SYS0 registers,
the filter is reset as well, regardless of whether the
value changed or not. The reset pulse lasts for 32
modulator clocks after the write operation. If there are
multiple write operations, the resulting reset pulse
may be viewed as the ANDed result of the different
active low pulses created individually by each action.
Table 15 shows the conversion time after a filter
reset. Note that this time depends on the operation
initiating the reset. Also, the first conversion after a
filter reset has a slightly different time than the
second and subsequent conversions.
Table 15. Data Conversion Time
FIRST DATA CONVERSION TIME AFTER FILTER RESET
SYNC COMMAND, MUX0
REGISTER WRITE
NOMINAL
DATA RATE
(SPS)
(1)
EXACT DATA
RATE
(SPS)
(ms) (1)
NO. OF
SYSTEM
CLOCK
CYCLES
HARDWARE RESET, RESET
COMMAND, START PIN HIGH,
WAKEUP COMMAND, VBIAS,
MUX1, or SYS0 REGISTER
WRITE
SECOND AND SUBSEQUENT
CONVERSION TIME AFTER
FILTER RESET
(ms) (1)
NO. OF
SYSTEM
CLOCK
CYCLES
(ms)
NO. OF
SYSTEM
CLOCK
CYCLES
5
5.019
199.264
816188
200.266
820290
199.250
816128
10
10.038
99.639
408124
100.641
412226
99.625
408064
20
20.075
49.827
204092
50.828
208194
49.812
204032
40
40.151
24.920
102076
25.172
103106
24.906
102016
80
80.301
12.467
51068
12.719
52098
12.453
51008
160
160.602
6.241
25564
6.492
26594
6.226
25504
320
321.608
3.124
12796
3.250
13314
3.109
12736
640
643.216
1.569
6428
1.695
6946
1.554
6368
1000
1000.000
1.014
4156
1.141
4674
1.000
4096
2000
2000.000
0.514
2108
0.578
2370
0.500
2048
For fOSC = 4.096MHz.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
25
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
Data Format
The ADS1146/7/8 output 16 bits of data in binary
twos complement format. The least significant bit
(LSB) has a weight of (VREF/PGA)/(215 – 1). The
positive full-scale input produces an output code of
7FFFh and the negative full-scale input produces an
output code of 8000h. The output clips at these codes
for signals exceeding full-scale. Table 16 summarizes
the ideal output codes for different input signals.
Table 16. Ideal Output Code vs Input Signal
INPUT SIGNAL, VIN
(AINP – AINN)
IDEAL OUTPUT CODE
≥ +VREF/PGA
7FFFh
(+VREF/PGA)/(215 – 1)
0001h
0
0000h
(–VREF/PGA)/(215 – 1)
FFFFh
≤ –(VREF/PGA) × (215/215 – 1)
8000h
1. Excludes effects of noise, linearity, offset, and
gain errors.
Digital Interface
The ADS1146/7/8 provide a standard SPI serial
communication interface plus a data ready signal
(DRDY). Communication is full-duplex with the
exception of a few limitations in regards to the RREG
command and the RDATA command. These
limitations are explained in detail in the SPI
Commands section of this data sheet. For the basic
serial interface timing characteristics, see Figure 1
and Figure 2 of this document.
CS
This pin is the chip select pin (active low). The CS pin
activates SPI communication. CS must be low before
data transactions and must stay low for the entire SPI
communication period. When CS is high, the
DOUT/DRDY pin enters a high-impedance state.
Therefore, reading and writing to the serial interface
are ignored and the serial interface is reset. DRDY
pin operation is independent of CS.
26
Submit Documentation Feedback
Taking CS high deactivates only the SPI
communication with the device. Data conversion
continues and the DRDY signal can be monitored to
check if a new conversion result is ready. A master
device monitoring the DRDY signal can select the
appropriate slave device by pulling the CS pin low.
SCLK
This signal is the serial clock signal. SCLK provides
the clock for serial communication. It is a
Schmitt-trigger input, but it is highly recommended
that SCLK be kept as clean as possible to prevent
glitches from inadvertently shifting the data. Data are
shifted into DIN on the falling edge of SCLK and
shifted out of DOUT on the rising edge of SCLK.
DIN
This pin is the data input pin. DIN is used along with
SCLK to send data to the device. Data on DIN are
shifted into the device on the falling edge of SCLK.
The communication of this device is full-duplex in
nature. The device monitors commands shifted in
even when data are being shifted out. Data that are
present in the output shift register are shifted out
when sending in a command. Therefore, it is
important to make sure that whatever is being sent on
the DIN pin is valid when shifting out data. When no
command is to be sent to the device when reading
out data, the NOP command should be sent on DIN.
DRDY
This pin is the data ready pin. The DRDY pin goes
low to indicate a new conversion is complete, and the
conversion result is stored in the conversion result
buffer. The SPI clock must be low in a short time
frame around the DRDY low transition (see Figure 2)
so that the conversion result is loaded into both the
result buffer and the output shift register. Therefore,
no commands should be issued during this time
frame if the conversion result is to be read out later.
This constraint applies only when CS is asserted.
When CS is not asserted, SPI communication with
other devices on the SPI bus does not affect loading
of the conversion result. After the DRDY pin goes
low, it is forced high on the first falling edge of SCLK
(so that the DRDY pin can be polled for '0' instead of
waiting for a falling edge). If the DRDY pin is not
taken high after it falls low, a short high pulse is
created on it to indicate the next data are ready.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
DOUT/DRDY
This pin has two modes: data out (DOUT) only, or
data out (DOUT) combined with data ready (DRDY).
The DRDY MODE bit determines the function of this
pin. In either mode, the DOUT/DRDY pin goes to a
high-impedance state when CS is taken high.
DOUT/DRDY goes low, the data can be clocked out
by providing 16 SCLKs. In order to force
DOUT/DRDY high (so that DOUT/DRDY can be
polled for a '0' instead of waiting for a falling edge), a
no operation command (NOP) or any other command
that does not load the data output register can be
sent after reading out the data. Because SCLKs can
only be sent in multiples of eight, a NOP can be sent
to force DOUT/DRDY high if no other command is
pending. The DOUT/DRDY pin goes high after the
first rising edge of SCLK after reading the conversion
result completely (see Figure 31). The same condition
also applies after an RREG command. After all the
register bits have been read out, the rising edge of
SCLK forces DOUT/DRDY high. Figure 32 illustrates
an example where sending four NOP commands after
an RREG command forces the DOUT/DRDY pin
high.
When the DRDY MODE bit is set to '0', this pin
functions as DOUT only. Data are clocked out at
rising edge of SCLK, MSB first (see Figure 29).
When the DRDY MODE bit is set to '1', this pin
functions as both DOUT and DRDY. Data are shifted
out from this pin, MSB first, at the rising edge of
SCLK. This combined pin allows for the same control
but with fewer pins.
When the DRDY MODE bit is enabled and a new
conversion is complete, DOUT/DRDY goes low if it is
high. If it is already low, then DOUT/DRDY goes high
and then goes low (see Figure 30). Similar to the
DRDY pin, a falling edge on the DOUT/DRDY pin
signals that a new conversion result is ready. After
1
SCLK
DOUT/DRDY(1)
2
D[15]
3
D[14]
14
D[13]
D[2]
15
D[1]
16
1
2
8
D[0]
DRDY
(1) CS tied low.
Figure 29. Data Retrieval with the DRDY MODE Bit = 0 (Disabled)
SCLK
DOUT/DRDY(1)
DIN
1
2
3
14
D[15]
D[14]
D[13]
D[2]
15
D[1]
16
D[0]
1
2
D[15]
D[14]
NOP
16
D[0]
NOP
DRDY
(1) CS tied low.
Figure 30. Data Retrieval with the DRDY MODE Bit = 1 (Enabled)
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
27
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
SCLK
DOUT/DRDY(1)
DIN
www.ti.com
1
2
3
14
D[15]
D[14]
D[13]
D[2]
15
D[1]
16
1
2
8
D[0]
NOP
1
2
D[15]
D[14]
NOP
16
D[0]
NOP
DRDY
(1) DRDY MODE bit enabled, CS tied low.
Figure 31. DOUT/DRDY Forced High After Retrieving the Conversion Result
1
2
7
8
1
2
7
8
SCLK
DOUT/DRDY(1)
reg[7]
DIN
reg[1] reg[0]
NOP
NOP
(1) DRDY MODE bit enabled, CS tied low.
Figure 32. DOUT/DRDY Forced High After Reading Register Data
The DRDY MODE bit modifies only the DOUT/DRDY
pin functionality. The DRDY pin functionality remains
unaffected.
SPI Reset
SPI communication can be reset in several ways. In
order to reset the SPI interface (without resetting the
registers or the digital filter), the CS pin can be pulled
high. Taking the RESET pin low causes the SPI
interface to be reset along with all the other digital
functions. In this case, the registers and the
conversion are reset.
28
Submit Documentation Feedback
SPI Communication During Sleep Mode
When the START pin is low or the device is in sleep
mode, only the RDATA, RDATAC, SDATAC,
WAKEUP, and NOP commands can be issued. The
RDATA command can be used to repeatedly read the
last conversion result during sleep mode. Other
commands do not function because the internal clock
is shut down to save power during sleep mode.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
REGISTER DESCRIPTIONS
ADS1146 REGISTER MAP
Table 17. ADS1146 Register Map
ADDRESS
REGISTER
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
00h
BCS
BCS1
BCS0
0
0
0
0
0
1
01h
VBIAS
0
0
0
0
0
0
VBIAS1
VBIAS0
02h
MUX1
CLKSTAT
0
0
0
0
MUXCAL2
MUXCAL1
MUXCAL0
03h
SYS0
0
PGA2
PGA1
PGA0
DR3
DR2
DR1
DR0
04h
OFC0
OFC7
OFC6
OFC5
OFC4
OFC3
OFC2
OFC1
OFC0
05h
OFC1
OFC15
OFC14
OFC13
OFC12
OFC11
OFC10
OFC9
OFC8
06h
OFC2
OFC23
OFC22
OFC21
OFC20
OFC19
OFC18
OFC17
OFC16
07h
FSC0
FSC7
FSC6
FSC5
FSC4
FSC3
FSC2
FSC1
FSC0
08h
FSC1
FSC15
FSC14
FSC13
FSC12
FSC11
FSC10
FSC9
FSC8
09h
FSC2
FSC23
FSC22
FSC21
FSC20
FSC19
FSC18
FSC17
FSC16
ID0
DRDY
MODE
0
0
0
0Ah
ID
ID3
ID2
ID1
BIT 0
ADS1146 DETAILED REGISTER DEFINITIONS
BCS—Burnout Current Source Register. These bits control the settling of the sensor burnout detect current
source.
BCS - ADDRESS 00h
RESET VALUE = 01h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
BCS1
BCS0
0
0
0
0
0
1
Bits[7:6]
BCS[1:0]
These bits select the magnitude of the sensor burnout detect current source.
00 = Burnout current source off (default)
01 = Burnout current source on, 0.5mA
10 = Burnout current source on, 2mA
11 = Burnout current source on, 10mA
Bits[5:0]
These bits must always be set to '000001'.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
29
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ADS1146 DETAILED REGISTER DEFINITIONS (continued)
VBIAS—Bias Voltage Register. This register enables a bias voltage on the analog inputs.
VBIAS - ADDRESS 01h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
0
0
0
0
0
0
VBIAS1
VBIAS0
Bits[7:2]
These bits must always be set to '000000'.
Bits[1:0]
VBIAS[1:0]
These bits apply a bias voltage of midsupply (AVDD + AVSS)/2 to the selected analog input. Bit 0
is for AIN0, and bit 1 is for AIN1.
0 = Bias voltage not enabled (default)
1 = Bias voltage is applied to the analog input
MUX—Multiplexer Control Register.
MUX - ADDRESS 02h
RESET VALUE = x0h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
CLKSTAT
0
0
0
0
MUXCAL2
MUXCAL1
MUXCAL0
Bit 7
CLKSTAT
This bit is read-only and indicates whether the internal or external oscillator is being used.
0 = Internal oscillator in use
1 = External oscillator in use
Bits[6:3]
These bits must always be set to '0000'.
Bits[2:0]
MUXCAL[2:0]
These bits are used to select a system monitor. The MUXCAL selection supercedes selections
from the VBIAS register.
000 = Normal operation (default)
001 = Offset calibration. The analog inputs are disconnected and AINP and AINN are internally
connected to midsupply (AVDD + AVSS)/2.
010 = Gain calibration. The analog inputs are connected to the voltage reference.
011 = Temperature measurement. The inputs are connected to a diode circuit that produces a
voltage proportional to the ambient temperature of the device.
Table 18 lists the ADC input connection and PGA settings for each MUXCAL setting. The PGA setting reverts to
the original SYS0 register setting when MUXCAL is taken back to normal operation or offset measurement.
Table 18. MUXCAL Settings
30
MUXCAL[2:0]
PGA GAIN SETTING
ADC INPUT
000
Set by SYS0 register
Normal operation
001
Set by SYS0 register
Offset calibration: inputs shorted to midsupply (AVDD + AVSS)/2
010
Forced to 1
Gain calibration: VREFP – VREFN (full-scale)
011
Forced to 1
Temperature measurement diode
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADS1146 DETAILED REGISTER DEFINITIONS (continued)
SYS0—System Control Register 0.
SYS0 - ADDRESS 03h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
0
PGA2
PGA1
PGA0
DOR3
DOR2
DOR1
DOR0
Bit 7
These bits must always be set to '0'.
Bits[6:4]
PGA[2:0]
These bits determine the gain of the PGA.
000 = 1 (default)
001 = 2
010 = 4
011 = 8
100 = 16
101 = 32
110 = 64
111 = 128
Bits[3:0]
DOR[3:0]
These bits select the output data rate of the ADC. Bits with a value higher than 1001 select the
highest data rate of 2000SPS.
0000 = 5SPS (default)
0001 = 10SPS
0010 = 20SPS
0011 = 40SPS
0100 = 80SPS
0101 = 160SPS
0110 = 320SPS
0111 = 640SPS
1000 = 1000SPS
1001 to 1111 = 2000SPS
OFC[23:0]
These bits make up the offset calibration coefficient register of the ADS1148.
OFC0—Offset Calibration Coefficient Register 0
OFC0 - ADDRESS 04h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
OFC7
OFC6
OFC5
OFC4
OFC3
OFC2
OFC1
OFC0
OFC1—Offset Calibration Coefficient Register 1
OFC1 - ADDRESS 05h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
OFC15
OFC14
OFC13
OFC12
OFC11
OFC10
OFC9
OFC8
OFC2—Offset Calibration Coefficient Register 2
OFC2 - ADDRESS 06h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
OFC23
OFC22
OFC21
OFC20
OFC19
OFC18
OFC17
OFC16
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
31
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ADS1146 DETAILED REGISTER DEFINITIONS (continued)
FSC[23:0]
These bits make up the full-scale calibration coefficient register.
FSC0—Full-Scale Calibration Coefficient Register 0
RESET VALUE IS PGA DEPENDENT (1)
FSC0 - ADDRESS 07h
(1)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
FSC7
FSC6
FSC5
FSC4
FSC3
FSC2
FSC1
FSC0
The reset value for FSC is factory-trimmed for each PGA setting. Note that the factory-trimmed FSC reset value is automatically loaded
whenever the PGA setting is changed.
FSC1—Full-Scale Calibration Coefficient Register 1
RESET VALUE IS PGA DEPENDENT (1)
FSC1 - ADDRESS 08h
(1)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
FSC15
FSC14
FSC13
FSC12
FSC11
FSC10
FSC9
FSC8
The reset value for FSC is factory-trimmed for each PGA setting. Note that the factory-trimmed FSC reset value is automatically loaded
whenever the PGA setting is changed.
FSC2—Full-Scale Calibration Coefficient Register 2
RESET VALUE IS PGA DEPENDENT (1)
FSC2 - ADDRESS 09h
(1)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
FSC23
FSC22
FSC21
FSC20
FSC19
FSC18
FSC17
FSC16
The reset value for FSC is factory-trimmed for each PGA setting. Note that the factory-trimmed FSC reset value is automatically loaded
whenever the PGA setting is changed.
ID—ID Register
IDAC0 - ADDRESS 0Ah
RESET VALUE = x0h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ID3
ID2
ID1
ID0
DRDY MODE
0
0
0
Bits 7:4
ID3:0
Read-only, factory-programmed bits; used for revision identification.
Bit 3
DRDY MODE
This bit sets the DOUT/DRDY pin functionality. In either setting of the DRDY MODE bit, the DRDY
pin continues to indicate data ready, active low.
0 = DOUT/DRDY pin functions only as Data Out (default)
1 = DOUT/DRDY pin functions both as Data Out and Data Ready, active low
Bits 2:0
These bits must always be set to '000'.
32
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADS1147 AND ADS1148 REGISTER MAP
Table 19. ADS1147 and ADS1148 Register Map
ADDRESS
REGISTER
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
00h
MUX0
BCS1
BCS0
MUX_SP2
MUX_SP1
MUX_SP0
MUX_SN2
MUX_SN1
MUX_SN0
01h
VBIAS
VBIAS7
VBIAS6
VBIAS5
02h
MUX1
CLKSTAT
VREFCON1 VREFCON0
VBIAS4
VBIAS3
VBIAS2
VBIAS1
VBIAS0
REFSELT1
REFSELT0
MUXCAL2
MUXCAL1
MUXCAL0
03h
SYS0
0
PGA2
PGA1
PGA0
DR3
DR2
DR1
DR0
04h
OFC0
OFC7
OFC6
OFC5
OFC4
OFC3
OFC2
OFC1
OFC0
05h
OFC1
OFC15
OFC14
OFC13
OFC12
OFC11
OFC10
OFC9
OFC8
06h
OFC2
OFC23
OFC22
OFC21
OFC20
OFC19
OFC18
OFC17
OFC16
07h
FSC0
FSC7
FSC6
FSC5
FSC4
FSC3
FSC2
FSC1
FSC0
08h
FSC1
FSC15
FSC14
FSC13
FSC12
FSC11
FSC10
FSC9
FSC8
09h
FSC2
FSC23
FSC22
FSC21
FSC20
FSC19
FSC18
FSC17
FSC16
0Ah
IDAC0
ID3
ID2
ID1
ID0
DRDY
MODE
IMAG2
IMAG1
IMAG0
0Bh
IDAC1
I1DIR3
I1DIR2
I1DIR1
I1DIR0
I2DIR3
I2DIR2
I2DIR1
I2DIR0
0Ch
GPIOCFG
IOCFG7
IOCFG6
IOCFG5
IOCFG4
IOCFG3
IOCFG2
IOCFG1
IOCFG0
0Dh
GPIODIR
IODIR7
IODIR6
IODIR5
IODIR4
IODIR3
IODIR2
IODIR1
IODIR0
0Eh
GPIODAT
IODAT7
IODAT6
IODAT5
IODAT4
IODAT3
IODAT2
IODAT1
IODAT0
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
33
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ADS1147 AND ADS1148 DETAILED REGISTER DEFINITIONS
MUX0—Multiplexer Control Register 0. This register allows any combination of differential inputs to be selected
on any of the input channels. Note that this setting can be superceded by the MUXCAL and VBIAS bits.
MUX0 - ADDRESS 00h
RESET VALUE = 01h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
BCS1
BCS0
MUX_SP2
MUX_SP1
MUX_SP0
MUX_SN2
MUX_SN1
MUX_SN0
Bits[7:6]
BCS[1:0]
These bits select the magnitude of the sensor detect current source.
00 = Burnout current source off (default)
01 = Burnout current source on, 0.5mA
10 = Burnout current source on, 2mA
11 = Burnout current source on, 10mA
Bits[5:3]
MUX_SP[2:0]
Positive input channel selection bits.
000 = AIN0 (default)
001 = AIN1
010 = AIN2
011 = AIN3
100 = AIN4 (ADS1148 only)
101 = AIN5 (ADS1148 only)
110 = AIN6 (ADS1148 only)
111 = AIN7 (ADS1148 only)
Bits[2:0]
MUX_SN[2:0]
Negative input channel selection bits.
000 = AIN0
001 = AIN1 (default)
010 = AIN2
011 = AIN3
100 = AIN4 (ADS1148 only)
101 = AIN5 (ADS1148 only)
110 = AIN6 (ADS1148 only)
111 = AIN7 (ADS1148 only)
VBIAS—Bias Voltage Register
VBIAS - ADDRESS 01h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ADS1148
VBIAS7
VBIAS6
VBIAS5
VBIAS4
VBIAS3
VBIAS2
VBIAS1
VBIAS0
ADS1147
0
0
0
0
VBIAS3
VBIAS2
VBIAS1
VBIAS0
Bits[7:0]
34
RESET VALUE = 00h
DEVICE
VBIAS[7:0]
These bits apply a bias voltage of midsupply (AVDD + AVSS)/2 to the selected analog input.
0 = Bias voltage not enabled (default)
1 = Bias voltage is applied on the corresponding analog input (bit 0 corresponds to AIN0, etc.).
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADS1147 AND ADS1148 DETAILED REGISTER DEFINITIONS (continued)
MUX1—Multiplexer Control Register 1
MUX1 - ADDRESS 02h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
CLKSTAT
VREFCON1
VREFCON0
REFSELT1
REFSELT0
MUXCAL2
MUXCAL1
MUXCAL0
Bit 7
CLKSTAT
This bit is read-only and indicates whether the internal or external oscillator is being used.
0 = Internal oscillator in use
1 = External oscillator in use
Bits[6:5]
VREFCON[1:0]
These bits control the internal voltage reference. These bits allow the reference to be turned on or
off completely, or allow the reference state to follow the state of the device. Note that the internal
reference is required for operation of the IDAC functions.
00 = Internal reference is always off (default)
01 = Internal reference is always on
10 or 11 = Internal reference is on when a conversion is in progress and shuts down when the
device receives a shutdown opcode or the START pin is taken low
Bits[4:3]
REFSELT[1:0]
These bits select the reference input for the ADC.
00 = REF0 input pair selected (default)
01 = REF1 input pair selected (ADS1148 only)
10 = Onboard reference selected
11 = Onboard reference selected and internally connected to REF0 input pair
Bits[2:0]
MUXCAL[2:0]
These bits are used to select a system monitor. The MUXCAL selection supercedes selections
from registers MUX0 and MUX1 (MUX_SP, MUX_SN, and VBIAS).
000 = Normal operation (default)
001 = Offset measurement
010 = Gain measurement
011 = Temperature diode
100 = External REF1 measurement (ADS1148 only)
101 = External REF0 measurement
110 = AVDD measurement
111 = DVDD measurement
Table 20 provides the ADC input connection and PGA settings for each MUXCAL setting. The PGA setting
reverts to the original SYS0 register setting when MUXCAL is taken back to normal operation or offset
measurement.
Table 20. MUXCAL Settings
MUXCAL[2:0]
PGA GAIN SETTING
ADC INPUT
000
Set by SYS0 register
Normal operation
001
Set by SYS0 register
Inputs shorted to midsupply (AVDD + AVSS)/2
010
Forced to 1
VREFP – VREFN (full-scale)
011
Forced to 1
Temperature measurement diode
100
Forced to 1
(VREFP1 – VREFN1)/4
101
Forced to 1
(VREFP0 – VREFN0)/4
110
Forced to 1
(AVDD – AVSS)/4
111
Forced to 1
(DVDD – DVSS)/4
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
35
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ADS1147 AND ADS1148 DETAILED REGISTER DEFINITIONS (continued)
SYS0—System Control Register 0
SYS0 - ADDRESS 03h
RESET VALUE = 00h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
0
PGA2
PGA1
PGA0
DOR3
DOR2
DOR1
DOR0
Bit 7
This bit must always be set to '0'
Bits[6:4]
PGA[2:0]
These bits determine the gain of the PGA.
000 = 1 (default)
001 = 2
010 = 4
011 = 8
100 = 16
101 = 32
110 = 64
111 = 128
Bits[3:0]
DOR[3:0]
These bits select the output data rate of the ADC. Bits with a value higher than 1001 select the
highest data rate of 2000SPS.
0000 = 5SPS (default)
0001 = 10SPS
0010 = 20SPS
0011 = 40SPS
0100 = 80SPS
0101 = 160SPS
0110 = 320SPS
0111 = 640SPS
1000 = 1000SPS
1001 to 1111 = 2000SPS
OFC[23:0]
These bits make up the offset calibration coefficient register of the ADS1148.
OFC0—Offset Calibration Coefficient Register 0
OFC0 - ADDRESS 04h
RESET VALUE = 000000h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
OFC7
OFC6
OFC5
OFC4
OFC3
OFC2
OFC1
OFC0
OFC1—Offset Calibration Coefficient Register 1
OFC1 - ADDRESS 05h
RESET VALUE = 000000h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
OFC15
OFC14
OFC13
OFC12
OFC11
OFC10
OFC9
OFC8
OFC2—Offset Calibration Coefficient Register 2
OFC2 - ADDRESS 06h
36
RESET VALUE = 000000h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
OFC23
OFC22
OFC21
OFC20
OFC19
OFC18
OFC17
OFC16
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADS1147 AND ADS1148 DETAILED REGISTER DEFINITIONS (continued)
FSC[23:0]
These bits make up the full-scale calibration coefficient register.
FSC0—Full-Scale Calibration Coefficient Register 0
RESET VALUE IS PGA DEPENDENT (1)
FSC0 - ADDRESS 07h
(1)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
FSC7
FSC6
FSC5
FSC4
FSC3
FSC2
FSC1
FSC0
The reset value for FSC is factory-trimmed for each PGA setting. Note that the factory-trimmed FSC reset value is automatically loaded
whenever the PGA setting is changed.
FSC1—Full-Scale Calibration Coefficient Register 1
RESET VALUE IS PGA DEPENDENT (1)
FSC1 - ADDRESS 08h
(1)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
FSC15
FSC14
FSC13
FSC12
FSC11
FSC10
FSC9
FSC8
The reset value for FSC is factory-trimmed for each PGA setting. Note that the factory-trimmed FSC reset value is automatically loaded
whenever the PGA setting is changed.
FSC2—Full-Scale Calibration Coefficient Register 2
RESET VALUE IS PGA DEPENDENT (1)
FSC2 - ADDRESS 09h
(1)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
FSC23
FSC22
FSC21
FSC20
FSC19
FSC18
FSC17
FSC16
The reset value for FSC is factory-trimmed for each PGA setting. Note that the factory-trimmed FSC reset value is automatically loaded
whenever the PGA setting is changed.
IDAC0—IDAC Control Register 0
IDAC0 - ADDRESS 0Ah
RESET VALUE = x0h
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ID3
ID2
ID1
ID0
DRDY MODE
IMAG2
IMAG1
IMAG0
Bits[7:4]
ID[3:0]
Read-only, factory-programmed bits; used for revision identification.
Bit 3
DRDY MODE
This bit sets the DOUT/DRDY pin functionality. In either setting of the DRDY MODE bit, the DRDY
pin continues to indicate data ready, active low.
0 = DOUT/DRDY pin functions only as Data Out (default)
1 = DOUT/DRDY pin functions both as Data Out and Data Ready, active low
Bits[2:0]
IMAG[2:0]
The ADS1147 and ADS1148 have two programmable current source DACs that can be used for
sensor excitation. The IMAG bits control the magnitude of the excitation current. The IDACs require
the internal reference to be on.
000 = off (default)
001 = 50mA
010 = 100mA
011 = 250mA
100 = 500mA
101 = 750mA
110 = 1000mA
111 = 1500mA
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
37
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
ADS1147 AND ADS1148 DETAILED REGISTER DEFINITIONS (continued)
IDAC1—IDAC Control Register 1
IDAC1 - ADDRESS 0Bh
RESET VALUE = FFh
DEVICE
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ADS1148
I1DIR3
I1DIR2
I1DIR1
I1DIR0
I2DIR3
I2DIR2
I2DIR1
I2DIR0
ADS1147
0
0
I1DIR1
I1DIR0
0
0
I2DIR1
I2DIR0
The two IDACs on the ADS1147 and ADS1148 can be routed to either the IEXC1 and IEXC2 output pins or
directly to the analog inputs.
Bits[7:4]
I1DIR[3:0]
These bits select the output pin for the first current source DAC.
0000 = AIN0
0001 = AIN1
0010 = AIN2
0011 = AIN3
0100 = AIN4 (ADS1148 only)
0101 = AIN5 (ADS1148 only)
0110 = AIN6 (ADS1148 only)
0111 = AIN7 (ADS1148 only)
10x0 = IEXT1 (ADS1148 only)
10x1 = IEXT2 (ADS1148 only)
11xx = Disconnected (default)
Bits[3:0]
I2DIR[3:0]
These bits select the output pin for the second current source DAC.
0000 = AIN0
0001 = AIN1
0010 = AIN2
0011 = AIN3
0100 = AIN4 (ADS1148 only)
0101 = AIN5 (ADS1148 only)
0110 = AIN6 (ADS1148 only)
0111 = AIN7 (ADS1148 only)
10x0 = IEXT1 (ADS1148 only)
10x1 = IEXT2 (ADS1148 only)
11xx = Disconnected (default)
38
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
ADS1147 AND ADS1148 DETAILED REGISTER DEFINITIONS (continued)
GPIOCFG—GPIO Configuration Register. The GPIO and analog pins are shared as follows:
GPIO0 shared with REFP0
GPIO1 shared with REFN0
GPIO2 shared with AIN2
GPIO3 shared with AIN3
GPIO4 shared with AIN4 (ADS1148)
GPIO5 shared with AIN5 (ADS1148)
GPIO6 shared with AIN6 (ADS1148)
GPIO7 shared with AIN7 (ADS1148)
GPIOCFG - ADDRESS 0Ch
RESET VALUE = 00h
DEVICE
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ADS1148
IOCFG7
IOCFG6
IOCFG5
IOCFG4
IOCFG3
IOCFG2
IOCFG1
IOCFG0
ADS1147
0
0
0
0
IOCFG3
IOCFG2
IOCFG1
IOCFG0
Bits[7:0]
IOCFG[7:0]
These bits enable the GPIO because the GPIO pins are shared with the analog pins. Note that the
ADS1148 uses all the IOCFG bits, whereas the ADS1147 uses only bits 3:0.
0 = The pin is used as an analog input (default)
1 = The pin is used as a GPIO pin
GPIODIR—GPIO Direction Register
GPIODIR - ADDRESS 0Dh
RESET VALUE = 00h
DEVICE
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ADS1148
IODIR7
IODIR6
IODIR5
IODIR4
IODIR3
IODIR2
IODIR1
IODIR0
ADS1147
0
0
0
0
IODIR3
IODIR2
IODIR1
IODIR0
Bits[7:0]
IODIR[7:0]
These bits control the direction of the GPIO when enabled by the IOCFG bits. Note that the
ADS1148 uses all the IODIR bits, whereas the ADS1147 uses only bits 3:0.
0 = The GPIO is an output (default)
1 = The GPIO is an input
GPIODAT—GPIO Data Register
GPIODAT - ADDRESS 0Eh
RESET VALUE = 00h
DEVICE
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
ADS1148
IODAT7
IODAT6
IODAT5
IODAT4
IODAT3
IODAT2
IODAT1
IODAT0
ADS1147
0
0
0
0
IODAT3
IODAT2
IODAT1
IODAT0
Bits[7:0]
IODAT[7:0]
If a GPIO pin is enabled in the GPIOCFG register and configured as an output in the GPIO
Direction register (GPIODIR), the value written to this register appears on the appropriate GPIO
pin. If a GPIO pin is configured as an input in GPIODIR, reading this register returns the value of
the digital I/O pins. Note that the ADS1148 uses all eight IODAT bits, while the ADS1147 uses only
bits 3:0.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
39
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
SPI COMMANDS
SPI COMMAND DEFINITIONS
The commands shown in Table 21 control the operation of the ADS1146/7/8. Some of the commands are
stand-alone commands (for example, RESET), whereas others require additional bytes (for example, WREG
requires command, count, and the data bytes).
Operands:
n = number of registers to be read or written (number of bytes – 1)
r = register (0 to 15)
x = don't care
Table 21. SPI Commands
COMMAND TYPE
System Control
Data Read
Read Register
Write Register
Calibration
40
COMMAND
DESCRIPTION
1st COMMAND BYTE
WAKEUP
Exit sleep mode
0000 000x (00h, 01h)
SLEEP
Enter sleep mode
0000 001x (02h, 03h)
SYNC
Synchronize the A/D conversion
0000 010x (04h, 05h)
RESET
Reset to power-up values
0000 011x (06h, 07h)
NOP
No operation
1111 1111 (FFh)
2nd COMMAND BYTE
0000-010x (04,05h)
RDATA
Read data once
0001 001x (12h, 13h)
RDATAC
Read data continuously
0001 010x (14h, 15h)
SDATAC
Stop reading data continuously
0001 011x (16h, 17h)
RREG
Read from register rrrr
0010 rrrr (2xh)
0000_nnnn
0000_nnnn
WREG
Write to register rrrr
0100 rrrr (4xh)
SYSOCAL
System offset calibration
0110 0000 (60h)
SYSGCAL
System gain calibration
0110 0001 (61h)
SELFOCAL
Self offset calibration
0110 0010 (62h)
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
SYSTEM CONTROL COMMANDS
WAKEUP—Wake up from sleep mode that is set by the SLEEP command.
Use this command to awaken the device from sleep mode. After execution of the WAKEUP command, the
device wakes up on the rising edge of the eighth SCLK.
SLEEP—Set the device to sleep mode; issue the WAKEUP command to deactivate SLEEP mode.
This command places the part into a sleep (power-saving) mode. When the SLEEP command is issued, the
device completes the current conversion and then goes into sleep mode. Note that this command does not
automatically power-down the internal voltage reference; see the VREFCON bits in the MUX1 register for
each device for further details.
To exit sleep mode, issue the WAKEUP command. Single conversions can be performed by issuing a
WAKEUP command followed by a SLEEP command.
Both WAKEUP and SLEEP are the software command equivalents of using the START pin to control the device.
DIN
SLEEP
WAKEUP
0000 001X
0000 000X
SCLK
Eighth SCLK
DRDY
Status
Normal Mode
Sleep Mode
Normal Mode
Finish Current Conversion
Start New Conversion
Figure 33. SLEEP and WAKEUP Commands Operation
SYNC—Synchronize DRDY.
This command resets the ADC digital filter and starts a new conversion. The DRDY pin from multiple devices
connected to the same SPI bus can be synchronized by issuing a SYNC command to all of devices
simultaneously.
SYNC
DIN
0000 010X
0000 010X
SCLK
2 tOSC
Synchronization
Occurs Here
Figure 34. SYNC Command Operation
RESET—Reset the device to power-up state.
This command restores the registers to the respective power-up values. This command also resets the digital
filter. RESET is the command equivalent of using the RESET pin to reset the device. However, the RESET
command does not reset the SPI interface. If the RESET command is issued when the SPI interface is in the
wrong state, the device will not reset. The CS pin can be used to reset SPI interface first, and then a RESET
command can be issued to reset the device. The RESET command holds the registers and the decimation
filter in a reset state for 0.6ms when the system clock frequency is 4.096MHz, similar to the hardware reset.
Therefore, SPI communication can be only be started 0.6ms after the RESET command is issued, as shown
in Figure 35.
Any SPI
Command
DIN
RESET
1
8
SCLK
0.6ms
Figure 35. SPI Communication After an SPI Reset
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
41
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
DATA RETRIEVAL COMMANDS
RDATAC—Read data continuously.
The RDATAC command enables the automatic loading of a new conversion result into the output data
register. In this mode, the conversion result can be received once from the device after the DRDY signal
goes low by sending 16 SCLKs. It is not necessary to read back all the bits, as long as the number of bits
read out is a multiple of eight. The RDATAC command must be issued after DRDY goes low, and the
command takes effect on the next DRDY.
Be sure to complete data retrieval (conversion result or register read-back) before DRDY goes low, or the
resulting data will be corrupt. Successful register read operations in RDATAC mode require the knowledge of
when the next DRDY falling edge will occur.
DRDY
RDATAC
DIN
NOP
0001 010X
16 Bits
DOUT
SCLK
1
8
16
1
Figure 36. Read Data Continuously
SDATAC—Stop reading data continuously.
The SDATAC command terminates the RDATAC mode. Afterwards, the conversion result is not
automatically loaded into the output shift register when DRDY goes low, and register read operations can be
performed without interruption from new conversion results being loaded into the output shift register. Use
the RDATA command to retrieve conversion data. The SDATAC command takes effect after the next DRDY.
DRDY
SDATAC
DIN
0001 011X
Figure 37. Stop Reading Data Continuously
42
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
RDATA—Read data once.
The RDATA command loads the most recent conversion result into the output register. After issuing this
command, the conversion result can be read out by sending 16 SCLKs, as shown in Figure 38. This
command also works in RDATAC mode.
When performing multiple reads of the conversion result, the RDATA command can be sent when the last
eight bits of the conversion result are being shifted out during the course of the first read operation by taking
advantage of the duplex communication nature of the SPI interface, as shown in Figure 39.
DRDY
RDATA
0001 001X
DIN
DOUT
NOP
NOP
MSB
LSB
SCLK
1
8
1
16
Figure 38. Read Data Once
1
2
7
8
9
10
15
16
1
2
15
16
SCLK
DOUT
DIN
D[15] D[14]
NOP
D[9]
NOP
D[8]
D[7]
D[6]
NOP
D[1]
D[0]
RDATA
D[15] D[14]
NOP
D[1]
D[0]
NOP
DRDY
Figure 39. Using RDATA in Full-Duplex Mode
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
43
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
USER REGISTER READ AND WRITE COMMANDS
RREG—Read from registers.
This command outputs the data from up to 16 registers, starting with the register address specified as part of
the instruction. The number of registers read is one plus the second byte. If the count exceeds the remaining
registers, the addresses wrap back to the beginning.
1st Command Byte: 0010 rrrr, where rrrr is the address of the first register to read.
2nd Command Byte: 0000 nnnn, where nnnn is the number of bytes to read –1.
It is not possible to use the full-duplex nature of the SPI interface when reading out the register data. For
example, a SYNC command cannot be issued when reading out the VBIAS and MUX1 data, as shown in
Figure 40. Any command sent during the readout of the register data is ignored. Thus, it is advisable to send
NOP through the DIN when reading out the register data.
1st
2nd
Command Command
Byte
Byte
DIN
0010 0001 0000 0001
DOUT
VBIAS
MUX1
Data Byte
Data Byte
Figure 40. Read from Register
WREG—Write to registers.
This command writes to the registers, starting with the register specified as part of the instruction. The
number of registers that are written is one plus the value of the second byte.
1st Command Byte: 0100 rrrr, where rrrr is the address of the first register to be written.
2nd Command Byte: 0000 nnnn, where nnnn is the number of bytes to be written – 1.
Data Byte(s): data to be written to the registers.
DIN
0100 0010 0000 0001
MUX2
SYS0
1st
2nd
Command Command
Data
Byte
Data
Byte
Figure 41. Write to Register
44
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
CALIBRATION COMMANDS
The ADS1146/7/8 provide system and offset calibration commands and a system gain calibration command.
SYSOCAL—Offset system calibration.
This command initiates a system offset calibration. For a system offset calibration, the input should be
externally set to zero. The OFC register is updated when this operation completes.
SYSGCAL—System gain calibration.
This command initiates the system gain calibration. For a system gain calibration, the input should be set to
full-scale. The FSC register is updated after this operation.
SELFOCAL—Self offset calibration.
This command initiates a self-calibration for offset. The device internally shorts the inputs and performs the
calibration. The OFC register is updated after this operation.
Calibration
Starts
Calibration
Complete
tCAL
DRDY
Calibration
Command
DIN
SCLK
1
8
Figure 42. Calibration Command
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
45
ADS1146
ADS1147
ADS1148
SBAS453C – JULY 2009 – REVISED APRIL 2010
www.ti.com
APPLICATION INFORMATION
SPI COMMUNICATION EXAMPLES
negative terminal of both sensors (that is, channels
AIN1 and AIN3). All these settings can be changed
by performing a block write operation on the first four
registers of the device. After the DRDY pin goes low,
the conversion result can be immediately retrieved by
sending in 16 SPI clock pulses because the device
defaults to RDATAC mode. As the conversion result
is being retrieved, the active input channels can be
switched to AIN2 and AIN3 by writing into the MUX0
register in a full-duplex manner, as shown in
Figure 43. The write operation is completed with an
additional eight SPI clock pulses. The time from the
write operation into the MUX0 register to the next
DRDY low transition is shown in Figure 43 and is
0.513ms in this case. After DRDY goes low, the
conversion result can be retrieved and the active
channel can be switched as before.
This section contains several examples of SPI
communication with the ADS1146/7/8, including the
power-up sequence.
Channel Multiplexing Example
This first example applies only to the ADS1147 and
ADS1148. It explains a method to use the device with
two sensors connected to two different analog
channels. Figure 43 shows the sequence of SPI
operations performed on the device. After power-up,
216 system clocks are required before communication
may be started. During the first 216 system clock
cycles, the devices are internally held in a reset state.
In this example, one of the sensors is connected to
channels AIN0 and AIN1 and the other sensor is
connected to channels AIN2 and AIN3. The ADC is
operated at a data rate of 2kSPS. The PGA gain is
set to 32 for both sensors. VBIAS is connected to the
Power-up sequence
16ms
ADC initial setup
Multiplexer change is channel 2
(1)
Data Retrieval for
Channel 2 Conversion
DVDD
START
RESET
CS
WREG
DIN
WREG
3 00 01 02 03
NOP
00 00
SCLK
Conversion result
for channel 2
Conversion result
for channel 1
DOUT
DRDY
tDRDY
Initial setting:
AIN0 is the positive channel,
AIN1 is the negative channel,
internal reference selected,
PGA gain = 32,
data rate = 2kSPS,
VBIAS is connected to the
negative pins AIN1 and AIN3.
0.513ms
for
MUX0
Write
AIN2 is the positive channel,
AIN3 is the negative channel.
(1) For fOSC = 4.096MHz.
Figure 43. SPI Communication Sequence for Channel Multiplexing
46
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
ADS1146
ADS1147
ADS1148
www.ti.com
SBAS453C – JULY 2009 – REVISED APRIL 2010
Sleep Mode Example
This second example deals with performing one
conversion after power-up and then entering into the
power-saving sleep mode. In this example, a sensor
is connected to input channels AIN0 and AIN1.
Commands to set up the devices must occur at least
216 system clock cycles after powering up the
devices. The ADC operates at a data rate of 2kSPS.
The PGA gain is set to 32 for both sensors. VBIAS is
connected to the negative terminal of both the
sensors (that is, channel AIN1). All these settings can
Power-up sequence
16ms
be changed by performing a block write operation on
the first four registers of the device. After performing
the block write operation, the START pin can be
taken low. The device enters the power-saving sleep
mode as soon as DRDY goes low 0.575ms after
writing into the SYS0 register. The conversion result
can be retrieved even after the device enters sleep
mode by sending 16 SPI clock pulses.
ADC initial setup
(1)
ADC is put to sleep
after a single conversion.
Data are retrieved when
ADC is sleeping.
DVDD
START
RESET
CS
WREG
DIN
NOP
00 01 02 03
SCLK
Conversion result
for channel 1
DOUT
DRDY
Initial setting:
AIN0 is the positive channel,
AIN1 is the negative channel,
internal reference selected,
PGA gain = 32,
data rate = 2kSPS,
VBIAS is connected to the
negative pins, AIN1 and AIN3.
tDRDY
(0.575ms)
ADC enters
power-saving
sleep mode
(1) For fOSC = 4.096MHz.
Figure 44. SPI Communication Sequence for Entering Sleep Mode After a Conversion
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS1146 ADS1147 ADS1148
Submit Documentation Feedback
47
PACKAGE OPTION ADDENDUM
www.ti.com
12-May-2010
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
ADS1146IPW
ACTIVE
TSSOP
PW
16
ADS1146IPWR
ACTIVE
TSSOP
PW
16
ADS1147IPW
ACTIVE
TSSOP
PW
20
ADS1147IPWR
ACTIVE
TSSOP
PW
20
ADS1148IPW
ACTIVE
TSSOP
PW
28
ADS1148IPWR
ACTIVE
TSSOP
PW
28
90
Lead/Ball Finish
MSL Peak Temp (3)
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
70
90
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 1
MECHANICAL DATA
MTSS001C – JANUARY 1995 – REVISED FEBRUARY 1999
PW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PINS SHOWN
0,30
0,19
0,65
14
0,10 M
8
0,15 NOM
4,50
4,30
6,60
6,20
Gage Plane
0,25
1
7
0°– 8°
A
0,75
0,50
Seating Plane
0,15
0,05
1,20 MAX
PINS **
0,10
8
14
16
20
24
28
A MAX
3,10
5,10
5,10
6,60
7,90
9,80
A MIN
2,90
4,90
4,90
6,40
7,70
9,60
DIM
4040064/F 01/97
NOTES: A.
B.
C.
D.
All linear dimensions are in millimeters.
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0,15.
Falls within JEDEC MO-153
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
Amplifiers
amplifier.ti.com
Audio
www.ti.com/audio
Data Converters
dataconverter.ti.com
Automotive
www.ti.com/automotive
DLP® Products
www.dlp.com
Communications and
Telecom
www.ti.com/communications
DSP
dsp.ti.com
Computers and
Peripherals
www.ti.com/computers
Clocks and Timers
www.ti.com/clocks
Consumer Electronics
www.ti.com/consumer-apps
Interface
interface.ti.com
Energy
www.ti.com/energy
Logic
logic.ti.com
Industrial
www.ti.com/industrial
Power Mgmt
power.ti.com
Medical
www.ti.com/medical
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
RFID
www.ti-rfid.com
Space, Avionics &
Defense
www.ti.com/space-avionics-defense
RF/IF and ZigBee® Solutions www.ti.com/lprf
Video and Imaging
www.ti.com/video
Wireless
www.ti.com/wireless-apps
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2010, Texas Instruments Incorporated
Similar pages