ONSEMI MMBTA63LT1

ON Semiconductor
Darlington Transistors
MMBTA63LT1
MMBTA64LT1
PNP Silicon
MMBTA64LT1 is a Preferred Device
MAXIMUM RATINGS
Rating
Symbol
Value
Unit
Collector–Emitter Voltage
VCES
–30
Vdc
Collector–Base Voltage
VCBO
–30
Vdc
Emitter–Base Voltage
VEBO
–10
Vdc
IC
–500
mAdc
Collector Current – Continuous
3
1
2
DEVICE MARKING
MMBTA63LT1 = 2U; MMBTA64LT1 = 2V
CASE 318–08, STYLE 6
SOT–23 (TO–236AF)
THERMAL CHARACTERISTICS
Symbol
Max
Unit
Total Device Dissipation FR–5 Board,(1)
TA = 25°C
Derate above 25°C
Characteristic
PD
225
mW
1.8
mW/°C
Thermal Resistance, Junction to Ambient
RJA
556
°C/W
PD
300
mW
2.4
mW/°C
RJA
417
°C/W
TJ, Tstg
–55 to +150
°C
Total Device Dissipation
Alumina Substrate,(2) TA = 25°C
Derate above 25°C
Thermal Resistance, Junction to Ambient
Junction and Storage Temperature
COLLECTOR 3
BASE
1
EMITTER 2
ELECTRICAL CHARACTERISTICS (TA = 25°C unless otherwise noted)
Characteristic
Symbol
Min
Max
Unit
V(BR)CEO
–30
–
Vdc
Collector Cutoff Current (VCB = –30 Vdc)
ICBO
–
–100
nAdc
Emitter Cutoff Current (VEB = –10 Vdc)
IEBO
–
–100
nAdc
5,000
10,000
10,000
20,000
–
–
–
–
OFF CHARACTERISTICS
Collector–Emitter Breakdown Voltage (IC = –100 µAdc)
ON CHARACTERISTICS
DC Current Gain(3)
(IC = –10 mAdc, VCE = –5.0 Vdc)
(IC = –10 mAdc, VCE = –5.0 Vdc)
(IC = –100 mAdc, VCE = –5.0 Vdc)
(IC = –100 mAdc, VCE = –5.0 Vdc)
hFE
MMBTA63
MMBTA64
MMBTA63
MMBTA64
–
Collector–Emitter Saturation Voltage (IC = –100 mAdc, IB = –0.1 mAdc)
VCE(sat)
–
–1.5
Vdc
Base–Emitter On Voltage (IC = –100 mAdc, VCE = –5.0 Vdc)
VBE(on)
–
–2.0
Vdc
fT
125
–
MHz
SMALL–SIGNAL CHARACTERISTICS
Current–Gain – Bandwidth Product (IC = –10 mAdc, VCE = –5.0 Vdc, f = 100 MHz)
1. FR–5 = 1.0 x 0.75 x 0.062 in.
2. Alumina = 0.4 x 0.3 x 0.024 in. 99.5% alumina.
3. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2.0%.
Preferred devices are ON Semiconductor recommended choices for future use and best overall value.
 Semiconductor Components Industries, LLC, 2001
March, 2001 – Rev. 1
1
Publication Order Number:
MMBTA63LT1/D
MMBTA63LT1 MMBTA64LT1
hFE , DC CURRENT GAIN (X1.0 K)
200
TA = 125°C
100
70
50
30
-10 V
25°C
VCE = -2.0 V
-5.0 V
20
10
7.0
5.0
-55°C
3.0
2.0
-0.3
-0.5
-0.7
-2.0
-1.0
-3.0
-5.0
-7.0
-10
-20
-30
-50
-70
-100
-200
-300
IC, COLLECTOR CURRENT (mA)
Figure 1. DC Current Gain
TA = 25°C
VBE(sat) @ IC/IB = 100
-1.6
-1.2
VBE(on) @ VCE = -5.0 V
-0.8
VCE(sat) @ IC/IB = 1000
IC/IB = 100
-0.4
0
-0.3 -0.5
-1.0
-2 -3 -5
-10 -20 -30 -50
IC, COLLECTOR CURRENT (mA)
-100 -200 -300
-2.0
TA = 25°C
-1.8
-1.6
-1.4
IC = -10 mA -50 mA -100 mA -175 mA
-1.0
-0.8
-0.6
-0.1-0.2 -0.5 -1 -2
-5 -10 -20 -50 -100-200 -500 -1K-2K -5K-10K
IB, BASE CURRENT (µA)
Figure 2. Collector Saturation Region
10
4.0
3.0
2.0
-300 mA
-1.2
Figure 3. “On” Voltage
|h FE |, HIGH FREQUENCY CURRENT GAIN
V, VOLTAGE (VOLTS)
VCE , COLLECTOR-EMITTER VOLTAGE (VOLTS)
-2.0
VCE = -5.0 V
f = 100 MHz
TA = 25°C
1.0
0.4
0.2
0.1
-1.0 -2.0
-5.0
-10
-20
-50
-100 -200
-500
IC, COLLECTOR CURRENT (mA)
Figure 4. High Frequency Current Gain
http://onsemi.com
2
-1K
MMBTA63LT1 MMBTA64LT1
INFORMATION FOR USING THE SOT–23 SURFACE MOUNT PACKAGE
MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS
Surface mount board layout is a critical portion of the
total design. The footprint for the semiconductor packages
must be the correct size to insure proper solder connection
interface between the board and the package. With the
correct pad geometry, the packages will self align when
subjected to a solder reflow process.
0.037
0.95
0.037
0.95
0.079
2.0
0.035
0.9
0.031
0.8
inches
mm
SOT–23
SOT–23 POWER DISSIPATION
SOLDERING PRECAUTIONS
The power dissipation of the SOT–23 is a function of the
pad size. This can vary from the minimum pad size for
soldering to a pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by TJ(max), the maximum rated junction temperature
of the die, RθJA, the thermal resistance from the device
junction to ambient, and the operating temperature, TA.
Using the values provided on the data sheet for the SOT–23
package, PD can be calculated as follows:
PD =
The melting temperature of solder is higher than the
rated temperature of the device. When the entire device is
heated to a high temperature, failure to complete soldering
within a short time could result in device failure. Therefore, the following items should always be observed in
order to minimize the thermal stress to which the devices
are subjected.
• Always preheat the device.
• The delta temperature between the preheat and
soldering should be 100°C or less.*
• When preheating and soldering, the temperature of the
leads and the case must not exceed the maximum
temperature ratings as shown on the data sheet. When
using infrared heating with the reflow soldering
method, the difference shall be a maximum of 10°C.
• The soldering temperature and time shall not exceed
260°C for more than 10 seconds.
• When shifting from preheating to soldering, the
maximum temperature gradient shall be 5°C or less.
• After soldering has been completed, the device should
be allowed to cool naturally for at least three minutes.
Gradual cooling should be used as the use of forced
cooling will increase the temperature gradient and
result in latent failure due to mechanical stress.
• Mechanical stress or shock should not be applied
during cooling.
* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage
to the device.
TJ(max) – TA
RθJA
The values for the equation are found in the maximum
ratings table on the data sheet. Substituting these values
into the equation for an ambient temperature TA of 25°C,
one can calculate the power dissipation of the device which
in this case is 225 milliwatts.
PD =
150°C – 25°C
556°C/W
= 225 milliwatts
The 556°C/W for the SOT–23 package assumes the use
of the recommended footprint on a glass epoxy printed
circuit board to achieve a power dissipation of 225 milliwatts. There are other alternatives to achieving higher
power dissipation from the SOT–23 package. Another
alternative would be to use a ceramic substrate or an
aluminum core board such as Thermal Clad. Using a
board material such as Thermal Clad, an aluminum core
board, the power dissipation can be doubled using the same
footprint.
http://onsemi.com
3
MMBTA63LT1 MMBTA64LT1
PACKAGE DIMENSIONS
SOT–23 (TO–236)
CASE 318–08
ISSUE AF
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCH.
3. MAXIMUM LEAD THICKNESS INCLUDES LEAD
FINISH THICKNESS. MINIMUM LEAD THICKNESS
IS THE MINIMUM THICKNESS OF BASE
MATERIAL.
A
L
3
1
V
B S
2
DIM
A
B
C
D
G
H
J
K
L
S
V
G
C
D
H
J
K
INCHES
MIN
MAX
0.1102 0.1197
0.0472 0.0551
0.0350 0.0440
0.0150 0.0200
0.0701 0.0807
0.0005 0.0040
0.0034 0.0070
0.0140 0.0285
0.0350 0.0401
0.0830 0.1039
0.0177 0.0236
MILLIMETERS
MIN
MAX
2.80
3.04
1.20
1.40
0.89
1.11
0.37
0.50
1.78
2.04
0.013
0.100
0.085
0.177
0.35
0.69
0.89
1.02
2.10
2.64
0.45
0.60
STYLE 6:
PIN 1. BASE
2. EMITTER
3. COLLECTOR
Thermal Clad is a trademark of the Bergquist Company.
ON Semiconductor and
are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes
without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular
purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability,
including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be
validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others.
SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or
death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold
SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable
attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim
alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.
PUBLICATION ORDERING INFORMATION
Literature Fulfillment:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada
Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada
Email: [email protected]
JAPAN: ON Semiconductor, Japan Customer Focus Center
4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031
Phone: 81–3–5740–2700
Email: [email protected]
ON Semiconductor Website: http://onsemi.com
For additional information, please contact your local
Sales Representative.
N. American Technical Support: 800–282–9855 Toll Free USA/Canada
http://onsemi.com
4
MMBTA63LT1/D