ONSEMI MC100H640FNR2G

MC10H640, MC100H640
68030/040 PECL to TTL
Clock Driver
Description
The MC10H/100H640 generates the necessary clocks for the
68030, 68040 and similar microprocessors. It is guaranteed to meet the
clock specifications required by the 68030 and 68040 in terms of
part−to−part skew, within−part skew and also duty cycle skew.
The user has a choice of using either TTL or PECL (ECL referenced
to +5.0 V) for the input clock. TTL clocks are typically used in present
MPU systems. However, as clock speeds increase to 50 MHz and
beyond, the inherent superiority of ECL (particularly differential
ECL) as a means of clock signal distribution becomes increasingly
evident. The H640 also uses differential PECL internally to achieve its
superior skew characteristic.
The H640 includes divide−by−two and divide−by−four stages, both
to achieve the necessary duty cycle skew and to generate MPU clocks
as required. A typical 50 MHz processor application would use an
input clock running at 100 MHz, thus obtaining output clocks at
50 MHz and 25 MHz (see Logic Diagram).
http://onsemi.com
PLCC−28
FN SUFFIX
CASE 776
MARKING DIAGRAM*
Features
•
•
•
•
•
•
•
1
Generates Clocks for 68030/040
Meets 030/040 Skew Requirements
TTL or PECL Input Clock
Extra TTL and PECL Power/Ground Pins
Asynchronous Reset
Single +5.0 V Supply
Pb−Free Packages are Available*
MCxxxH640G
AWLYYWW
Function
Reset (R): LOW on RESET forces all Q outputs LOW and all Q
outputs HIGH.
Power−Up: The device is designed to have the POS edges of the ÷ 2
and ÷ 4 outputs synchronized at power up.
Select (SEL): LOW selects the ECL input source (DE/DE). HIGH
selects the TTL input source (DT).
The H640 also contains circuitry to force a stable state of the ECL
input differential pair, should both sides be left open. In this case, the
DE side of the input is pulled LOW, and DE goes HIGH.
xxx
A
WL
YY
WW
G
= 10 or 100
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
*For additional marking information, refer to
Application Note AND8002/D.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 7 of this data sheet.
*For additional information on our Pb−Free strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
© Semiconductor Components Industries, LLC, 2006
November, 2006 − Rev. 8
1
Publication Order Number:
MC10H640/D
MC10H640, MC100H640
TTL Outputs
VT
VT
Q1
GT
GT
Q0
VT
25
24
23
22
21
20
19
Q0
Q2
26
18
VBB
GT
27
17
DE
VBB
GT
28
16
DE
Q3
1
15
VE
DE
DE
VT
2
14
R
VT
3
13
GE
Q0
4
12
DT
5
6
7
8
9
10
11
Q1
GT
GT
Q4
Q5
VT
SEL
Q1
TTL/ECL Clock Inputs
Q2
Q3
÷2
MUX
DT
Q0
SEL
Q1
÷4
Q4
TTL Control Inputs
Q5
R
Figure 1. Pinout: PLCC−28
(Top View)
Figure 2. Logic Diagram
Table 1. PIN DESCRIPTION
PIN
GT
VT
VE
GE
DE, DE
VBB
DT
Qn, Qn
SEL
R
FUNCTION
TTL Ground (0 V)
TTL VCC (+5.0 V)
ECL VCC (+5.0 V)
ECL Ground (0 V)
ECL Signal Input (positive ECL)
VBB Reference Output
TTL Signal Input
Signal Outputs (TTL)
Input Select (TTL)
Reset (TTL)
Table 2. DC CHARACTERISTICS (VT = VE = 5.0 V ± 5%)
0°C
Symbol
IEE
ICCH
Max
Unit
VE Pin
57
57
57
mA
TTL
Total all VT pins
30
30
30
mA
30
30
30
mA
Condition
ICCL
Min
Max
Min
Max
85°C
ECL
Characteristic
Power Supply Current
25°C
Min
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
http://onsemi.com
2
MC10H640, MC100H640
Table 3. 10H PECL DC CHARACTERISTICS (VT = VE = 5.0 V ± 5%)
0°C
Symbol
Characteristic
IINH
IINL
Input HIGH Current
Input LOW Current
VIH1
VIL1
Input HIGH Voltage
Input LOW Voltage
VBB1
Output Reference Voltage
Min
Condition
Max
Min
255
0.5
VE = 5.0 V
25°C
85°C
Max
Min
175
0.5
0.5
Max
Unit
175
mA
3.83
3.05
4.16
3.52
3.87
3.05
4.19
3.52
3.94
3.05
4.28
3.555
V
3.62
3.73
3.65
3.75
3.69
3.81
V
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
1. PECL levels are referenced to VCC and will vary 1:1 with the power supply. The values shown are for VCC = 5.0V.
Table 4. 100H PECL DC CHARACTERISTICS (VT = VE = 5.0 V ± 5%)
0°C
Symbol
Characteristic
IINH
IINL
Input HIGH Current
Input LOW Current
VIH2
VIL2
Input HIGH Voltage
Input LOW Voltage
VBB2
Output Reference Voltage
Min
Condition
0.5
VE = 5.0 V
25°C
Max
Min
255
0.5
85°C
Max
Min
175
0.5
Max
Unit
175
mA
3.835
3.19
4.12
3.525
3.835
3.19
4.12
3.525
3.835
3.19
4.12
3.525
V
3.62
3.74
3.62
3.74
3.62
3.74
V
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
2. PECL levels are referenced to VCC and will vary 1:1 with the power supply. The values shown are for VCC = 5.0V.
Table 5. TTL DC CHARACTERISTICS (VT = VE = 5.0 V ± 5%)
0°C
Symbol
Characteristic
Condition
Min
2.0
25°C
Max
Min
85°C
Min
Unit
Input HIGH Voltage
Input LOW Voltage
IIH
Input HIGH Current
VIN = 2.7 V
VIN = 7.0 V
20
100
20
100
20
100
mA
IIL
Input LOW Current
VIN = 0.5 V
−0.6
−0.6
−0.6
mA
VOH
Output HIGH Voltage
VOL
Output LOW Voltage
IOL = 24 mA
0.5
0.5
0.5
VIK
Input Clamp Voltage
IIN = −18 mA
−1.2
−1.2
−1.2
V
IOS
Output Short Circuit Current
−225
mA
IOH = −3.0 mA
IOH = −15 mA
VOUT = 0 V
2.5
2.0
−100
0.8
2.5
2.0
−225
−100
2.0
Max
VIH
VIL
0.8
2.0
Max
0.8
2.5
2.0
−225
−100
V
V
V
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
http://onsemi.com
3
MC10H640, MC100H640
Table 6. AC CHARACTERISTICS (VT = VE = 5.0 V ± 5%)
0°C
Symbol
Characteristic
tPLH
Propagation Delay ECL
D to Output
tPLH
Propagation Delay TTL
D to Output
tskwd*
Within−Device Skew
tPLH
Propagation Delay ECL
D to Output
tPLH
Propagation Delay TTL
D to Output
tPLH
Propagation Delay ECL
D to Output
tPLH
Propagation Delay TTL
D to Output
tPD
Propagation Delay
R to Output
tR
tF
Output Rise/Fall Time
0.8 V to 2.0 V
fmax
Maximum Input Frequency
tpw
trr
Q0 − Q3
25°C
85°C
Condition
Min
Max
Min
Max
Min
Max
Unit
CL = 25 pF
4.0
6.0
4.0
6.0
4.2
6.2
ns
CL = 25 pF
4.0
6.0
4.0
6.0
4.3
6.3
ns
CL = 25 pF
0.5
ns
CL = 25 pF
4.0
6.0
4.0
6.0
4.2
6.2
ns
CL = 25 pF
4.0
6.0
4.0
6.0
4.3
6.3
ns
CL = 25 pF
4.0
6.0
4.0
6.0
4.2
6.2
ns
CL = 25 pF
4.0
6.0
4.0
6.0
4.3
6.3
ns
All Outputs
CL = 25 pF
4.3
6.3
4.3
6.3
5.0
7.0
ns
All Outputs
CL = 25 pF
2.5
2.5
ns
Q0, Q1
Q4, Q5
CL = 25 pF
0.5
0.5
2.5
2.5
2.5
2.5
135
135
135
MHz
Minimum Pulse Width
1.50
1.50
1.50
ns
Reset Recovery Time
1.25
1.25
1.25
ns
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
3. Within−Device Skew defined as identical transitions on similar paths through a device.
Table 7. VCC and CL RANGES TO MEET DUTY CYCLE REQUIREMENTS
(0°C ≤ TA ≤ 85°C Output Duty Cycle Measured Relative to 1.5 V)
Symbol
Characteristic
Condition
Min
Nom
Max
Unit
Range of VCC and CL to meet minimum pulse width
(HIGH or LOW)
= 11.5 ns at fout ≤ 40 MHz
VCC
CL
Q0 − Q3
Q0 − Q1
4.75
10
5.0
5.25
50
V
pF
Range of VCC and CL to meet minimum pulse width
(HIGH or LOW)
= 9.5 ns at 40 < fout ≤ 50 MHz
VCC
CL
Q0 − Q3
4.875
15
5.0
5.125
27
V
pF
http://onsemi.com
4
MC10H640, MC100H640
10/100H640
DUTY CYCLE CONTROL
To maintain a duty cycle of ± 5% at 50MHz, limit the load capacitance and/or power supply variation as shown in Figures 3
and 4. For a ± 2.5% duty cycle limit, see Figures 5 and 6. Figures 7 and 8 show duty cycle variation with temperature. Figure 9
shows typical TPD versus load. Figure 10 shows reset recovery time. Figure 11 shows output states after power up.
Best duty cycle control is obtained with a single mP load and minimum line length.
11
11
5.25 VCC
NEGATIVE PULSE WIDTH (ns)
5 VCC
PW (ns)
4.75 VCC
10
9
0
25
50
75
10
4.75 VCC
5 VCC
5.25 VCC
9
85
0
25
Figure 3. Positive Pulse Width at
25°C Ambient and 50 MHz Out
85
75
85
75°
85°
11
5.125 VCC
5 VCC
4.875 VCC
NEGATIVE PULSE WIDTH (ns)
POSITIVE PULSE WIDTH (ns)
75
Figure 4. Negative Pulse Width at
25°C Ambient and 50 MHz Out
11
10
9
0
25
50
75
10
4.875 VCC
5 VCC
5.125 VCC
9
85
0
25
LOAD (pF)
Figure 6. Negative Pulse Width at
25°C Ambient at 50 MHz Out
11
11
NEGATIVE PULSE WIDTH (ns)
50 pF
25 pF
10
10 pF
9
0°
25°
50°
TEMPERATURE (°C)
50
LOAD (pF)
Figure 5. Positive Pulse Width at
25°C Ambient at 50 MHz Out
POSITIVE PULSE WIDTH (ns)
50
LOAD (pF)
LOAD (pF)
75°
85°
10 pF
10
25 pF
9
0°
Figure 7. Temperature versus Positive Pulse Width
for 100H640 at 50 MHz and VCC = +5.0 V
25°
50°
TEMPERATURE (°C)
Figure 8. Temperature versus Negative Pulse Width
for MC100H640 @ 50 MHz and VCC = +5.0 V
http://onsemi.com
5
MC10H640, MC100H640
6.2
4.75 V
6.0
5V
t PD (ns)
5.25 V
5.8
5.6
5.4
5.2
25
0
50
75
85
CLOAD (pF)
Figure 9. tPD versus Load Typical at TA = 25°C
DT
RESET, R
Rtpw
Rtrec
Q0, Q1, Q2, Q3
Q0, Q1
Q4, Q5
Figure 10. MC10H/100H640 Clock Phase and
Reset Recovery Time After Reset Pulse
Din
Q0 → Q3
Q1 → Q2
Q4 & Q5
AFTER POWER UP
OUTPUTS Q4 & Q5 WILL SYNC WITH POSITIVE EDGES OF Din & Q0 → Q3 & NEGATIVE EDGES OF Q0 & Q1
Figure 11. Output Timing Diagram
http://onsemi.com
6
MC10H640, MC100H640
ORDERING INFORMATION
Package
Shipping †
MC10H640FN
PLCC−28
37 Units / Rail
MC10H640FNG
PLCC−28
(Pb−Free)
37 Units / Rail
MC10H640FNR2
PLCC−28
500 / Tape & Reel
MC10H640FNR2G
PLCC−28
(Pb−Free)
500 / Tape & Reel
MC100H640FN
PLCC−28
37 Units / Rail
MC100H640FNG
PLCC−28
(Pb−Free)
37 Units / Rail
MC100H640FNR2
PLCC−28
500 / Tape & Reel
MC100H640FNR2G
PLCC−28
(Pb−Free)
500 / Tape & Reel
Device
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
Resource Reference of Application Notes
AN1405/D
− ECL Clock Distribution Techniques
AN1406/D
− Designing with PECL (ECL at +5.0 V)
AN1503/D
− ECLinPSt I/O SPiCE Modeling Kit
AN1504/D
− Metastability and the ECLinPS Family
AN1568/D
− Interfacing Between LVDS and ECL
AN1672/D
− The ECL Translator Guide
AND8001/D
− Odd Number Counters Design
AND8002/D
− Marking and Date Codes
AND8020/D
− Termination of ECL Logic Devices
AND8066/D
− Interfacing with ECLinPS
AND8090/D
− AC Characteristics of ECL Devices
http://onsemi.com
7
MC10H640, MC100H640
PACKAGE DIMENSIONS
PLCC−28
FN SUFFIX
PLASTIC PLCC PACKAGE
CASE 776−02
ISSUE E
−N−
0.007 (0.180)
B
Y BRK
T L−M
M
0.007 (0.180)
U
M
N
S
T L−M
S
S
N
S
D
Z
−M−
−L−
W
28
D
X
V
1
A
0.007 (0.180)
R
0.007 (0.180)
C
M
M
T L−M
T L−M
S
S
N
S
N
S
0.007 (0.180)
H
N
S
S
G
J
0.004 (0.100)
−T− SEATING
T L−M
S
N
T L−M
S
N
S
K
PLANE
F
VIEW S
G1
M
K1
E
S
T L−M
S
VIEW D−D
Z
0.010 (0.250)
0.010 (0.250)
G1
VIEW S
S
NOTES:
1. DATUMS −L−, −M−, AND −N− DETERMINED
WHERE TOP OF LEAD SHOULDER EXITS
PLASTIC BODY AT MOLD PARTING LINE.
2. DIMENSION G1, TRUE POSITION TO BE
MEASURED AT DATUM −T−, SEATING PLANE.
3. DIMENSIONS R AND U DO NOT INCLUDE
MOLD FLASH. ALLOWABLE MOLD FLASH IS
0.010 (0.250) PER SIDE.
4. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
5. CONTROLLING DIMENSION: INCH.
6. THE PACKAGE TOP MAY BE SMALLER THAN
THE PACKAGE BOTTOM BY UP TO 0.012
(0.300). DIMENSIONS R AND U ARE
DETERMINED AT THE OUTERMOST
EXTREMES OF THE PLASTIC BODY
EXCLUSIVE OF MOLD FLASH, TIE BAR
BURRS, GATE BURRS AND INTERLEAD
FLASH, BUT INCLUDING ANY MISMATCH
BETWEEN THE TOP AND BOTTOM OF THE
PLASTIC BODY.
7. DIMENSION H DOES NOT INCLUDE DAMBAR
PROTRUSION OR INTRUSION. THE DAMBAR
PROTRUSION(S) SHALL NOT CAUSE THE H
DIMENSION TO BE GREATER THAN 0.037
(0.940). THE DAMBAR INTRUSION(S) SHALL
NOT CAUSE THE H DIMENSION TO BE
SMALLER THAN 0.025 (0.635).
DIM
A
B
C
E
F
G
H
J
K
R
U
V
W
X
Y
Z
G1
K1
INCHES
MIN
MAX
0.485
0.495
0.485
0.495
0.165
0.180
0.090
0.110
0.013
0.019
0.050 BSC
0.026
0.032
0.020
−−−
0.025
−−−
0.450
0.456
0.450
0.456
0.042
0.048
0.042
0.048
0.042
0.056
−−− 0.020
2_
10_
0.410
0.430
0.040
−−−
http://onsemi.com
8
MILLIMETERS
MIN
MAX
12.32
12.57
12.32
12.57
4.20
4.57
2.29
2.79
0.33
0.48
1.27 BSC
0.66
0.81
0.51
−−−
0.64
−−−
11.43
11.58
11.43
11.58
1.07
1.21
1.07
1.21
1.07
1.42
−−−
0.50
2_
10_
10.42
10.92
1.02
−−−
0.007 (0.180)
M
T L−M
S
N
S
MC10H640, MC100H640
ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC).
MECL 10H is a trademark of Motorola, Inc.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5773−3850
http://onsemi.com
9
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
MC10H640/D