AVAGO HDSP-2111 Eight character 5 mm and 7 mm smart alphanumeric display Datasheet

HDSP-210x Series
Eight Character 5 mm and 7 mm Smart
Alphanumeric Displays
Data Sheet
HDSP-210x Series, HDSP-211x Series, HDSP-250x Series
Description
The HDSP-210x/-211x/-250x series of products is
ideal for applications where displaying eight or
more characters of dot matrix information in an aesthetically pleasing manner is required. These devices are
8‑digit, 5 x 7 dot matrix, alpha­numeric displays and are
all packaged in a standard 15.24 mm (0.6 inch) 28 pin
DIP. The on-board CMOS IC has the ability to decode 128
ASCII characters which are permanently stored in ROM.
In addition, 16 program­mable symbols may be stored in
on- board ROM, allowing consider­able flexibility for displaying additional symbols and icons. Seven brightness
levels provide versatility in adjusting the display intensity
and power consumption. The HDSP-210x/‑211x/-250x
products are designed for standard micro­processor
interface techniques. The display and special features are
accessed through a bidirec­tional 8-bit data bus.
Features
• X stackable (HDSP-21xx)
• XY stackable (HDSP-250x)
• 128 sharacter ASCII decoder
• Programmable functions
• 16 user definable characters
• Multi-level dimming and blanking
• TTL compatible CMOS IC
• Wave solderable
Applications
• Computer peripherals
• Industrial instrumentation
• Medical equipment
• Portable data entry devices
• Cellular phones
• Telecommunications equipment
• Test equipment
Device Selection Guide
Font Height
AlGaAs
Red
High Efficiency
Red
Orange
Yellow
Green
0.2 inches
HDSP-2107
HDSP-2112
HDSP-2110
HDSP-2111
HDSP-2113
0.27 inches
HDSP-2504
HDSP-2502
HDSP-2500
HDSP-2501
HDSP-2503
Package Dimensions
PIN FUNCTION ASSIGNMENT TABLE
42.59 (1.677)
5.33 TYP.
(0.210)
28
4.81
(0.189)
19.58
(0.771)
0
1
2
3
4
5
6
7
9.8
(0.386)
1
PIN 1 IDENTIFIER
PIN DESIGNATION
2.69
(0.106)
FUNCTION
PIN #
RST
15
FL
16
A0
17
A1
18
A2
19
A3
20
DO NOT CONNECT 21
DO NOT CONNECT 22
DO NOT CONNECT 23
A4
24
CLS
25
CLK
26
WR
27
VDD
28
FUNCTION
GND (SUPPLY)
GND (LOGIC)
CE
RD
D0
D1
NO PIN
NO PIN
D2
D3
D4
D5
D6
D7
2.64 SYM.
(0.104)
LUMINOUS INTENSITY CATEGORY
COLOR BIN (NOTE 3)
COUNTRY OF ORIGIN
PART NUMBER
DATE CODE
PIN #
1
2
3
4
5
6
7
8
9
10
11
12
13
14
IMAGE PLANE
(FOR REFERENCE ONLY)
2.01 (0.08)
0.25
(0.010)
[4]
HDSP-21XX
YYWW
4.79 SYM.
(0.189)
YZ
COO
DIA. 0.51 ± 0.13 TYP.
(0.020 ± 0.005)
5.31
(0.209)
3.92 TYP.
(0.154)
2.54 ± 0.13 TYP. (NON-ACCUM)
(0.100 ± 0.005)
2.17 SYM.
(0.085)
15.24
(0.600)
NOTES:
1. DIMENSIONS ARE IN mm (INCHES).
2. UNLESS OTHERWISE SPECIFIED, TOLERANCE ON ALL DIMENSIONS IS ± 0.25 mm (0.010 INCH).
3. FOR YELLOW AND GREEN DEVICES ONLY.
Absolute Maximum Ratings
Supply Voltage, VDD to Ground[1]
-0.3 to 7.0 V
Operating Voltage, VDD to Ground[2]
5.5 V
Input Voltage, Any Pin to Ground
-0.3 to VDD +0.3 V
Free Air Operating Temperature Range, TA[3]
-45°C to +85°C
Storage Temperature Range, TS
-55°C to +100°C
Relative Humidity (non-condensing)
85%
Soldering Temperature
[1.59 mm (0.063 in.) Below Body]
Solder Dipping
Wave Soldering
260°C for 5 secs
250°C for 3 secs
ESD Protection @ 1.5 kΩ, 100 pF
VZ = 4 kV (each pin)
Notes:
1. Maximum Voltage is with no LEDs illuminated.
2. 20 dots ON in all locations at full brightness.
3. Maximum supply voltage is 5.25 V for operation above 70°C.
ESD WARNING: STANDARD CMOS HANDLING PRE­CAUTIONS SHOULD BE OBSERVED TO AVOID STATIC DISCHARGE.
Package Dimensions
70.87 (2.790)
PIN FUNCTION ASSIGNMENT TABLE
8.84 TYP.
(0.348)
5.08 TYP.
(0.200)
4.51
(0.178)
28
6.96 TYP.
(0.274)
9.70
(0.382)
0
2
1
3
4
6
5
7
1
PIN DESIGNATION
PIN 1 IDENTIFIER
LUMINOUS INTENSITY CATEGORY
COLOR BIN (NOTE 3)
COUNTRY OF ORIGIN
PART NUMBER
DATE CODE
19.41
(0.764)
PIN #
FUNCTION
PIN #
FUNCTION
1
2
3
4
5
6
7
8
9
10
11
12
13
14
RST
FL
A0
A1
A2
A3
DO NOT CONNECT
DO NOT CONNECT
DO NOT CONNECT
A4
CLS
CLK
WR
VDD
15
16
17
18
19
20
21
22
23
24
25
26
27
28
GND (SUPPLY)
GND (LOGIC)
CE
RD
D0
D1
NO PIN
NO PIN
D2
D3
D4
D5
D6
D7
IMAGE PLANE
(FOR REFERENCE ONLY)
2.01 (0.79)
0.38
(0.015)
[4]
HDSP-250X
YYWW
19.01 SYM.
(0.749)
YZ
COO
2.54 ± 0.13 TYP. (NON-ACCUM)
(0.100 ± 0.005)
6.60
(0.260)
DIA. 0.51 ± 0.13 TYP.
(0.200 ± 0.005)
NOTES:
1. DIMENSIONS ARE IN mm (INCHES).
2. UNLESS OTHERWISE SPECIFIED, TOLERANCE ON ALL DIMENSIONS IS ± 0.25 mm (0.010 INCH).
3. FOR YELLOW AND GREEN DEVICES ONLY.
3.91 TYP.
(0.154)
2.08 SYM.
(0.082)
15.24
(0.600)
ASCII Character Set HDSP-210X, HDSP-211X, HDSP-250X Series
D7
D6
BIT
S
0
0
D5
0
D4
D3 D2
D1
D0
COLUMN
ROW
0
0
0
0
0
0
0
1
1
1
2
0
0
0
1
3
0
1
1
0
0
1
0
4
0
5
0
1
1
1
0
1
0
6
1
1
X
1
7
X
X
8–F
0000
0
16
0001
1
0010
2
U
S
E
R
0011
3
0100
4
0101
5
0110
6
0111
7
1000
8
1001
9
1010
A
1011
B
1100
C
1101
D
1110
E
1111
F
D
E
F
I
N
E
D
C
H
A
R
A
C
T
E
R
S
Recommended Operating Conditions
Parameter
Symbol
Minimum
Nominal
Maximum
Units
Supply Voltage
4.5
5.0
5.5
V
VDD
Electrical Characteristics Over Operating Temperature Range (-45°C to +85°C)
4.5 V < VDD < 5.5 V, unless otherwise specified
TA = 25°C -45°C < TA < + 85°C
VDD = 5.0 4.5 V < VDD < 5.5 V
Parameter
Symbol
Typ.
Max.
Min.
Max.
Units
Test Conditions
Input Leakage
IIH
1.0
µA
(Input without pullup)
IIL
-1.0
VIN = 0 to VDD,
pins CLK, D0-D
A0-A4
Input Current
IIPL
-11
-18
-30
µA
(Input with pullup)
VIN = 0 to VDD,
pins CLS, RST,
WR, RD, CE, FL
IDD Blank
IDD (BLK)
0.5
3.0
4.0
mA
VIN = VDD
IDD 8 digits
IDD(V)
200
255
330
mA
12 dots/character[1,2]
“V” on in all 8
locations
IDD 8 digits
IDD(#)
300
370
430
mA
20 dots/character[1,2,3,4]
“#” on in al
locations
Input Voltage High
VIH
2.0
VDD
+0.3
V
Input Voltage Low
VIL
0.8
V
GND
-0.3 V
Output Voltage High
VOH
2.4
V
VDD = 4.5 V,
IOH = -40 µA
Output Voltage Low
VOL
0.4
V
D0-D7
VDD = 4.5 V,
IOL = 1.6 mA
Output Voltage Low
VOL
0.4
V
CLK
VDD = 4.5 V,
IOL = 40 µA
High Level Output
Current
IOH
-60
mA
VDD = 5.0 V
Low Level Output
Current
IOL
50
mA
VDD = 5.0 V
Thermal Resistance
IC Junction-to-Case
RqJ-C
15
°C/W
Notes:
1. Average IDD measured at full brightness. See Table 2 in Control Word Section for IDD at lower brightness levels. Peak IDD = 28/15 x IDD (#).
2. Maximum IDD occurs at -55°C.
3. Maximum IDD(#) = 355 mA at VDD = 5.25 V and IC TJ = 150°C.
4. Maximum IDD(#) = 375 mA at VDD = 5.5 V and IC TJ = 150°C.
Optical Characteristics at 25°C[1]
VDD = 5.0 V at Full Brightness
Part
Description
Number
Luminous Intensity
Character Average (#)
Iv (mcd)
Min.
Typ.
Peak
Wavelength
lPeak
(nm)
Dominant
Wavelength
ld
(nm)
AlGaAs
HDSP-2107
-2504
8.0
15.0
645
637
HER
HDSP-2112
-2502
2.5
7.5
635
626
Orange
HDSP-2110
-2500
2.5
7.5
600
602
Yellow
HDSP-2111
-2501
2.5
7.5
583
585
High Performance
HDSP-2113
Green
-2503
2.5
7.5
568
574
Note:
1. Refers to the initial case temperature of the device immediately prior to measurement.
AC Timing Characteristics Over Temperature Range (-45°C to +85°C)
4.5 V < VDD < 5.5 V, unless otherwise specified
Reference
Number
Symbol
Description
Min.[1]
1
tACC
Display Access Time
Write
Read
210
230
ns
2
10
ns
tACS
Address Setup Time to Chip Enable
Units
3
tCE
Chip Enable Active Time[2,3]
Write
Read
140
160
ns
4
tACH
Address Hold Time to Chip Enable
20
ns
5
tCER
Chip Enable Recovery Time
60
ns
6
tCES
Chip Enable Active Prior to Rising Edge of[2,3]
Write
Read
140
160
ns
7
tCEH
Chip Enable Hold Time to Rising Edge of
Read/Write Signal[2,3]
0
ns
8
tW
Write Active Time
100
ns
9
tWSU
Data Write Setup Time
50
ns
10
tWH
Data Write Hold Time
20
ns
11
tR
Chip Enable Active Prior to Valid Data
160
ns
12
tRD
Read Active Prior to Valid Data
75
ns
13
tDF
Read Data Float Delay
10
ns
tRC
Reset Active Time[4]
300
ns
Notes:
1. Worst case values occur at an IC junction temperature of 150°C.
2. For designers who do not need to read from the display, the Read line can be tied to VDD and the Write and Chip Enable lines can be tied together.
3. Changing the logic levels of the Address lines when CE = “0” may cause erroneous data to be entered into the Character RAM, regardless of
the logic levels of the WR and RD lines.
4. The display must not be accessed until after 3 clock pulses (110 µs min. using the internal refresh clock) after the rising edge of the reset line.
AC Timing Characteristics Over Temperature Range (-45°C to +85°C)
4.5 V < VDD < 5.5 V, unless otherwise specified
Symbol
Description
25°C Typ.
Min.[1]
Units
FOSC
Oscillator Frequency
57
28
kHz
FRF[2]
Display Refresh Rate
256
128
Hz
FFL[3]
Character Flash Rate
2
1
Hz
tST[4]
Self Test Cycle Time
4.6
9.2
sec
Notes:
1. Worst case values occur at an IC junction temperature of 150°C.
2. FRF = FOSC/224.
3. FFL = FOSC/28,672.
4. tST = 262,144/FOSC.
Write Cycle Timing Diagram
1
A0 -A4
FL
4
2
3
CE
6
7
8
WR
10
9
D0 -D7
INPUT PULSE LEVELS: 0.6 V to 2.4 V
2
5
Read Cycle Timing Diagram
1
A0 -A4
FL
4
2
CE
6
7
11
RD
12
D0 -D7
INPUT PULSE LEVELS: 0.6 V to 2.4 V
OUTPUT REFERENCE LEVELS: 0.6 V to 2.2 V
OUTPUT LOADING = 1 TTL LOAD AND 100 pF
Relative Luminous Intensity vs. Temperature
RELATIVE LUMINOUS INTENSITY
(NORMALIZED TO 1 AT 25°C)
3.5
3.0
HER HDSP-2112/2502
ORANGE HDSP-2110/2500
YELLOW HDSP-2111/2501
2.5
2.0
1.5
GREEN
1.0 HDSP-2113/2503
0.5
0
-55 -45 -35
-15
5
25
45
65
TA – AMBIENT TEMPERATURE – °C
85
2
5
3
13
Electrical Description
Pin Function
Description
RESET (RST, pin 1)
Initializes the display.
FLASH (FL, pin 2)
FL low indicates an access to the Flash RAM and is unaffected by the
state of address lines A3-A4.
ADDRESS INPUTS
(A0-A4, pins 3-6, 10)
Each location in memory has a distinct address. Address inputs (A 0 -A 2 )
select a specific location in the Character RAM, the Flash RAM or a
particular row in the UDC (User-Defined Character) RAM. A 3-A 4 are used
to select which section of memory is accessed. Table 1 shows the
logic levels needed to access each section of memory.
Table 1. Logic Levels to Access Memory
Section of Memory
FL A4 A3
A2 A1 A0
Flash RAM
0 X
X
Char. Address
UDC Address Register
1 0
0
Don’t Care
UDC RAM
1 0
1
Row Address
Control Word Register
1 1
0
Don’t Care
Character RAM
1 1
1
Character Address
CLOCK SELECT
(CLS, pin 11)
Used to select either an internal (CLS = 1) or external (CLS = 0) clock source.
CLOCK INPUT/OUTPUT
(CLK, pin 12)
Outputs the master clock (CLS = 1) or inputs a clock (CLS = 0) for slave displays.
WRITE (WR, pin 13)
Data is written into the display when the WR input is low and the CE input is low.
CHIP ENABLE (CE, pin 17)
Must be at a logic low to read or write data to the display and must go high between
each read and write cycle.
READ (RD, pin 18)
Data is read from the display when the RD input is low and the CE input is low.
DATA Bus (D0-D7,
pins 19, 20, 23-28)
Used to read from or write to the display.
GND (SUPPLY) (pin 15)
Analog ground for the LED drivers.
GND (LOGIC) (pin 16)
Digital ground for internal logic.
VDD (POWER) (pin 14)
Positive power supply input.
10
CLS
CLK
RST
RD
WR
D0-D7
A0-A2
A3
A4
FL
CE
OCS
A3
A4
FL
CE
A3
A4
FL
CE
UDC
ADDR
CLR1
RESET
A3
A4
FL
CE
INTENSITY
FLASH
BLINK
RESET
CLOCK
FLASH
TEST OK
CLR2
TIMING
AND
CONTROL
TEST OK
SELF TEST
SELF
TEST
IN
VISUAL
TEST
ROM
TEST
SELF
TEST
CLR
START
TIMING
ROW SET
CHAR
ADDR
EN
FLASH
RD
DATA
WR
FLASH
D0
RAM
A0-A2
RESET
CHAR ADDR
8x8
EN CHARACTER
RD
D0-D6
RAM
WR
D7
D0-D7
A0-A2
RESET
CHAR ADDR
Figure 1. HDSP-210X/-211X/-212X/-250X internal block diagram.
CONTROL WORD
REGISTER
EN
0
INTENSITY
RD
1
WR
2
FLASH
D0-D7
3
BLINK
4
RESET
SELF TEST
6
SELF TEST
7
RESULT
FL
CE
A3
A4
FL
CE
PRE SET
CLR
RD
WR
D0-D7
EN
UDC ADDR REGISTER
UDC RAM
ROW
SEL
SELF
TEST
DOT
DATA
ASCII
DECODER
D0-D6
EN
EN
RD
WR
DOT
D0-D4
A0-A2 DATA
UDC ADDR
ROW SET
EN
D0-D4
TIMING
DOT
DRIVERS
DOT
DATA
TIMING
ROW DRIVERS
8 5x7
LED
CHARACTERS
Display Internal Block Diagram
Figure 1 shows the internal block diagram of the HDSP210X/‑211X/-250X displays. The CMOS IC consists of an 8
byte Charac­ter RAM, an 8 bit Flash RAM, a 128 character
ASCII decoder, a 16 character UDC RAM, a UDC Address
Register, a Control Word Register, and refresh circuitry
necessary to synchronize the decoding and driving of
eight 5 x 7 dot matrix characters. The major user-accessible portions of the display are listed below:
Character RAM
This RAM stores either ASCII character data or a UDC RAM address.
Flash RAM
This is a 1 x 8 RAM which stores Flash data.
User-Defined Character RAM
(UDC RAM)
This RAM stores the dot pattern for custom characters.
User-Defined Character
Address Register
(UDC Address Register)
This register is used to provide the address to the UDC RAM when the user is
writing or reading a custom character.
Control Word Register
This register allows the user to adjust the display brightness, flash individual
characters, blink, self test, or clear the display.
Character RAM
Figure 2 shows the logic levels needed to access the
HDSP-210X/-211X/-250X Character RAM. During a
normal access, the CE = “0” and either RD = “0” or WR =
“0.” However, erro­neous data may be written into the
Character RAM if the address lines are unstable when CE
= “0” regardless of the logic levels of the RD or WR lines.
Address lines A0-A2 are used to select the location in the
Char­ac­ter RAM. Two types of data can be stored in each
Character RAM location: an ASCII code or a UDC RAM
address. Data bit D7 is used to differentiate between the
ASCII character and a UDC RAM address. D7 = 0 enables
the ASCII decoder and D7 = 1 enables the UDC RAM. D0D6 are used to input ASCII data and D0-D3 are used to
input a UDC address.
RST
CE
1
0
WR
0
0
1
1
RD
0
1
0
1
UNDEFINED
WRITE TO DISPLAY
READ FROM DISPLAY
UNDEFINED
CONTROL SIGNALS
FL
A4
A3
1
1
1
A2
A1
A0
000 = LEFT MOST
111 = RIGHT MOST
CHARACTER
ADDRESS
CHARACTER RAM ADDRESS
D7
D6
D5
0
D4
D3
D2
D1
D0
128 ASCII CODE
1
X
X
X
UDC CODE
CHARACTER RAM DATA FORMAT
DIG0
DIG1
DIG2
DIG3
DIG4
DIG5
DIG6
DIG7
000
001
010
011
100
101
110
111
SYMBOL IS ACCESSED IN LOCATION
SPECIFIED BY THE CHARACTER ADDRESS ABOVE
DISPLAY
0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE
Figure 2. Logic levels to access the character RAM.
11
UDC RAM and UDC Address Register
Figure 3 shows the logic levels needed to access the UDC
RAM and the UDC Address Register. The UDC Address
Register is eight bits wide. The lower four bits (D0-D3) are
used to select one of the 16 UDC locations. The upper
four bits (D4-D7) are not used. Once the UDC address has
been stored in the UDC Address Register, the UDC RAM
can be accessed.
To completely specify a 5 x 7 character, eight write cycles
are required. One cycle is used to store the UDC RAM
address in the UDC Address Register and seven cycles are
used to store dot data in the UDC RAM. Data is entered by
rows and one cycle is needed to access each row. Figure 4
shows the organization of a UDC character assuming the
symbol to be stored is an “F.” A0-A2 are used to select the
row to be accessed and D0-D4 are used to transmit the
row dot data. The upper three bits (D5-D7) are ignored.
D0 (least signif­i­cant bit) corresponds to the right most
column of the 5 x 7 matrix and D4 (most significant bit)
corresponds to the left most column of the 5 x 7 matrix.
Flash RAM
Figure 5 shows the logic levels needed to access the
Flash RAM. The Flash RAM has one bit associated with
each location of the Character RAM. The Flash input is
used to select the Flash RAM while address lines A3-A4
are ignored. Address lines A0-A2 are used to select the
loca­tion in the Flash RAM to store the attri­bute. D0 is used
to store or remove the flash attribute. D0 = “1” stores the
attribute and D0 = “0” removes the attribute.
When the attribute is enabled through bit 3 of the
Control Word and a “1” is stored in the Flash RAM, the
corresponding character will flash at approxi­mately 2
Hz. The actual rate is dependent on the clock fre­quency.
For an external clock the flash rate can be calculated by
dividing the clock frequency by 28,672.
RST
CE
1
0
WR
0
0
1
1
RD
0
1
0
1
UNDEFINED
WRITE TO DISPLAY
READ FROM DISPLAY
UNDEFINED
CONTROL SIGNALS
FL
A4
A3
A2
A1
A0
1
0
0
X
X
X
UDC ADDRESS REGISTER ADDRESS
D7
D6
D5
D4
X
X
X
X
D3
D2
D1
D0
UDC CODE
UDC ADDRESS REGISTER DATA FORMAT
RST
CE
1
0
WR
0
0
1
1
RD
0
1
0
1
UNDEFINED
WRITE TO DISPLAY
READ FROM DISPLAY
UNDEFINED
CONTROL SIGNALS
FL
A4
A3
1
0
1
A2
A1
A0
ROW SELECT
000 = ROW 1
110 = ROW 7
UDC RAM ADDRESS
D7
D6
D5
X
X
X
D4
D3
D2
D1
D0
DOT DATA
UDC RAM
DATA FORMAT
C
O
L
1
0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE
Figure 3. Logic levels to access a UDC character.
C C C
O O O
L L L
1 2 3
D 4 D 3 D2
1 1 1
1 0 0
1 0 0
1 1 1
1 0 0
1 0 0
1 0 0
IGNORED
C
O
L
4
D1
1
0
0
1
0
0
0
C
O
L
5
D0
1
0
0
0
0
0
0
ROW 1
ROW 2
ROW 3
ROW 4
ROW 5
ROW 6
ROW 7
UDC CHARACTER
• • • • •
•
•
• • • •
•
•
•
0 = LOGIC 0; 1 = LOGIC 1; * = ILLUMINATED LED
Figure 4. Data to load “”F’’ into the UDC RAM.
12
C
O
L
5
HEX CODE
1F
10
10
1D
10
10
10
Control Word Register
Figure 6 shows how to access the Control Word Register.
This 8-bit register performs five functions: Bright­ness
control, Flash RAM control, Blinking, Self Test, and Clear.
Each function is independent of the others; how­ever, all
bits are updated during each Control Word write cycle.
Brightness (Bits 0-2)
Bits 0-2 of the Control Word adjust the brightness of the
display. Bits 0-2 are interpreted as a three bit binary code
with code (000) corresponding to maximum brightness
and code (111) corresponding to a blanked display. In
addition to varying the display brightness, bits 0-2 also
vary the average value of IDD. IDD can be calcu­lated at any
bright­ness level by multiplying the percent brightness
level by the value of IDD at the 100% bright­ness level.
These values of IDD are shown in Table 2.
Flash Function (Bit 3)
Bit 3 determines whether the flashing character attribute
is on or off. When bit 3 is a“1,” the output of the Flash RAM
is checked. If the content of a loca­tion in the Flash RAM is
a “1,” the associated digit will flash at approximately 2 Hz.
For an external clock, the blink rate can be calculated by
driving the clock frequency by 28,672. If the flash enable
bit of the Control Word is a “0,” the content of the Flash
RAM is ignored. To use this function with multiple dis­play
systems, see the Display Reset section.
Blink Function (Bit 4)
Bit 4 of the Control Word is used to synchronize blinking
of all eight digits of the display. When this bit is a “1” all
eight digits of the display will blink at approx­i­mately 2
Hz. The actual rate is dependent on the clock fre­quency.
For an external clock, the blink rate can be calculated by
dividing the clock frequency by 28,672. This func­tion will
override the Flash function when it is active. To use this
function with multiple display systems, see the Display
Reset section.
RST
CE
1
0
WR
0
0
1
1
RD
0
1
0
1
UNDEFINED
WRITE TO DISPLAY
READ FROM DISPLAY
UNDEFINED
CONTROL SIGNALS
FL
A4
A3
0
X
X
A2
A1
A0
000 = LEFT MOST
111 = RIGHT MOST
CHARACTER
ADDRESS
FLASH RAM ADDRESS
D7
D6
D5
D4
D3
D2
D1
D0
X
X
X
X
X
X
X
0
1
REMOVE FLASH AT
SPECIFIED DIGIT LOCATION
STORE FLASH AT
SPECIFIED DIGIT LOCATION
FLASH RAM DATA FORMAT
0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE
Figure 5. Logic levels to access the flash RAM.
RST
CE
1
0
WR
0
0
1
1
RD
0
1
0
1
UNDEFINED
WRITE TO DISPLAY
READ FROM DISPLAY
UNDEFINED
CONTROL SIGNALS
FL
A4
A3
A2
A1
A0
1
1
0
X
X
X
CONTROL WORD ADDRESS
D7
D6
D5
D4
D3
D2
D1
D0
C
S
S
BL
F
B
B
B
0
0
0
0
0
1
0
1
1
0
1
0
1
1
1
1
0 DISABLE FLASH
1 ENABLE FLASH
0
1
0
1
0
1
0
1
0 DISABLE BLINKING
1 ENABLE BLINKING
0
1
X NORMAL OPERATION; X IS IGNORED
X START SELF TEST; RESULT GIVEN IN X
X = 0 FAILED X = 1 PASSED
0 NORMAL OPERATION
1 CLEAR FLASH AND CHARACTER RAMS
CONTROL WORD DATA FORMAT
0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE
Figure 6. Logic levels to access the control word register
Table 2. Current Requirements at Different Brightness Levels VDD = 5.0 V
%
Current at 25°C
Symbol
D2
D1
D0
Brightness
Typ.
IDD (V)
13
0
0
0
0
1
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
0
100
80
53
40
27
20
13
200
160
106
80
54
40
26
Units
mA
mA
mA
mA
mA
mA
mA
100%
80%
53% BRIGHTNESS
40% CONTROL
27% LEVELS
20%
13%
0%
Self Test Function (Bits 5, 6)
Bit 6 of the Control Word Regis­ter is used to initiate the
self test function. Results of the internal self test are
stored in bit 5 of the Control Word. Bit 5 is a read only bit
where bit 5 = “1” indicates a passed self test and bit 5 =
“0” indicates a failed self test.
Setting bit 6 to a logic 1 will start the self test function.
The built-in self test function of the IC consists of two
internal rou­tines which exercise major portions of the
IC and illumin­ate all of the LEDs. The first routine cycles
the ASCII decoder ROM through all states and performs
a check­sum on the output. If the checksum agrees
with the correct value, bit 5 is set to “1.” The second
rou­tine provides a visual test of the LEDs using the drive
circuitry. This is accomplished by writing checkered and
inverse checkered patterns to the display. Each pattern is
displayed for approxi­mately 2 seconds.
During the self test function the display must not be
accessed. The time needed to execute the self test
function is calculated by multiplying the clock period
by 262,144. For example, assume a clock frequency of
58 KHz, then the time to execute the self test function
frequency is equal to (262,144/58,000) = 4.5 second
duration.
At the end of the self test func­tion, the Character RAM
is loaded with blanks, the Control Word Register is set to
zeros except for bit 5, the Flash RAM is cleared, and the
UDC Address Register is set to all ones.
Clear Function (Bit 7)
Bit 7 of the Control Word will clear the Character RAM
and the Flash RAM. Setting bit 7 to a “1” will start the
clear func­tion. Three clock cycles (110 ms minimum using
the internal refresh clock) are required to complete the
clear function. The display must not be accessed while
the display is being cleared. When the clear function
has been com­pleted, bit 7 will be reset to a “0.” The ASCII
char­acter code for a space (20H) will be loaded into the
Character RAM to blank the display and the Flash RAM
will be loaded with “0”s. The UDC RAM, UDC Address
Register, and the re­mainder of the Control Word are
unaffected.
RST
CE
WR
RD
FL
0
1
X
X
X
A4 -A0 D7 -D0
X
X
0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE
NOTE:
IF RST, CE, AND WR ARE LOW, UNKNOWN
DATA MAY BE WRITTEN INTO THE DISPLAY.
Figure 7. Logic levels to reset the display.
14
Display Reset
Figure 7 shows the logic levels needed to Reset the
display. The display should be Reset on Power-up. The
external Reset clears the Character RAM, Flash RAM,
Control Word and resets the internal counters. After the
rising edge of the Reset signal, three clock cycles (110 µs
minimum using the internal refresh clock) are required
to complete the reset sequence. The display must not
be accessed while the display is being reset. The ASCII
Character code for a space (20H) will be loaded into
the Character RAM to blank the display. The Flash RAM
and Control Word Register are loaded with all “0”s. The
UDC RAM and UDC Address Regis­ter are unaffected. All
displays which operate with the same clock source must
be simul­­ta­ne­ously reset to synchronize the Flashing and
Blinking functions.
Mechanical and Elec­trical Considerations
The HDSP-210X/-211X/‑250X are 28 pin dual-in-line
packages with 26 external pins. The devices can be
stacked horizontally and verti­cally to create arrays of any
size. The HDSP-210X/-211X/-250X are designed to operate
continu­ously from -45°C to +85°C with a maxi­mum of 20
dots on per character at 5.25 V. Illuminating all thirty-five
dots at full bright­ness is not recommended.
The HDSP-210X/-211X/‑250X are assembled by die
attaching and wire bonding 280 LED chips and a CMOS
IC to a thermally conductive printed circuit board. A polycarbonate lens is placed over the PC board creating an air
gap over the LED wire bonds. A protective cap creates an
air gap over the CMOS IC. Backfill epoxy environment­ally
seals the display package. This package construction
makes the display highly tolerant to tem­per­ature cycling
and allows wave soldering.
The inputs to the IC are pro­tected against static discharge
and input current latchup. How­ever, for best results
standard CMOS handling precautions should be used.
Prior to use, the HDSP-210X/-211X/-250X should be
stored in antistatic tubes or in conductive material.
During assembly, a grounded conduc­tive work area
should be used, and assembly personnel should wear
conductive wrist straps. Lab coats made of synthetic
ma­terial should be avoided since they are prone to static
buildup. Input current latchup is caused when the CMOS
inputs are sub­jected to either a voltage below ground
(VIN < ground) or to a voltage higher than VDD (VIN >
VDD) and when a high current is forced into the input. To
prevent input current latchup and ESD damage, un­used
inputs should be con­nected either to ground or to VDD.
Volt­ages should not be applied to the inputs until VDD
has been applied to the display.
Thermal Considerations
The HDSP-210X/-211X/-212X/250X have been designed
to provide a low ther­mal resistance path for the CMOS
IC to the 26 package pins. Heat is typically conducted
through the traces of the printed circuit board to free
air. For most applications no addi­tional heatsinking is
required.
Measurements were made on a 32 character display
string to determine the thermal resis­tance of the display
assembly. Several display boards were con­structed using
0.062 in. thick printed circuit material, and one ounce
copper 0.020 in. traces. Some of the device pins were
connected to a heatsink formed by etching a copper
area on the printed circuit board surround­ing the display.
A maximally metallized printed circuit board was also
evaluated. The junc­tion tem­per­ature was measured for
displays soldered directly to these PC boards, displays
installed in sockets, and finally displays installed in
sockets with a filter over the display to restrict air­flow. The
results of these ther­mal resistance measure­ments, RqJ-A
are shown in Table 3 and include the effects of RqJ-C.
Ground Connections
Two ground pins are provided to keep the internal IC
logic ground clean. The designer can, when necessary,
route the ana­log ground for the LED drivers separately
from the logic ground until an appropriate ground
plane is available. On long inter­­con­nec­tions between
the display and the host system, the designer can keep
voltage drops on the analog ground from affect­ing the
display logic levels by isolating the two grounds.
Soldering and Post Solder
Cleaning Instructions for the
HDSP-210X/-211X/‑250X
The HDSP-210X/-211X/-250X may be hand soldered or
wave soldered with SN63 solder. When hand soldering,
it is recom­mended that an elec­tronic­ally tempera­ture
con­trolled and securely grounded soldering iron be used.
For best results, the iron tip temperature should be set at
315°C (600°F). For wave solder­ing, a rosin-based RMA flux
can be used. The solder wave tem­per­a­ture should be set
at 245°C ± 5°C (473°F ± 9°F), and the dwell in the wave
should be set between 11 /2 to 3 seconds for optimum
soldering. The preheat tempera­ture should not exceed
105°C (221°F) as measured on the solder side of the PC
board.
For addi­tional information on solder­ing and post solder
clean­ing, see Application Note 1027, Soldering LED Components.
Contrast Enhancement
The objective of contrast enhance­ment is to provide
good readability in a variety of ambient lighting conditions. For informa­tion on contrast enhancement see
Appli­­ca­tion Note 1015, Contrast Enhance­ment Techniques
for LED Displays.
The logic ground should be connected to the same
ground poten­tial as the logic interface cir­cuitry.
The analog ground and the logic ground should be
connected at a common ground which can withstand
the cur­rent introduced by the switch­ing LED drivers.
When separate ground connec­tions are used, the analog
ground can vary from -0.3 V to +0.3 V with re­spect to the
logic ground. Volt­age below -0.3 V can cause all dots to
be on. Voltage above +0.3 V can cause dimming and dot
mismatch.
Table 3. Thermal Resistance, qJA, Using Various Amounts
of Heatsinking Material
Heatsinking
Metal
W/Sockets
W/O Sockets
per Device
W/O Filter
W/O Filter
sq. in.
(Avg.)
(Avg.)
W/Sockets
W/Filter
(Avg.)
Units
0
31
30
35
°C/W
1
31
28
33
°C/W
3
30
26
33
°C/W
Max. Metal
29
25
32
°C/W
4 Board Avg
30
27
33
°C/W
Intensity Bin Limits for HDSP-2107
Intensity Range (mcd)
Bin
Min.
Max.
Color Bin Limits
Color
Bin
Color Range (nm)
Min.
Max.
I
5.12
9.01
Yellow
3
581.5
585.0
J
7.68
13.52
4
584.0
587.5
K
11.52
20.28
5
586.5
590.0
L
17.27
30.42
6
589.0
592.5
M
25.39
45.63
7
591.5
595.0
1
576.0
580.0
2
573.0
577.0
3
570.0
574.0
4
567.0
571.5
Note:
Test conditions as specified in Optical Characteristic table.
Intensity Bin Limits for HDSP-211x
and HDSP-250x (Except HDSP-2504)
Intensity Range (mcd)
Bin
Min.
Max.
G
2.50
4.00
H
3.41
6.01
I
5.12
9.01
J
7.68
13.52
K
11.52
20.28
Green
Note:
Test conditions as specified in Optical Characteristic table.
Note:
Test conditions as specified in Optical Characteristic table.
Intensity Bin Limit for HDSP-2504
Intensity Range (mcd)
Bin
Min.
Max
J
7.68
13.52
K
11.52
20.28
L
17.27
30.42
M
25.91
45.63
Note:
Test conditions as specified in Optical Characteristic table.
For product information and a complete list of distributors, please go to our website:
www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies Limited in the United States and other countries.
Data subject to change. Copyright © 2005-2008 Avago Technologies Limited. All rights reserved. Obsoletes 5989-3183EN
AV02-0629EN - May 9, 2008
Similar pages