TI LP38502SDE-ADJ/NOPB Lp38500/2-adj, lp38500a/2a-adj 1.5a flexcap low dropout linear regulator for 2.7v to 5.5v input Datasheet

LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
LP38500/2-ADJ, LP38500A/2A-ADJ 1.5A FlexCap Low Dropout Linear Regulator for 2.7V to
5.5V Inputs
Check for Samples: LP38500-ADJ, LP38502-ADJ
FEATURES
DESCRIPTION
•
TI's FlexCap LDO's feature unique compensation that
allows the use of any type of output capacitor with no
limits on minimum or maximum ESR. The LP38500/2
series of low-dropout linear regulators operates from
a +2.7V to +5.5V input supply. These ultra low
dropout linear regulators respond very quickly to step
changes in load, which makes them suitable for low
voltage microprocessor applications. Developed on a
CMOS process, (utilizing a PMOS pass transistor),
the LP38500/2 has low quiescent current that
changes little with load current.
1
2
•
•
•
•
•
•
•
•
•
•
•
FlexCap: Stable with Ceramic, Tantalum, or
Aluminum Capacitors
Stable with 10 µF Input/output Capacitor
Adjustable Output Voltage from 0.6V to 5V
Low Ground Pin Current
25 nA Quiescent Current in Shutdown Mode
Ensured Output Current of 1.5A
Available in DDPAK/TO-263, PFM, and WSON-8
Packages
Ensured VADJ Accuracy of ±1.5% @ 25°C (A
Grade)
Ensured Accuracy of ±3.5% @ 25°C (STD)
Over-Temperature and Over-Current
Protection
−40°C to +125°C Operating TJ Range
Enable Pin (LP38502)
APPLICATIONS
•
•
•
•
Ground Pin Current: Typically 2 mA at 1.5A load
current.
Disable Mode: Typically 25 nA quiescent current
when the Enable pin is pulled low.
Simplified Compensation: Stable with any type of
output capacitor, regardless of ESR.
Precision Output: "A" grade versions available with
1.5% VADJ tolerance (25°C) and 3% over line, load
and temperature.
ASIC Power Supplies In:
–
Printers, Graphics Cards, DVD Players
–
Set Top Boxes, Copiers, Routers
DSP and FPGA Power Supplies
SMPS Regulator
Conversion from 3.3V or 5V Rail
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2007–2013, Texas Instruments Incorporated
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
Typical Application Circuit
Connection Diagrams for DDPAK/TO-263 Package
Figure 1. 5-Pin DDPAK/TO-263, Top View
(LP38500TS-ADJ)
See KTT0005B Package
Figure 2. 5-Pin DDPAK/TO-263, Top View
(LP38502TS-ADJ)
See KTT0005B Package
Connection Diagrams for PFM Package
Figure 3. 5-Pin PFM, Top View (LP38500TJ-ADJ,
LP38500ATJ-ADJ)
See NDQ0005A Package
2
Submit Documentation Feedback
Figure 4. 5-Pin PFM, Top View (LP38502TJ-ADJ,
LP38502ATJ-ADJ)
See NDQ0005A Package
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
PIN DESCRIPTIONS FOR DDPAK/TO-263 and PFM PACKAGES
Pin #
Designation
Function
EN
Enable (LP38502 only). Pull high to enable the output, low to disable the output. This pin has
no internal bias and must be either tied to the input voltage, or actively driven.
N/C
In the LP38500, this pin has no internal connections. It can be left floating or used for trace
routing.
1
2
IN
3
GND
Input Supply
Ground
4
OUT
Regulated Output Voltage
5
ADJ
Sets output voltage
DAP
DAP
The DAP is used to remove heat from the device by conducting it to the copper clad area on
the PCB which acts as the heatsink. The DAP is electrically connected to the backside of the
die. The DAP must be connected to ground potential, but can not be used as the only ground
connection.
Connection Diagrams for WSON Package
Figure 5. 8-Pin WSON, Top View (LP38500SD-ADJ,
LP38500ASD-ADJ)
See NGS0008C Package
Figure 6. 8-Pin WSON, Top View (LP38502SD-ADJ,
LP38502ASD-ADJ)
See NGS0008C Package
PIN DESCRIPTIONS FOR WSON PACKAGE
Pin #
Designation
1
GND
Function
Ground
IN
Input Supply (LP38500 only). Input Supply pins share current and must be connected together
on the PC Board.
EN
Enable (LP38502 only). Pull high to enable the output, low to disable the output. This pin has
no internal bias and must be either tied to the input voltage, or actively driven.
3, 4
IN
Input Supply. Input Supply pins share current and must be connected together on the PC
Board.
5, 6, 7
OUT
Regulated Output Voltage. Output pins share current and must be connected together on the
PC Board.
8
ADJ
Sets output voltage
DAP
The DAP is used to remove heat from the device by conducting it to a copper clad area on the
PCB which acts as a heatsink. The DAP is electrically connected to the backside of the die. The
DAP must be connected to ground potential, but can not be used as the only ground
connection.
2
DAP
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
Submit Documentation Feedback
3
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
Absolute Maximum Ratings (1) (2)
−65°C to +150°C
Storage Temperature Range
Lead Temperature (Soldering, 5 sec.)
260°C
ESD Rating (3)
±2 kV
Power Dissipation (4)
Internally Limited
Input Pin Voltage (Survival)
−0.3V to +6.0V
Enable Pin Voltage (Survival)
−0.3V to +6.0V
Output Pin Voltage (Survival)
−0.3V to +6.0V
IOUT (Survival)
(1)
(2)
(3)
(4)
Internally Limited
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions,
see the Electrical Characteristics.
If Military/Aerospace specified devices are required, please contact the Texas Instruments Office/ Distributors for availability and
specifications.
The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin.
Operating junction temperature must be evaluated, and derated as needed, based on ambient temperature (TA), power dissipation (PD),
maximum allowable operating junction temperature (TJ(MAX)), and package thermal resistance (θJA). See Application Information.
Operating Ratings (1)
Input Supply Voltage
2.7V to 5.5V
Enable Input Voltage
0.0V to 5.5V
Output Current (DC)
Junction Temperature
0 to 1.5A
(2)
−40°C to +125°C
VOUT
(1)
(2)
0.6V to 5V
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions,
see the Electrical Characteristics.
Operating junction temperature must be evaluated, and derated as needed, based on ambient temperature (TA), power dissipation (PD),
maximum allowable operating junction temperature (TJ(MAX)), and package thermal resistance (θJA). See Application Information.
Electrical Characteristics
LP38500/2–ADJ
Unless otherwise specified: VIN = 3.3V, IOUT = 10 mA, CIN = 10 µF, COUT = 10 µF, VEN = VIN, VOUT = 1.8V. Limits in standard
type are for TJ = 25°C only; limits in boldface type apply over the junction temperature (TJ) range of -40°C to +125°C.
Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most
likely parametric norm at TJ = 25°C, and are provided for reference purposes only.
Symbol
Typ
Max
Units
VADJ
Adjust Pin Voltage
(1)
2.7V ≤ VIN ≤ 5.5V
10 mA ≤ IOUT ≤ 1.5A
0.584
0.575
0.605
0.626
0.635
V
VADJ
Adjust Pin Voltage (1)
"A" GRADE
2.7V ≤ VIN ≤ 5.5V
10 mA ≤ IOUT ≤ 1.5A
0.596
0.587
0.605
0.614
0.623
V
IADJ
Adjust Pin Bias Current
2.7V ≤ VIN ≤ 5.5V
50
750
nA
220
275
375
Conditions
Min
mV
Dropout Voltage (2)
IOUT = 1.5A
ΔVOUT/ΔVIN
Output Voltage Line
Regulation (1) (3)
2.7V ≤ VIN ≤ 5.5V
—
0.04
0.05
—
%/V
ΔVOUT/ΔIOUT
Output Voltage Load
Regulation (1) (4)
10 mA ≤ IOUT ≤ 1.5A
—
0.18
0.33
—
%/A
Ground Pin Current In Normal
Operation Mode
10 mA ≤ IOUT ≤ 1.5A
—
2
3.5
4.5
mA
VDO
IGND
(1)
(2)
(3)
(4)
4
Parameter
The line and load regulation specification contains only the typical number. However, the limits for line and load regulation are included
in the adjust voltage tolerance specification.
Dropout voltage is defined as the minimum input to output differential voltage at which the output drops 2% below the nominal value. For
any output voltage less than 2.5V, the minimum VIN operating voltage is the limiting factor.
Output voltage line regulation is defined as the change in output voltage from the nominal value due to change in the voltage at the
input.
Output voltage load regulation is defined as the change in output voltage from the nominal value due to change in the load current.
Submit Documentation Feedback
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
Electrical Characteristics
LP38500/2–ADJ (continued)
Unless otherwise specified: VIN = 3.3V, IOUT = 10 mA, CIN = 10 µF, COUT = 10 µF, VEN = VIN, VOUT = 1.8V. Limits in standard
type are for TJ = 25°C only; limits in boldface type apply over the junction temperature (TJ) range of -40°C to +125°C.
Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most
likely parametric norm at TJ = 25°C, and are provided for reference purposes only.
Symbol
Parameter
Conditions
Min
Typ
Max
Units
—
0.025
0.125
15
µA
IDISABLED
Ground Pin Current
VEN < VIL(EN)
IOUT(PK)
Peak Output Current
VOUT ≥ VOUT(NOM) - 5%
3.6
A
ISC
Short Circuit Current
VOUT = 0V
2
3.7
A
Enable Input (LP38502 Only)
VIH(EN)
Enable Logic High
VOUT = ON
1.4
—
—
VIL(EN)
Enable Logic Low
VOUT = OFF
—
—
0.65
Turn-off delay
Time from VEN < VIL(EN) to VOUT =
OFF
ILOAD = 1.5A
—
25
—
td(on)
Turn-on delay
Time from VEN >VIH(EN) to VOUT =
ON
ILOAD = 1.5A
—
IIH(EN)
Enable Pin High Current
VEN = VIN
IIL(EN)
Enable Pin Low Current
VEN = 0V
td(off)
V
µs
25
—
—
1
—
—
0.1
—
VIN = 3.0V, IOUT = 1.5A
f = 120Hz
—
58
—
VIN = 3.0V, IOUT = 1.5A
f = 1 kHz
—
56
—
Output Noise Density
f = 120Hz, COUT = 10 µF CER
—
1.0
—
µV/√Hz
Output Noise Voltage
BW = 100Hz – 100kHz
COUT = 10 µF CER
—
100
—
µV (rms)
Thermal Shutdown
TJ rising
—
170
—
Thermal Shutdown Hysteresis
TJ falling from TSD
—
10
—
Thermal Resistance
Junction to Ambient
DDPAK/TO-263, PFM (5)
1 sq. in. copper
—
37
—
Thermal Resistance
Junction to Ambient
WSON (6)
—
80
—
Thermal Resistance
Junction to Case
DDPAK/TO-263, PFM
—
5
—
WSON
—
16
—
nA
AC Parameters
PSRR
ρn(l/f)
en
Ripple Rejection
dB
Thermal Characteristics
TSD
ΔTSD
θJ-A
θJ-C
(5)
(6)
°C
°C/W
°C/W
The value of θJA for the DDPAK/TO-263 package and PFM package can range from approximately 30 to 60°C/W depending on the
amount of PCB copper dedicated to heat transfer (See Application Information).
θJA for the WSON package was measured using the LP38502SD-ADJ evaluation board (See Application Information).
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
Submit Documentation Feedback
5
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
Typical Performance Characteristics
Unless otherwise specified: TJ = 25°C, VIN = 2.7V, VEN = VIN, CIN = 10 µF, COUT = 10 µF, IOUT = 10 mA, VOUT = 1.8V
6
Noise Density
Noise Density
Figure 7.
Figure 8.
IGND
vs
Load Current
IGND(OFF)
vs
Temperature
Figure 9.
Figure 10.
VADJ
vs
Temperature
Dropout Voltage
vs
Load Current
Figure 11.
Figure 12.
Submit Documentation Feedback
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
Typical Performance Characteristics (continued)
Unless otherwise specified: TJ = 25°C, VIN = 2.7V, VEN = VIN, CIN = 10 µF, COUT = 10 µF, IOUT = 10 mA, VOUT = 1.8V
VEN
vs
Temperature
Turn-on Characteristics
Figure 13.
Figure 14.
Turn-on Time
Turn-on Time
Figure 15.
Figure 16.
PSRR
Figure 17.
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
Submit Documentation Feedback
7
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
Block Diagrams (DDPAK/TO-263, PFM)
Figure 18. LP38500-ADJ DDPAK/TO-263 Block Diagram
Figure 19. LP38502-ADJ DDPAK/TO-263 Block Diagram
Block Diagrams (WSON)
Figure 20. LP38500-ADJ WSON Block Diagram
Figure 21. LP38502-ADJ WSON Block Diagram
8
Submit Documentation Feedback
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
APPLICATION INFORMATION
EXTERNAL CAPACITORS
The LP3850X requires that at least 10 µF (±20%) capacitors be used at the input and output pins located within
one cm of the IC. Larger capacitors may be used without limit on size for both CIN and COUT. Capacitor
tolerances such as temperature variation and voltage loading effects must be considered when selecting
capacitors to ensure that they will provide the minimum required amount of capacitance under all operating
conditions for the application.
In general, ceramic capacitors are best for noise bypassing and transient response because of their ultra low
ESR. It must be noted that if ceramics are used, only the types with X5R or X7R dielectric ratings should be used
(never Z5U or Y5F). Capacitors which have the Z5U or Y5F characteristics will see a drop in capacitance of as
much as 50% if their temperature increases from 25°C to 85°C. In addition, the capacitance drops significantly
with applied voltage: a typical Z5U or Y5F capacitor can lose as much as 60% of it’s rated capacitance if only
half of the rated voltage is applied to it. For these reasons, only X5R and X7R ceramics should be used.
INPUT CAPACITOR
All linear regulators can be affected by the source impedance of the voltage which is connected to the input. If
the source impedance is too high, the reactive component of the source may affect the control loop’s phase
margin. To ensure proper loop operation, the ESR of the capacitor used for CIN must not exceed 0.5
Ohms. Any good quality ceramic capacitor will meet this requirement, as well as many good quality tantalums.
Aluminum electrolytic capacitors may also work, but can possibly have an ESR which increases significantly at
cold temperatures. If the ESR of the input capacitor may exceed 0.5 Ohms, it is recommended that a 2.2 µF
ceramic capacitor be used in parallel, as this will assure stable loop operation.
OUTPUT CAPACITOR
Any type of capacitor may be used for COUT, with no limitations on minimum or maximum ESR, as long as the
minimum amount of capacitance is present. The amount of capacitance can be increased without limit.
Increasing the size of COUT typically will give improved load transient response.
SETTING THE OUTPUT VOLTAGE
The output voltage of the LP38500/2-ADJ can be set to any value between 0.6V and 5V using two external
resistors shown as R1 and R2 in Figure 22.
Figure 22.
The value of R2 should always be less than or equal to 10 kΩ for good loop compensation. R1 can be selected
for a given VOUT using the following formula:
VOUT = VADJ (1 + R1/R2) + IADJ (R1)
where
•
•
VADJ is the adjust pin voltage
IADJ is the bias current flowing into the adjust pin
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
(1)
Submit Documentation Feedback
9
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
STABILITY AND PHASE MARGIN
Any regulator which operates using a feedback loop must be compensated in such a way as to ensure adequate
phase margin, which is defined as the difference between the phase shift and -180 degrees at the frequency
where the loop gain crosses unity (0 dB). For most LDO regulators, the ESR of the output capacitor is required to
create a zero to add enough phase lead to ensure stable operation. The LP38500/2-ADJ has a unique internal
compensation circuit which maintains phase margin regardless of the ESR of the output capacitor, so any type of
capacitor may be used.
Figure 23 shows the gain/phase plot of the LP38500/2-ADJ with an output of 1.2V, 10 µF ceramic output
capacitor, delivering 1.5A of load current. It can be seen that the unity-gain crossover occurs at 150 kHz, and the
phase margin is about 40° (which is very stable).
Figure 23. Gain-Bandwidth Plot for 1.5A Load
Figure 24 shows the gain and phase with no external load. In this case, the only load is provided by the gain
setting resistors (about 12 kΩ total in this test). It is immediately obvious that the unity-gain frequency is
significantly lower (dropping to about 500 Hz), at which point the phase margin is 125°.
Figure 24. Gain-Bandwidth Plot for No Load
The reduction in unity-gain bandwidth as load current is reduced is normal for any LDO regulator using a P-FET
or PNP pass transistor, because they have a pole in the loop gain function given by:
(2)
This illustrates how the pole goes to the highest frequency when RL is minimum value (maximum load current).
In general, LDO’s have maximum bandwidth (and lowest phase margin) at full load current. In the case of the
LP38500/2-ADJ, it can be seen that it has good phase margin even when using ceramic capacitors with ESR
values of only a few milli Ohms.
10
Submit Documentation Feedback
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
LOAD TRANSIENT RESPONSE
Load transient response is defined as the change in regulated output voltage which occurs as a result of a
change in load current. Many applications have loads which vary, and the control loop of the voltage regulator
must adjust the current in the pass FET transistor in response to load current changes. For this reason,
regulators with wider bandwidths often have better transient response.
The LP38500/2-ADJ employs an internal feedforward design which makes the load transient response much
faster than would be predicted simply by loop speed: this feedforward means any voltage changes appearing on
the output are coupled through to the high-speed driver used to control the gate of the pass FET along a signal
path using very fast FET devices. Because of this, the pass transistor’s current can change very quickly.
Figure 24 shows the output voltage load transient which occurs on a 1.8V output when the load changes from
0.1A to 1.5A at an average slew rate of 0.5A/µs. As shown, the peak output voltage change from nominal is
about 40 mV, which is about 2.2%.
Figure 25. Load Transient Response
In cases where extremely fast load changes occur, the output capacitance may have to be increased. When
selecting capacitors, it must be understood that the better performing ones usually cost the most. For fast
changing loads, the internal parasitics of ESR (equivalent series resistance) and ESL (equivalent series
inductance) degrade the capacitor’s ability to source current quickly to the load. The best capacitor types for
transient performance are (in order):
1. Multilayer Ceramic: with the lowest values of ESR and ESL, they can have ESR values in the range of a few
milli Ohms. Disadvantage: capacitance values above about 22 µF significantly increase in cost.
2. Low-ESR Aluminum Electrolytics: these are aluminum types (like OSCON) with a special electrolyte which
provides extremely low ESR values, and are the closest to ceramic performance while still providing large
amounts of capacitance. These are cheaper (by capacitance) than ceramic.
3. Solid tantalum: can provide several hundred µF of capacitance, transient performance is slightly worse than
OSCON type capacitors, cheaper than ceramic in large values.
4. General purpose aluminum electrolytics: cheap and provide a lot of capacitance, but give the worst
performance.
In general, managing load transients is done by paralleling ceramic capacitance with a larger bulk capacitance.
In this way, the ceramic can source current during the rapidly changing edge and the bulk capacitor can support
the load current after the first initial spike in current.
PRINTED CIRCUIT BOARD LAYOUT
Good layout practices will minimize voltage error and prevent instability which can result from ground loops. The
input and output capacitors should be directly connected to the IC pins with short traces that have no other
current flowing in them (Kelvin connect).
The best way to do this is to place the capacitors very near the IC and make connections directly to the IC pins
via short traces on the top layer of the PCB. The regulator’s ground pin should be connected through vias to the
internal or backside ground plane so that the regulator has a single point ground.
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
Submit Documentation Feedback
11
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
The external resistors which set the output voltage must also be located very near the IC with all connections
directly tied via short traces to the pins of the IC (Kelvin connect). Do not connect the resistive divider to the load
point or DC error will be induced.
RFI/EMI SUSCEPTIBILITY
RFI (Radio Frequency Interference) and EMI (Electro-Magnetic Interference) can degrade any integrated circuit's
performance because of the small dimensions of the geometries inside the device. In applications where circuit
sources are present which generate signals with significant high frequency energy content (> 1 MHz), care must
be taken to ensure that this does not affect the IC regulator.
If RFI/EMI noise is present on the input side of the regulator (such as applications where the input source comes
from the output of a switching regulator), good ceramic bypass capacitors must be used at the input pin of the IC
to reduce the amount of EMI conducted into the IC.
If the LP38500/2-ADJ output is connected to a load which switches at high speed (such as a clock), the highfrequency current pulses required by the load must be supplied by the capacitors on the IC output. Since the
bandwidth of the regulator loop is less than 300 kHz, the control circuitry cannot respond to load changes above
that frequency. This means the effective output impedance of the IC at frequencies above 300 kHz is determined
only by the output capacitor(s). Ceramic capacitors provide the best performance in this type of application.
In applications where the load is switching at high speed, the output of the IC may need RF isolation from the
load. In such cases, it is recommended that some inductance be placed between the output capacitor and the
load, and good RF bypass capacitors be placed directly across the load. PCB layout is also critical in high noise
environments, since RFI/EMI is easily radiated directly into PC traces. Noisy circuitry should be isolated from
"clean" circuits where possible, and grounded through a separate path. At MHz frequencies, ground planes begin
to look inductive and RFI/EMI can cause ground bounce across the ground plane. In multi-layer PC Board
applications, care should be taken in layout so that noisy power and ground planes do not radiate directly into
adjacent layers which carry analog power and ground.
OUTPUT NOISE
Noise is specified in two ways:
Spot Noise or Output noise density is the RMS sum of all noise sources, measured at the regulator output, at
a specific frequency (measured with a 1Hz bandwidth). This type of noise is usually plotted on a curve as a
function of frequency.
Total output noise voltage or Broadband noise is the RMS sum of spot noise over a specified bandwidth,
usually several decades of frequencies. Attention should be paid to the units of measurement.
Spot noise is measured in units µV/√Hz or nV/√Hz and total output noise is measured in µV(rms). The primary
source of noise in low-dropout regulators is the internal reference. In CMOS regulators, noise has a low
frequency component and a high frequency component, which depend strongly on the silicon area and quiescent
current.
Noise can generally be reduced in two ways: increase the transistor area or increase the reference current.
However, enlarging the transisitors will increase die size, and increasing the reference current means higher total
supply current (ground pin current).
SHORT-CIRCUIT PROTECTION
The LP38500/2-ADJ contains internal current limiting which will reduce output current to a safe value if the output
is overloaded or shorted. Depending upon the value of VIN, thermal limiting may also become active as the
average power dissipated causes the die temperature to increase to the limit value (about 170°C). The hysteresis
of the thermal shutdown circuitry can result in a “cyclic” behavior on the output as the die temperature heats and
cools.
ENABLE OPERATION (LP38502-ADJ Only)
The Enable pin (EN) must be actively terminated by either a 10 kΩ pull-up resistor to VIN, or a driver which
actively pulls high and low (such as a CMOS rail to rail comparator). If active drive is used, the pull-up resistor is
not required. This pin must be tied to VIN if not used (it must not be left floating).
12
Submit Documentation Feedback
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
DROPOUT VOLTAGE
The dropout voltage of a regulator is defined as the input-to-output differential required by the regulator to keep
the output voltage within 2% of the nominal value. For CMOS LDOs, the dropout voltage is the product of the
load current and the RDS(on) of the internal MOSFET pass element.
Since the output voltage is beginning to “drop out” of regulation when it drops by 2%, electrical performance of
the device will be reduced compared to the values listed in the Electrical Characteristics table for some
parameters (line and load regulation and PSRR would be affected).
REVERSE CURRENT PATH
The internal MOSFET pass element in the LP38500/2-ADJ has an inherent parasitic diode. During normal
operation, the input voltage is higher than the output voltage and the parasitic diode is reverse biased. However,
if the output is pulled above the input in an application, then current flows from the output to the input as the
parasitic diode gets forward biased. The output can be pulled above the input as long as the current in the
parasitic diode is limited to 200 mA continuous and 1A peak. The regulator output pin should not be taken below
ground potential. If the LP38500/2-ADJ is used in a dual-supply system where the regulator load is returned to a
negative supply, the output must be diode-clamped to ground.
POWER DISSIPATION/HEATSINKING
The maximum power dissipation (PD(MAX)) of the LP38500/2-ADJ is limited by the maximum junction temperature
of 125°C, along with the maximum ambient temperature (TA(MAX)) of the application, and the thermal resistance
(θJA) of the package. Under all possible conditions, the junction temperature (TJ) must be within the range
specified in the Operating Ratings. The total power dissipation of the device is given by:
PD = ((VIN − VOUT) x IOUT) + (VIN x IGND)
where
•
IGND is the operating ground current of the device (specified under Electrical Characteristics)
(3)
The maximum allowable junction temperature rise (ΔTJ) depends on the maximum expected ambient
temperature (TA(MAX)) of the application, and the maximum allowable junction temperature (TJ(MAX)):
ΔTJ = TJ(MAX)− TA(MAX)
(4)
The maximum allowable value for junction to ambient Thermal Resistance, θJA, can be calculated using the
formula:
θJA = ΔTJ / PD(MAX)
(5)
The LP38500/2-ADJ is available in the DDPAK/TO-263 and WSON-8 packages. The thermal resistance depends
on the amount of copper area allocated to heat transfer.
HEATSINKING DDPAK/TO-263 and PFM PACKAGES
The DDPAK/TO-263 package and PFM package use the copper plane on the PCB as a heatsink. The DAP of
the package is soldered to the copper plane for heat sinking. Figure 26 shows a typical curve for the θJA of the
DDPAK/TO-263 package for different copper area sizes (the thermal performance of both DDPAK/TO-263 and
PFM are the same). The tests were done using a PCB with 1 ounce copper on top side only, with copper
patterns which were square in shape.
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
Submit Documentation Feedback
13
LP38500-ADJ, LP38502-ADJ
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
www.ti.com
Figure 26. θJA vs Copper Area for DDPAK/TO-263 Package
As shown in the figure, increasing the copper area beyond 1.5 square inch produces very little improvement.
HEATSINKING WSON PACKAGE
The junction-to-ambient thermal resistance for the WSON-8 package is dependent on how much PCB copper is
present to conduct heat away from the device. The LP38502SD-ADJ evaluation board (980600046-100) was
tested and gave a result of about 80°C/W with a power dissipation of 1W and no external airflow. This evaluation
board is a two layer board using two ounce copper, and the copper area on topside for heatsinking is
approximately two square inches. Multiple vias under the DAP also thermally connect to the backside layer which
has about three square inches of copper dedicated to heatsinking.
Finite modeling of the LP38502SD-ADJ with a four layer board (JEDEC JESD51-7 and JESD51-5) with one
thermal via directly under the DAP to the first copper plane predicts a θJA of 72°C/W.
With four thermal vias directly under the DAP to the first copper plane, the modeling predicts a θJA of 50°C/W.
Adding a dog-bone copper area with four additional thermal vias in the dog-bone area to the first copper plane
can improve θJA to 45C°C/W.
See Application Note AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Packages
(SNVA183) for additional thermal considerations for printed circuit board layouts.
14
Submit Documentation Feedback
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
LP38500-ADJ, LP38502-ADJ
www.ti.com
SNVS539F – NOVEMBER 2007 – REVISED APRIL 2013
REVISION HISTORY
Changes from Revision E (April 2013) to Revision F
•
Page
Changed layout of National Data Sheet to TI format .......................................................................................................... 14
Copyright © 2007–2013, Texas Instruments Incorporated
Product Folder Links: LP38500-ADJ LP38502-ADJ
Submit Documentation Feedback
15
PACKAGE OPTION ADDENDUM
www.ti.com
21-May-2013
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
(2)
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
LP38500ASD-ADJ/NOPB
ACTIVE
WSON
NGS
8
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
LKUA
LP38500ASDX-ADJ/NOPB
ACTIVE
WSON
NGS
8
4500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
LKUA
LP38500ATJ-ADJ/NOPB
ACTIVE
TO-263
NDQ
5
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
LP38500
ATJ-ADJ
LP38500SD-ADJ/NOPB
ACTIVE
WSON
NGS
8
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
LP38500SDE-ADJ/NOPB
ACTIVE
WSON
NGS
8
250
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
LP38500SDX-ADJ/NOPB
ACTIVE
WSON
NGS
8
4500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LKUB
LP38500TJ-ADJ/NOPB
ACTIVE
TO-263
NDQ
5
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LP38500
TJ-ADJ
LP38500TS-ADJ/NOPB
ACTIVE
DDPAK/
TO-263
KTT
5
45
Pb-Free (RoHS
Exempt)
CU SN
Level-3-245C-168 HR
-40 to 125
LP38500
TS-ADJ
LP38500TSX-ADJ/NOPB
ACTIVE
DDPAK/
TO-263
KTT
5
500
Pb-Free (RoHS
Exempt)
CU SN
Level-3-245C-168 HR
-40 to 125
LP38500
TS-ADJ
LP38502ASD-ADJ/NOPB
ACTIVE
WSON
NGS
8
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LKVA
LP38502ASDX-ADJ/NOPB
ACTIVE
WSON
NGS
8
4500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LKVA
LP38502ATJ-ADJ/NOPB
ACTIVE
TO-263
NDQ
5
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LP38502A
TJ-ADJ
LP38502SD-ADJ/NOPB
ACTIVE
WSON
NGS
8
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LKVB
LP38502SDE-ADJ/NOPB
ACTIVE
WSON
NGS
8
250
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
LP38502SDX-ADJ/NOPB
ACTIVE
WSON
NGS
8
4500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LKVB
LP38502TJ-ADJ/NOPB
ACTIVE
TO-263
NDQ
5
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LP38502
TJ-ADJ
LP38502TS-ADJ/NOPB
ACTIVE
DDPAK/
TO-263
KTT
5
45
Pb-Free (RoHS
Exempt)
CU SN
Level-3-245C-168 HR
-40 to 125
LP38502
TS-ADJ
Addendum-Page 1
-40 to 125
LKUB
LKUB
LKVB
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
Orderable Device
21-May-2013
Status
(1)
LP38502TSX-ADJ/NOPB
ACTIVE
Package Type Package Pins Package
Drawing
Qty
DDPAK/
TO-263
KTT
5
500
Eco Plan
Lead/Ball Finish
(2)
Pb-Free (RoHS
Exempt)
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
CU SN
Level-3-245C-168 HR
(4/5)
-40 to 125
LP38502
TS-ADJ
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
Samples
PACKAGE MATERIALS INFORMATION
www.ti.com
29-May-2013
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
LP38500ASD-ADJ/NOPB
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
WSON
NGS
8
1000
178.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38500ASDX-ADJ/NOP
B
WSON
NGS
8
4500
330.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38500ATJ-ADJ/NOPB
TO-263
NDQ
5
1000
330.0
24.4
10.6
15.4
2.45
12.0
24.0
Q2
LP38500SD-ADJ/NOPB
WSON
NGS
8
1000
178.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38500SDE-ADJ/NOPB
WSON
NGS
8
250
178.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38500SDX-ADJ/NOPB
WSON
NGS
8
4500
330.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38500TJ-ADJ/NOPB
TO-263
NDQ
5
1000
330.0
24.4
10.6
15.4
2.45
12.0
24.0
Q2
LP38500TSX-ADJ/NOPB DDPAK/
TO-263
KTT
5
500
330.0
24.4
10.75
14.85
5.0
16.0
24.0
Q2
LP38502ASD-ADJ/NOPB
WSON
NGS
8
1000
178.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38502ASDX-ADJ/NOP
B
WSON
NGS
8
4500
330.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38502ATJ-ADJ/NOPB
TO-263
NDQ
5
1000
330.0
24.4
10.6
15.4
2.45
12.0
24.0
Q2
LP38502SD-ADJ/NOPB
WSON
NGS
8
1000
178.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38502SDE-ADJ/NOPB
WSON
NGS
8
250
178.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38502SDX-ADJ/NOPB
WSON
NGS
8
4500
330.0
12.4
3.3
2.8
1.0
8.0
12.0
Q1
LP38502TJ-ADJ/NOPB
TO-263
NDQ
5
1000
330.0
24.4
10.6
15.4
2.45
12.0
24.0
Q2
LP38502TSX-ADJ/NOPB DDPAK/
KTT
5
500
330.0
24.4
10.75
14.85
5.0
16.0
24.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
29-May-2013
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
TO-263
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LP38500ASD-ADJ/NOPB
WSON
NGS
8
1000
210.0
185.0
35.0
LP38500ASDX-ADJ/NOPB
WSON
NGS
8
4500
367.0
367.0
35.0
LP38500ATJ-ADJ/NOPB
TO-263
NDQ
5
1000
367.0
367.0
35.0
LP38500SD-ADJ/NOPB
WSON
NGS
8
1000
210.0
185.0
35.0
LP38500SDE-ADJ/NOPB
WSON
NGS
8
250
210.0
185.0
35.0
LP38500SDX-ADJ/NOPB
WSON
NGS
8
4500
367.0
367.0
35.0
LP38500TJ-ADJ/NOPB
TO-263
NDQ
5
1000
367.0
367.0
35.0
LP38500TSX-ADJ/NOPB
DDPAK/TO-263
KTT
5
500
367.0
367.0
45.0
LP38502ASD-ADJ/NOPB
WSON
NGS
8
1000
210.0
185.0
35.0
LP38502ASDX-ADJ/NOPB
WSON
NGS
8
4500
367.0
367.0
35.0
LP38502ATJ-ADJ/NOPB
TO-263
NDQ
5
1000
367.0
367.0
35.0
LP38502SD-ADJ/NOPB
WSON
NGS
8
1000
210.0
185.0
35.0
LP38502SDE-ADJ/NOPB
WSON
NGS
8
250
210.0
185.0
35.0
LP38502SDX-ADJ/NOPB
WSON
NGS
8
4500
367.0
367.0
35.0
LP38502TJ-ADJ/NOPB
TO-263
NDQ
5
1000
367.0
367.0
35.0
LP38502TSX-ADJ/NOPB
DDPAK/TO-263
KTT
5
500
367.0
367.0
45.0
Pack Materials-Page 2
MECHANICAL DATA
NDQ0005A
TJ5A (Rev F)
www.ti.com
MECHANICAL DATA
NGS0008C
SDA08C (Rev A)
www.ti.com
MECHANICAL DATA
KTT0005B
TS5B (Rev D)
BOTTOM SIDE OF PACKAGE
www.ti.com
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated
Similar pages