FUJITSU MB15E07SL

FUJITSU SEMICONDUCTOR
DATA SHEET
DS04-21358-3E
ASSP
Single Serial Input
PLL Frequency Synthesizer
On-chip 2.5 GHz Prescaler
MB15E07SL
■ DESCRIPTION
The Fujitsu MB15E07SL is a serial input Phase Locked Loop (PLL) frequency synthesizer with a 2.5 GHz prescaler.
The 2.5 GHz prescaler has a dual modulus division ratio of 32/33 or 64/65 enabling pulse swallowing operation.
The supply voltage range is between 2.4 V and 3.6 V. The MB15E07SL uses the latest BiCMOS process, as a result
the supply current is typically 3.5 mA at 2.7 V. A refined charge pump supplies well-balanced output currents of 1.5
mA and 6 mA. The charge pump current is selectable by serial data.
MB15E07SL is ideally suited for wireless mobile communications, such as GSM (Global System for Mobile
Communications) and PCS.
■ FEATURES
• High frequency operation: 2.5 GHz max
• Low power supply voltage: VCC = 2.4 to 3.6 V
• Ultra Low power supply current: ICC = 3.5 mA typ. (VCC = Vp = 2.7 V, Ta = +25°C, in locking state)
ICC = 4.0 mA typ. (VCC = Vp = 3.0 V, Ta = +25°C, in locking state)
• Direct power saving function: Power supply current in power saving mode
Typ. 0.1 µA (VCC = Vp = 3.0 V, Ta = +25°C), Max. 10 µA (VCC = Vp = 3.0 V)
• Dual modulus prescaler: 32/33 or 64/65
• Serial input 14-bit programmable reference divider: R = 3 to 16,383
• Serial input programmable divider consisting of:
- Binary 7-bit swallow counter: 0 to 127
- Binary 11-bit programmable counter: 3 to 2,047
• Software selectable charge pump current
• On-chip phase control for phase comparator
• Operating temperature: Ta = –40 to +85°C
• Pin compatible with MB15E07, MB15E07L
■ PACKAGES
16-pin plastic SSOP
16-pad plastic BCC
(FPT-16P-M05)
(LCC-16P-M06)
1
MB15E07SL
■ PIN ASSIGNMENTS
16-pin SSOP
OSCIN
1
16
φR
OSCOUT
2
15
φP
VP
3
14
LD/fout
VCC
4
DO
5
GND
OSCIN φR
OSCOUT
1
VP
2
13
ZC
12
PS
DO
6
11
LE
GND
Xfin
7
10
Data
fin
8
9
Clock
Top view
(FPT-16P-M05)
2
16-pad BCC
VCC
Xfin
16 15
14
13
3 Top view 12
4
11
5
10
6
7
8
9
φP
LD/fout
ZC
PS
LE
Data
fin Clock
(LCC-16P-M06)
MB15E07SL
■ PIN DESCRIPTIONS
Pin no.
SSOP
BCC
Pin
name
1
16
OSCIN
I
Programmable reference divider input. Connection to a TCXO.
2
1
OSCOUT
O
Oscillator output.
3
2
VP
–
Power supply voltage input for the charge pump.
4
3
VCC
–
Power supply voltage input.
5
4
DO
O
Charge pump output.
Phase of the charge pump can be selected via programming of the FC bit.
6
5
GND
–
Ground.
7
6
Xfin
I
Prescaler complementary input, which should be grounded via a capacitor.
8
7
fin
I
Prescaler input.
Connection to an external VCO should be done via AC coupling.
9
8
Clock
I
Clock input for the 19-bit shift register.
Data is shifted into the shift register on the rising edge of the clock.
(Open is prohibited.)
10
9
Data
I
Serial data input using binary code.
The last bit of the data is a control bit. (Open is prohibited.)
11
10
LE
I
Load enable signal input. (Open is prohibited.)
When LE is set high, the data in the shift register is transferred to a latch
according to the control bit in the serial data.
I
Power saving mode control. This pin must be set at “L” at Power-ON.
(Open is prohibited.)
PS = “H”; Normal mode
PS = “L”; Power saving mode
12
11
PS
I/O
Descriptions
13
12
ZC
I
Forced high-impedance control for the charge pump (with internal pull up
resistor.)
ZC = “H”; Normal Do output.
ZC = “L”; Do becomes high impedance.
14
13
LD/fout
O
Lock detect signal output (LD)/phase comparator monitoring output (fout).
The output signal is selected via programming of the LDS bit.
LDS = “H”; outputs fout (fr/fp monitoring output)
LDS = “L”; outputs LD (“H” at locking, “L” at unlocking.)
15
14
φP
O
Phase comparator N-channel open drain output for an external charge
pump. Phase can be selected via programming of the FC bit.
16
15
φR
O
Phase comparator CMOS output for an external charge pump. Phase can
be selected via programming of the FC bit.
3
MB15E07SL
■ BLOCK DIAGRAM
fr
(16)
OSCIN 1
Reference
oscillator
circuit
Phase
comparator
(15)
16 φR
(14)
15 φP
(1)
OSCOUT 2
Binary 14-bit
reference counter
SW FC LDS CS
14-bit latch
4-bit latch
(2)
VP 3
Lock
detector
fp
LD/fr/fp
selector
(13)
14 LD/fout
..
VCC
C
N
T
(3)
4
19-bit shift register
Charge pump
DO
(4)
5
Current switch
...
7-bit latch
Binary 7-bit
swallow counter
(12)
13 ZC
...
11-bit latch
Binary 11-bit
programmable
counter
Intermittent
mode control
(power save)
(11)
12 PS
(10)
11 LE
(5)
GND 6
1-bit
control
latch
(6)
Xfin 7
MD
Prescaler
32/33
64/65
(7)
fin 8
: SSOP
(
4
) : BCC
(9)
10 Data
(8)
9 Clock
MB15E07SL
■ ABSOLUTE MAXIMUM RATINGS
Parameter
Power supply voltage
Input voltage
Output voltage
Storage temperature
Symbol
Condition
VCC
Rating
Unit
Min.
Max.
–
–0.5
4.0
V
VP
–
VCC
6.0
V
VI
–
–0.5
VCC +0.5
V
VO
Except Do
GND
VCC
V
VO
Do
GND
VP
V
Tstg
–
–55
+125
°C
Remark
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current,
temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
■ RECOMMENDED OPERATING CONDITIONS
Parameter
Symbol
Value
Unit
Min.
Typ.
Max.
VCC
2.4
3.0
3.6
V
VP
VCC
–
5.5
V
Input voltage
VI
GND
–
VCC
V
Operating temperature
Ta
–40
–
+85
°C
Power supply voltage
Remark
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the
semiconductor device. All of the device’s electrical characteristics are warranted when the device is
operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation
outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on
the data sheet. Users considering application outside the listed conditions are advised to contact their
FUJITSU representatives beforehand.
5
MB15E07SL
■ ELECTRICAL CHARACTERISTICS
(VCC = 2.4 to 3.6 V, Ta = –40 to +85°C)
Parameter
Symbol
Condition
Power supply current*1
ICC*1
Power saving current
Operating frequency
Input sensitivity
“H” level input voltage
“L” level input voltage
“H” level input current
“L” level input current
“H” level input current
“L” level input current
“H” level input current
“L” level input current
Unit
Min.
Typ.
Max.
fin = 2500 MHz, VCC = VP = 2.7 V
(VCC = VP = 3.0 V)
–
3.5
(4.0)
–
mA
IPS
ZC = “H” or open
–
0.1*2
10
µA
fin
fIN
–
100
–
2500
MHz
OSCIN
OSCIN
–
3
–
40
MHz
fin*3
Pfin
–15
–
+2
dBm
OSCIN*3
VOSC
–
0.5
–
VCC
Vp-p
Data,
Clock,
LE, PS,
ZC
VIH
–
VCC × 0.7
–
–
VIL
–
–
–
VCC × 0.3
Data,
Clock,
LE, PS
IIH*4
–
–1.0
–
+1.0
IIL*4
–
–1.0
–
+1.0
IIH
–
0
–
+100
*4
IIL
–
–100
–
0
IIH*4
–
–1.0
–
+1.0
–100
–
0
–
–
0.4
VCC – 0.4
–
–
–
–
0.4
OSCIN
ZC
50 Ω system
(Refer to the measurement
circuit.)
V
µA
µA
µA
IIL
Pull up input
VOL
Open drain output
φR,
“L” level output voltage LD/fout
VOH
VCC = VP = 3.0 V, IOH = –1 mA
VOL
VCC = VP = 3.0 V, IOL = 1 mA
“H” level output voltage
VDOH
VCC = VP = 3.0 V, IDOH = –0.5 mA VP – 0.4
–
–
VDOL
VCC = VP = 3.0 V, IDOL = 0.5 mA
–
–
0.4
–
–
2.5
nA
1.0
–
–
mA
“L” level output voltage
φP
“H” level output voltage
“L” level output voltage
Do
*4
High impedance cutoff
current
Do
IOFF
VCC = VP = 3.0 V,
VOFF = 0.5 V to VP – 0.5 V
“L” level output current
φP
IOL
Open drain output
“H” level output current
φR,
“L” level output current LD/fout
“H” level output current
V
–
–
–1.0
IOL
–
1.0
–
–
CS bit = “H”
–
–6.0
–
CS bit = “L”
–
–1.5
–
CS bit = “H”
–
6.0
–
CS bit = “L”
–
1.5
–
–
3
–
%
–
10
–
%
–
10
–
%
IDOL
VCC = 3 V,
VP = 3 V,
VDO = VP/2
Ta = +25°C
IDOL/IDOH IDOMT*5 VDO = VP/2
Charge pump current
rate
V
–
IDOH*4
“L” level output current
V
IOH
Do
6
Value
vs VDO
IDOVD*6 0.5 V ≤ VDO ≤ VP – 0.5 V
vs Ta
IDOTA*7
– 40°C ≤ Ta ≤ +85°C
mA
mA
MB15E07SL
*1:
*2:
*3:
*4:
*5:
*6:
*7:
Conditions; fosc = 12 MHz, Ta = +25°C, in locking state.
VCC = VP = 3.0 V, fosc = 12.8 MHz, Ta = +25°C, in power saving mode
AC coupling. 1000 pF capacitor is connected under the condition of min. operating frequency.
The symbol “–” (minus) means direction of current flow.
VCC = VP = 3.0 V, Ta = +25°C (|I3| – |I4|) / [(|I3| + |I4|) /2] × 100(%)
VCC = VP = 3.0 V, Ta = +25°C [(|I2| – |I1|) /2] / [(|I1| + |I2|) /2] × 100(%) (Applied to each IDOL, IDOH)
VCC = VP = 3.0 V, VDO = VP/2 (|IDO(85°C) – IDO(–40°C)| /2) / (|IDO(85°C) + IDO(–40°C)| /2) × 100(%) (Applied to each IDOL, IDOH)
I1
I3
I2
IDOL
IDOH
I4
I2
I1
0.5
Vp/2
Vp − 0.5 V Vp
Charge Pump Output Voltage (V)
7
MB15E07SL
■ FUNCTIONAL DESCRIPTION
1. Pulse Swallow Function
The divide ratio can be calculated using the following equation:
fVCO = [(M × N) + A] × fOSC ÷ R (A < N)
fVCO : Output frequency of external voltage controlled oscillator (VCO)
N
: Preset divide ratio of binary 11-bit programmable counter (3 to 2,047)
A
: Preset divide ratio of binary 7-bit swallow counter (0 ≤ A ≤ 127)
fOSC : Output frequency of the reference frequency oscillator
R
: Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383)
M
: Preset divide ratio of modulus prescaler (32 or 64)
2. Serial Data Input
Serial data is processed using the Data, Clock, and LE pins. Serial data controls the programmable reference divider
and the programmable divider separately.
Binary serial data is entered through the Data pin.
One bit of data is shifted into the shift register on the rising edge of the Clock. When the LE signal pin is taken high,
stored data is latched according to the control bit data as follows:
Table 1. Control Bit
Control bit (CNT)
Destination of serial data
H
For the programmable reference divider
L
For the programmable divider
(1) Shift Register Configuration
Programmable Reference Counter
MSB
LSB
Data Flow
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
C
N
T
R
1
R
2
R
3
R
4
R
5
R
6
R
7
R
8
R
9
R
10
R
11
R
12
R
13
R
14
SW
FC LDS CS
CNT
R1 to R14
SW
FC
LDS
CS
: Control bit
: Divide ratio setting bit for the programmable reference counter (3 to 16,383)
: Divide ratio setting bit for the prescaler (32/33 or 64/65)
: Phase control bit for the phase comparator
: LD/fOUT signal select bit
: Charge pump current select bit
Note: Start data input with MSB first.
8
18
[Table 1]
[Table 2]
[Table 5]
[Table 8]
[Table 7]
[Table 6]
19
MB15E07SL
Programmable Counter
MSB
LSB
Data Flow
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
C
N
T
A
1
A
2
A
3
A
4
A
5
A
6
A
7
N
1
N
2
N
3
N
4
N
5
N
6
N
7
N
8
N
9
N
10
N
11
CNT
: Control bit
N1 to N11: Divide ratio setting bits for the programmable counter (3 to 2,047)
A1 to A7 : Divide ratio setting bits for the swallow counter (0 to 127)
[Table 1]
[Table 3]
[Table 4]
Note: Data input with MSB first.
Table 2. Binary 14-bit Programmable Reference Counter Data Setting
Divide
ratio
(R)
R
14
R
13
R
12
R
11
R
10
R
9
R
8
R
7
R
6
R
5
R
4
R
3
R
2
R
1
3
0
0
0
0
0
0
0
0
0
0
0
0
1
1
4
0
0
0
0
0
0
0
0
0
0
0
1
0
0
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
16383
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Note: • Divide ratio less than 3 is prohibited.
Table 3. Binary 11-bit Programmable Counter Data Setting
Divide
ratio
(N)
N
11
N
10
N
9
N
8
N
7
N
6
N
5
N
4
N
3
N
2
N
1
3
0
0
0
0
0
0
0
0
0
1
1
4
0
0
0
0
0
0
0
0
1
0
0
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
2047
1
1
1
1
1
1
1
1
1
1
1
Note: • Divide ratio less than 3 is prohibited.
9
MB15E07SL
Table 4. Binary 7-bit Swallow Counter Data Setting
Divide
ratio
(A)
A
7
A
6
A
5
A
4
A
3
A
2
A
1
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
1
⋅
⋅
⋅
⋅
⋅
⋅
⋅
⋅
127
1
1
1
1
1
1
1
Table 5. Prescaler Data Setting
SW
Prescaler divide ratio
H
32/33
L
64/65
Table 6. Charge Pump Current Setting
CS
Current value
H
±6.0 mA
L
±1.5 mA
Table 7. LD/fout Output Select Data Setting
LD/fOUT output signal
LDS
H
fout signal
L
LD signal
(2) Relation between the FC Input and Phase Characteristics
The FC bit changes the phase characteristics of the phase comparator. Both the internal charge pump output level
(DO) and the phase comparator output (φR, φP) are reversed according to the FC bit. Also, the monitor pin (fOUT)
output is controlled by the FC bit. The relationship between the FC bit and each of DO, φR, and φP is shown below.
Table 8. FC Bit Data Setting (LDS = “H”)
FC = High
DO
φR
φP
fr > fP
H
L
L
fr < fP
L
H
Z*
fr = fP
Z*
L
Z*
* : High impedance
10
FC = Low
LD/fout
fout = fr
DO
φR
φP
L
H
Z*
H
L
L
Z*
L
Z*
LD/fout
fout = fp
MB15E07SL
When designing a synthesizer, the FC pin setting depends on the VCO and LPF characteristics.
* : When the LPF and VCO characteristics are similar to
(1), set FC bit high.
(1)
* : When the VCO characteristics are similar to (2), set
FC bit low.
VCO
Output
Frequency
PLL
LPF
VCO
(2)
LPF Output Voltage
3. Do Output Control
Table 9. ZC Pin Setting
ZC pin
Do output
H
Normal output
L
High impedance
4. Power Saving Mode (Intermittent Mode Control Circuit)
Table 10. PS Pin Setting
PS pin
Status
H
Normal mode
L
Power saving mode
The intermittent mode control circuit reduces the PLL power consumption.
By setting the PS pin low, the device enters into the power saving mode, reducing the current consumption. See
the Electrical Characteristics chart for the specific value.
The phase detector output, Do, becomes high impedance.
For the signal PLL, the lock detector, LD, remains high, indicating a locked condition.
Setting the PS pin high, releases the power saving mode, and the device works normally.
The intermittent mode control circuit also ensures a smooth startup when the device returns to normal operation.
When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because
of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can
cause a major change in the comparator output, resulting in a VCO frequency jump and an increase in lockup time.
To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error
signal from the phase detector when it returns to normal operation.
Note: When power (VCC) is first applied, the device must be in standby mode, PS = Low, for at least 1 µs.
11
MB15E07SL
Note: • PS pin must be set “L” for Power-ON.
OFF
ON
tV ≥ 1 µs
VCC
Clock
Data
LE
tPS ≥ 100 nS
PS
(1)
(2)
(3)
(1) PS = L (power saving mode) at Power ON
(2) Set serial data 1 µs later after power supply remains stable (VCC > 2.2 V).
(3) Release power saving mode (PS: L → H) 100 nS later after setting serial data.
12
MB15E07SL
■ SERIAL DATA INPUT TIMING
1st data
2nd data
Control bit
Invalid data
∼
Data
MSB
LSB
∼
∼
Clock
t1
t2
t3
t6
t7
LE
∼
t4
t5
On the rising edge of the clock, one bit of data is transferred into the shift register.
Parameter
Min.
Typ.
Max.
Unit
Parameter
Min.
Typ.
Max.
Unit
t1
20
–
–
ns
t5
100
–
–
ns
t2
20
–
–
ns
t6
20
–
–
ns
t3
30
–
–
ns
t7
100
–
–
ns
t4
30
–
–
ns
Note: LE should be “L” when the data is transferred into the shift register.
13
MB15E07SL
■ PHASE COMPARATOR OUTPUT WAVEFORM
fr
fp
t WU
t WL
LD
[FC = “H”]
DO
[FC = “L”]
DO
Notes: 1. Phase error detection range: –2π to +2π
2. Pulses on Do signal during locked state are output to prevent dead zone.
3. LD output becomes low when phase is tWU or more. LD output becomes high when phase error is tWL
or less and continues to be so for three cycles or more.
4. tWU and tWL depend on OSCIN input frequency.
tWU > 2/fosc (s) (e. g. tWU > 156.3 ns, fosc = 12.8 MHz)
tWU < 4/fosc (s) (e. g. tWL < 312.5 ns, fosc = 12.8 MHz)
5. LD becomes high during the power saving mode (PS = “L”).
14
MB15E07SL
■ MEASURMENT CIRCUIT (for Measuring Input Sensitivity fin/OSCIN)
1000 pF
0.1 µF
1000 pF
0.1 µF
1000 pF
S•G
S•G
50 Ω
fin
Xfin GND
DO
VCC
VP OSCOUT OSCIN
8
7
6
5
4
3
2
1
9
10
11
12
13
14
15
16
Clock Data LE
PS
ZC LD/fout φP
φR
VCC
50 Ω
Oscilloscope
Controller (setting divide ratio)
Note: SSOP-16
15
MB15E07SL
■ TYPICAL CHARACTERISTICS
1. fin input impedance
Input sensitivity − Input frequency (Prescaler: 64/65)
Ta = +25 °C
Input sensitivity Pfin (dBm)
20
,,,,,,,,,,,,,,,,,,
,,,,,,,,,,,,,,,,,,
10
0
SPEC
−10
−20
−30
VCC = 2.4 V
VCC = 3.0 V
−40
VCC = 3.6 V
−50
0
200
400
600
800
1000 1200 1400 1600 1800 2000 2200 2400 2600 2800 3000
Input frequency fin (MHz)
Input sensitivity − Input frequency (Prescaler: 32/33)
0
Input sensitivity Pfin (dBm)
Ta = +25 °C
,,,,,,,,,,,,,,,,,,,
,,,,,,,,,,,,,,,,,,,
,,,,,,,,,,,,,,,,,,,
10
SPEC
−10
−20
−30
VCC = 2.7 V
VCC = 3.0 V
−40
VCC = 3.6 V
−50
0
200
400
600
800
1000
1200
1400
1600
Input frequency fin (MHz)
16
1800 2000
2200
2400
2600
2800 3000
MB15E07SL
2. OSCIN input frequency
10
,,,,,,
,,,,,,
Ta = +25 °C
Input sensitivity – Input frequency
Input sensitivity VOSC (dBm)
SPEC
0
–10
–20
–30
VCC = 2.4 V
–40
VCC = 3.0 V
–50
VCC = 3.6 V
–60
0
50
100
Input frequency fOSC (MHz)
150
200
17
MB15E07SL
3. Do output current
1.5 mA mode
VDO - IDO
Ta = +25°C
VCC = 3.0 V
Vp = 3.0 V
Charge pump output current IDO (mA)
10.00
2.000
/div
IDOL
0
IDOH
–10.00
0
4.800
.6000/div
Charge pump output voltage VDO (V)
6.0 mA mode
VDO - IDO
Ta = +25°C
VCC = 3.0 V
Vp = 3.0 V
Charge pump output current IDO (mA)
10.00
IDOL
2.000
/div
0
IDOH
–10.00
0
4.800
.6000/div
Charge pump output voltage VDO (V)
18
MB15E07SL
4. fin input impedance
1 : 12.646 Ω
–57.156 Ω
1 GHz
2 : 22.156 Ω
–12.136 Ω
1.5 GHz
4
3 : 33.805 Ω
11.869 Ω
2 GHz
4 : 23.715 Ω
8.9629 Ω
2.5 GHz
3
2
1
START
500.000 000 MHz
STOP 2 500.000 000 MHz
5. OSCIN input impedance
1:
9.917 Ω
–3.643 Ω
3 MHz
2 : 3.7903 Ω
–4.812 Ω
10 MHz
3:
4
1.574 Ω
–3.4046 Ω
20 MHz
3
12 4 : 453.12 Ω
–1.9213 Ω
40 MHz
START
1.000 000 MHz
STOP
50.000 000 MHz
19
MB15E07SL
■ REFERENCE INFORMATION
Test Circuit
S.G
fVCO = 810.45 MHz
KV = 17 MHz/V
fr = 25 kHz
fOSC = 14.4 MHz
LPF
OSCIN
fin
LPF
Do
9.1 kΩ
4.2 kΩ
4700 pF
Spectrum
Analyzer
VCC =VP = 3.0 V
VVCO = 2.3 V
Ta = +25 °C
CP : 6 mA mode
VCO
1500 pF
0.047 µF
PLL Reference Leakage
REF –5.0 dBm
10 dB/
ATT 10 dB
MKR
25.0 kHz
–78.0 dB
RBW
1 kHz
SAMPLE
VBW
1 kHz
SWP 1.0 s
SPAN 200 kHz
CENTER 810.000 MHz
PLL Phase Noise
REF –5.0 dBm
10 dB/
ATT 10 dB
MKR
2.28 kHz
–53.1 dB
RBW
100 Hz
SAMPLE
VBW
100 Hz
SWP 10 s
SPAN 20.0 kHz
CENTER 810.000 MHz
(Continued)
20
MB15E07SL
(Continued)
PLL Lock Up time
810 MH→826 MHz within ± 1 KHz
Lch→Hch
1.30 ms
PLL Lock Up time
826 MH→810 MHz within ± 1 KHz
Hch→Lch
1.28 ms
846.000 MHz
838.000 MHz
826.000 MHz
818.000 MHz
806.000 MHz
798.000 MHz
500.0 µs/div
500.0 µs/div
826.004000 MHz
810.004000MHz
826.000000 MHz
810.000000MHz
825.996000 MHz
809.996000MHz
500.0 µs/div
500.0 µs/div
21
MB15E07SL
■ APPLICATION EXAMPLE
VP
10 kΩ
OUTPUT
VCO
LPF
12 kΩ
12 kΩ
10 kΩ
Lock Det.
From
a controller
φR
φP
LD/fout
ZC
PS
LE
Data
Clock
16
15
14
13
12
11
10
9
MB15E07SL
1
2
3
4
5
6
7
8
OSCIN
OSCOUT
VP
VCC
DO
GND
Xfin
fin
1000 pF
1000 pF
1000 pF
0.1 µF
0.1 µF
TCXO
VP: 5.5 V Max
Notes: 1. SSOP-16
2. In case of using a crystal resonator, it is necessary to optimize matching between the crystal and this LSI,
and perform detailed system evaluation. It is recommended to consult with a supplier of the crystal
resonator. (Reference oscillator circuit provides its own bias, feedback resistor is 100 kΩ (typ).)
22
MB15E07SL
■ USAGE PRECAUTIONS
To protect against damage by electrostatic discharge, note the following handling precautions:
-Store and transport devices in conductive containers.
-Use properly grounded workstations, tools, and equipment.
-Turn off power before inserting device into or removing device from a socket.
-Protect leads with a conductive sheet when transporting a board-mounted device.
■ ORDERING INFORMATION
Part number
Package
MB15E07SLPFV1
16-pin, Plastic SSOP
(FPT-16P-M05)
MB15E07SLPV1
16-pad, Plastic BCC
(LCC-16P-M06)
Remarks
23
MB15E07SL
■ PACKAGE DIMENSIONS
16-pin plastic SSOP
(FPT-16P-M05)
* : These dimensions do not include resin protrusion.
+0.20
* 5.00±0.10(.197±.004)
1.25 –0.10
+.008
.049 –.004
(Mounting height)
0.10(.004)
INDEX
* 4.40±0.10
(.173±.004)
0.65±0.12
(.0256±.0047)
4.55(.179)REF
C
1994 FUJITSU LIMITED F16013S-2C-4
+0.10
6.40±0.20
(.252±.008)
5.40(.213)
NOM
"A"
+0.05
0.22 –0.05
0.15 –0.02
+.004
–.002
.006 –.001
.009
Details of "A" part
+.002
0.10±0.10(.004±.004)
(STAND OFF)
0
10°
0.50±0.20
(.020±.008)
Dimensions in mm (inches)
(Continued)
24
MB15E07SL
(Continued)
16-pad plastic BCC
(LCC-16P-M06)
4.55±0.10
(.179±.004)
0.80(.031)MAX
Mounting height
14
3.40(.134)TYP
0.65(.026)
TYP
0.40±0.10
(.016±.004)
9
0.325±0.10
(.013±.004)
9
14
0.80(.031)
REF
INDEX AREA
3.40±0.10
(.134±.004)
2.45(.096)
TYP
"A"
1
6
0.075±0.025
(.003±.001)
(Stand off)
6
Details of "A" part
0.75±0.10
(.030±.004)
1.15(.045)
REF
"B"
1.725(.068)
REF
1
Details of "B" part
0.60±0.10
(.024±.004)
0.05(.002)
0.40±0.10
(.016±.004)
C
1999 FUJITSU LIMITED C16017S-1C-1
0.60±0.10
(.024±.004)
Dimensions in mm (inches)
25
MB15E07SL
FUJITSU LIMITED
For further information please contact:
Japan
FUJITSU LIMITED
Corporate Global Business Support Division
Electronic Devices
KAWASAKI PLANT, 4-1-1, Kamikodanaka
Nakahara-ku, Kawasaki-shi
Kanagawa 211-8588, Japan
Tel: 81(44) 754-3763
Fax: 81(44) 754-3329
http://www.fujitsu.co.jp/
North and South America
FUJITSU MICROELECTRONICS, INC.
Semiconductor Division
3545 North First Street
San Jose, CA 95134-1804, USA
Tel: (408) 922-9000
Fax: (408) 922-9179
Customer Response Center
Mon. - Fri.: 7 am - 5 pm (PST)
Tel: (800) 866-8608
Fax: (408) 922-9179
http://www.fujitsumicro.com/
Europe
FUJITSU MIKROELEKTRONIK GmbH
Am Siebenstein 6-10
D-63303 Dreieich-Buchschlag
Germany
Tel: (06103) 690-0
Fax: (06103) 690-122
http://www.fujitsu-ede.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE LTD
#05-08, 151 Lorong Chuan
New Tech Park
Singapore 556741
Tel: (65) 281-0770
Fax: (65) 281-0220
http://www.fmap.com.sg/
F9904
 FUJITSU LIMITED Printed in Japan
26
All Rights Reserved.
The contents of this document are subject to change without
notice. Customers are advised to consult with FUJITSU sales
representatives before ordering.
The information and circuit diagrams in this document are
presented as examples of semiconductor device applications,
and are not intended to be incorporated in devices for actual use.
Also, FUJITSU is unable to assume responsibility for
infringement of any patent rights or other rights of third parties
arising from the use of this information or circuit diagrams.
FUJITSU semiconductor devices are intended for use in
standard applications (computers, office automation and other
office equipment, industrial, communications, and measurement
equipment, personal or household devices, etc.).
CAUTION:
Customers considering the use of our products in special
applications where failure or abnormal operation may directly
affect human lives or cause physical injury or property damage,
or where extremely high levels of reliability are demanded (such
as aerospace systems, atomic energy controls, sea floor
repeaters, vehicle operating controls, medical devices for life
support, etc.) are requested to consult with FUJITSU sales
representatives before such use. The company will not be
responsible for damages arising from such use without prior
approval.
Any semiconductor devices have an inherent chance of
failure. You must protect against injury, damage or loss from
such failures by incorporating safety design measures into your
facility and equipment such as redundancy, fire protection, and
prevention of over-current levels and other abnormal operating
conditions.
If any products described in this document represent goods or
technologies subject to certain restrictions on export under the
Foreign Exchange and Foreign Trade Law of Japan, the prior
authorization by Japanese government will be required for
export of those products from Japan.