AD ADF4360-9 Clock generator pll with integrated vco Datasheet

Clock Generator PLL with Integrated VCO
ADF4360-9
Data Sheet
FEATURES
GENERAL DESCRIPTION
Primary output frequency range: 65 MHz to 400 MHz
Auxiliary divider from 2 to 31, output from 1.1 MHz to 200 MHz
3.0 V to 3.6 V power supply
1.8 V logic compatibility
Integer-N synthesizer
Programmable output power level
3-wire serial interface
Digital lock detect
Software power-down mode
The ADF4360-9 is an integrated integer-N synthesizer and
voltage-controlled oscillator (VCO). External inductors set the
ADF4360-9 center frequency. This allows a VCO frequency
range of between 65 MHz and 400 MHz.
An additional divider stage allows division of the VCO signal.
The CMOS level output is equivalent to the VCO signal divided
by the integer value between 2 and 31. This divided signal can
be further divided by 2, if desired.
Control of all the on-chip registers is through a simple 3-wire
interface. The device operates with a power supply ranging
from 3.0 V to 3.6 V and can be powered down when not in use.
APPLICATIONS
System clock generation
Test equipment
Wireless LANs
CATV equipment
FUNCTIONAL BLOCK DIAGRAM
AVDD
DVDD
RSET
ADF4360-9
REFIN
CLK
DATA
LE
LD
14-BIT R
COUNTER
24-BIT DATA
REGISTER
LOCK
DETECT
24-BIT
FUNCTION
LATCH
MUTE
PHASE
COMPARATOR
CHARGE
PUMP
CP
VVCO
VTUNE
L1
L2
CC
CN
VCO
CORE
13-BIT B
COUNTER
OUTPUT
STAGE
RFOUTA
RFOUTB
N=B
DIVIDE-BY-A
(2 TO 31)
DIVIDE-BY-2
AGND
DGND
CPGND
DIVOUT
07139-001
MULTIPLEXER
Figure 1.
Rev. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113 ©2008–2012 Analog Devices, Inc. All rights reserved.
ADF4360-9
Data Sheet
TABLE OF CONTENTS
Features .............................................................................................. 1
Input Shift Register .................................................................... 10
Applications....................................................................................... 1
VCO ............................................................................................. 11
General Description ......................................................................... 1
Output Stage................................................................................ 12
Functional Block Diagram .............................................................. 1
DIVOUT Stage............................................................................ 12
Revision History ............................................................................... 2
Latch Structure ........................................................................... 13
Specifications..................................................................................... 3
Power-Up..................................................................................... 17
Timing Characteristics ................................................................ 5
Control Latch .............................................................................. 18
Absolute Maximum Ratings............................................................ 6
N Counter Latch......................................................................... 19
Transistor Count........................................................................... 6
R Counter Latch ......................................................................... 19
ESD Caution.................................................................................. 6
Applications..................................................................................... 20
Pin Configuration and Function Descriptions............................. 7
Choosing the Correct Inductance Value................................. 20
Typical Performance Characteristics ............................................. 8
Encode Clock for ADC.............................................................. 20
Circuit Description......................................................................... 10
GSM Test Clock .......................................................................... 21
Reference Input Section............................................................. 10
Interfacing ................................................................................... 22
N Counter.................................................................................... 10
PCB Design Guidelines for Chip Scale Package .................... 22
R Counter .................................................................................... 10
Output Matching ........................................................................ 23
PFD and Charge Pump.............................................................. 10
Outline Dimensions ....................................................................... 24
Lock Detect ................................................................................. 10
Ordering Guide .......................................................................... 24
REVISION HISTORY
2/12—Rev. A to Rev. B
Added EPAD Note............................................................................ 7
Updated Outline Dimensions ....................................................... 24
Changes to Ordering Guide .......................................................... 24
3/08—Rev. 0 to Rev. A
Changes to Table 1 ........................................................................... 3
Changes to Figure 23...................................................................... 14
Changes to Output Matching Section.......................................... 23
1/08—Revision 0: Initial Version
Rev. B | Page 2 of 24
Data Sheet
ADF4360-9
SPECIFICATIONS
AVDD = DVDD = VVCO = 3.3 V ± 10%; AGND = DGND = 0 V; TA = TMIN to TMAX, unless otherwise noted. 1
Table 1.
Parameter
REFIN CHARACTERISTICS
REFIN Input Frequency
B Version
Unit
Conditions/Comments
10/250
MHz min/MHz max
0.7/AVDD
0 to AVDD
5.0
±60
V p-p min/V p-p max
V max
pF max
μA max
For f < 10 MHz, use a dc-coupled, CMOS-compatible
square wave, slew rate > 21 V/μs
AC-coupled
CMOS-compatible
8
MHz max
2.5
0.312
2.7/10
0.2
2
1.5
2
mA typ
mA typ
kΩ min/kΩ max
nA typ
% typ
% typ
% typ
1.5
0.6
±1
3.0
V min
V max
μA max
pF max
DVDD − 0.4
500
0.4
V min
μA max
V max
3.0/3.6
AVDD
AVDD
5
2.5
12.0
3.5 to 11.0
7
V min/V max
400
MHz
Minimum VCO Output Frequency
VCO Output Frequency
65
90/108
MHz
MHz min/MHz max
VCO Frequency Range
VCO Sensitivity
1.2
2
Ratio
MHz/V typ
Lock Time 6
400
μs typ
REFIN Input Sensitivity
REFIN Input Capacitance
REFIN Input Current
PHASE DETECTOR
Phase Detector Frequency 2
CHARGE PUMP
ICP Sink/Source 3
High Value
Low Value
RSET Range
ICP Three-State Leakage Current
Sink and Source Current Matching
ICP vs. VCP
ICP vs. Temperature
LOGIC INPUTS
Input High Voltage, VINH
Input Low Voltage, VINL
Input Current, IINH/IINL
Input Capacitance, CIN
LOGIC OUTPUTS
Output High Voltage, VOH
Output High Current, IOH
Output Low Voltage, VOL
POWER SUPPLIES
AVDD
DVDD
VVCO
AIDD 4
DIDD4
IVCO4, 5
IRFOUT4
Low Power Sleep Mode4
RF OUTPUT CHARACTERISTICS5
Maximum VCO Output Frequency
With RSET = 4.7 kΩ
mA typ
mA typ
mA typ
mA typ
μA typ
Rev. B | Page 3 of 24
1.25 V ≤ VCP ≤ 2.5 V
1.25 V ≤ VCP ≤ 2.5 V
VCP = 2.0 V
CMOS output chosen
IOL = 500 μA
ICORE = 5 mA
RF output stage is programmable
ICORE = 5 mA; depending on L1 and L2; see the
Choosing the Correct Inductance Value section
L1, L2 = 270 nH; see the Choosing the Correct
Inductance Value section for other frequency values
fMAX/fMIN
L1, L2 = 270 nH; see the Choosing the Correct
Inductance Value section for other sensitivity values
To within 10 Hz of final frequency
ADF4360-9
Parameter
Frequency Pushing (Open Loop)
Frequency Pulling (Open Loop)
Harmonic Content (Second)
Harmonic Content (Third)
Output Power5, 7
Data Sheet
B Version
0.24
10
−16
−21
−9/0
Unit
MHz/V typ
Hz typ
dBc typ
dBc typ
dBm typ
−14/−9
dBm typ
Output Power Variation
VCO Tuning Range
VCO NOISE CHARACTERISTICS
VCO Phase Noise Performance 9,10
±3
1.25/2.5
dB typ
V min/V max
−91
−117
−139
−140
−147
dBc/Hz typ
dBc/Hz typ
dBc/Hz typ
dBc/Hz typ
dBc/Hz typ
@ 10 kHz offset from carrier
@ 100 kHz offset from carrier
@ 1 MHz offset from carrier
@ 3 MHz offset from carrier
@ 10 MHz offset from carrier
Normalized In-Band Phase Noise 10, 11
In-Band Phase Noise10, 11
RMS Integrated Jitter 12
Spurious Signals Due to PFD Frequency 13
DIVOUT CHARACTERISTICS12
Integrated Jitter Performance
(Integrated from 100 Hz to 1 GHz)
DIVOUT = 180 MHz
DIVOUT = 95 MHz
DIVOUT = 80 MHz
DIVOUT = 52 MHz
−218
−110
1.4
−75
dBc/Hz typ
dBc/Hz typ
ps typ
dBc typ
@ 1 kHz offset from carrier
Measured at RFOUTA
Output Power5, 8
DIVOUT = 45 MHz
DIVOUT = 10 MHz
DIVOUT Duty Cycle
A Output
A/2 Output
Conditions/Comments
Into 2.00 VSWR load
Using tuned load, programmable in 3 dB steps;
see Figure 35
Using 50 Ω resistors to VVCO, programmable in
3 dB steps; see Figure 33
VCO frequency = 320 MHz to 380 MHz
1.4
1.4
1.4
1.4
ps rms
ps rms
ps rms
ps rms
1.4
1.6
ps rms
ps rms
1/A × 100
50
% typ
% typ
1
A = 2, A output selected
A = 2, A/2 output selected
A = 2, A/2 output selected
A = 3, A/2 output selected (VCO = 312 MHz,
PFD = 1.6 MHz)
A = 4, A/2 output selected
A = 18, A/2 output selected (VCO = 360 MHz,
PFD = 1.6 MHz)
Divide-by-A selected
Divide-by-A/2 selected
Operating temperature range is −40°C to +85°C.
Guaranteed by design. Sample tested to ensure compliance.
ICP is internally modified to maintain constant loop gain over the frequency range.
4
TA = 25°C; AVDD = DVDD = VVCO = 3.3 V.
5
Unless otherwise stated, these characteristics are guaranteed for VCO core power = 5 mA. L1, L2 = 270 nH, 470 Ω resistors to GND in parallel with L1, L2.
6
Jumping from 90 MHz to 108 MHz. PFD frequency = 200 kHz; loop bandwidth = 10 kHz.
7
For more detail on using tuned loads, see the Output Matching section.
8
Using 50 Ω resistors to VVCO into a 50 Ω load.
9
The noise of the VCO is measured in open-loop conditions. L1, L2 = 56 nH.
10
The phase noise is measured with the EV-ADF4360-9EB1Z evaluation board and the Agilent E5052A signal source analyzer.
11
fREFIN = 10 MHz; fPFD = 1 MHz; N = 360; loop B/W = 40 kHz. The normalized phase noise floor is estimated by measuring the in-band phase noise at the output of the
VCO and subtracting 20logN (where N is the N divider value) and 10logfPFD. PNSYNTH = PNTOT − 10logfPFD − 20logN.
12
The jitter is measured with the EV-ADF4360-9EB1Z evaluation board and the Agilent E5052A signal source analyzer. A low noise TCXO provides the REFIN for the
synthesizer, and the jitter is measured over the instrument’s jitter measurement bandwidth. fREFIN = 10 MHz; fPFD = 1 MHz; N = 360; loop BW = 40 kHz, unless otherwise
noted.
13
The spurious signals are measured with the EV-ADF4360-9EB1Z evaluation board and the Agilent E5052A signal source analyzer. The spectrum analyzer provides
the REFIN for the synthesizer; fREFIN = 10 MHz @ 0 dBm. fREFIN = 10 MHz; fPFD = 1 MHz; N = 360; loop BW = 40 kHz.
2
3
Rev. B | Page 4 of 24
Data Sheet
ADF4360-9
TIMING CHARACTERISTICS 1
AVDD = DVDD = VVCO = 3.3 V ± 10%; AGND = DGND = 0 V; 1.8 V and 3 V logic levels used; TA = TMIN to TMAX, unless otherwise noted.
Table 2.
Parameter
t1
t2
t3
t4
t5
t6
t7
Unit
ns min
ns min
ns min
ns min
ns min
ns min
ns min
Test Conditions/Comments
LE setup time
DATA to CLK setup time
DATA to CLK hold time
CLK high duration
CLK low duration
CLK to LE setup time
LE pulse width
Refer to the Power-Up section for the recommended power-up procedure for this device.
t4
t5
CLK
t2
DATA
DB23 (MSB)
t3
DB22
DB2
DB1
(CONTROL BIT C2)
DB0 (LSB)
(CONTROL BIT C1)
t7
LE
t1
t6
07139-002
1
Limit at TMIN to TMAX (B Version)
20
10
10
25
25
10
20
LE
Figure 2. Timing Diagram
Rev. B | Page 5 of 24
ADF4360-9
Data Sheet
ABSOLUTE MAXIMUM RATINGS
TA = 25°C, unless otherwise noted.
Table 3.
Parameter
AVDD to GND 1
AVDD to DVDD
VVCO to GND
VVCO to AVDD
Digital Input/Output Voltage to GND
Analog Input/Output Voltage to GND
REFIN to GND
Operating Temperature Range
Storage Temperature Range
Maximum Junction Temperature
LFCSP θJA Thermal Impedance
Paddle Soldered
Paddle Not Soldered
Lead Temperature, Soldering
Vapor Phase (60 sec)
Infrared (15 sec)
1
Rating
−0.3 V to +3.9 V
−0.3 V to +0.3 V
−0.3 V to +3.9 V
−0.3 V to +0.3 V
−0.3 V to VDD + 0.3 V
−0.3 V to VDD + 0.3 V
−0.3 V to VDD + 0.3 V
−40°C to + 85°C
−65°C to +150°C
150°C
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
This device is a high performance RF integrated circuit with an
ESD rating of <1 kV, and it is ESD sensitive. Proper precautions
should be taken for handling and assembly.
TRANSISTOR COUNT
The transistor count is 12,543 (CMOS) and 700 (bipolar).
50°C/W
88°C/W
ESD CAUTION
215°C
220°C
GND = CPGND = AGND = DGND = 0 V.
Rev. B | Page 6 of 24
Data Sheet
ADF4360-9
24
23
22
21
20
19
CP
LD
AGND
DVDD
DIVOUT
LE
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
1
2
3
4
5
6
PIN 1
INDICATOR
ADF4360-9
TOP VIEW
(Not to Scale)
18
17
16
15
14
13
DATA
CLK
REFIN
DGND
CN
RSET
NOTE
THE EXPOSED PADDLE MUST BE CONNECTED TO AGND.
07139-003
VTUNE
AGND
L1
L2
AGND
CC
7
8
9
10
11
12
CPGND
AVDD
AGND
RFOUTA
RFOUTB
VVCO
Figure 3. Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
1
2
Mnemonic
CPGND
AVDD
3, 8, 11, 22
4
AGND
RFOUTA
5
RFOUTB
6
VVCO
7
VTUNE
9
L1
10
L2
12
13
CC
RSET
14
15
16
CN
DGND
REFIN
17
CLK
18
DATA
19
LE
20
DIVOUT
21
DVDD
23
24
LD
CP
EP
Description
Charge Pump Ground. This is the ground return path for the charge pump.
Analog Power Supply. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the analog ground plane
should be placed as close as possible to this pin. AVDD must have the same value as DVDD.
Analog Ground. This is the ground return path of the prescaler and VCO.
VCO Output. The output level is programmable from 0 dBm to −9 dBm. See the Output Matching section for a
description of the various output stages.
VCO Complementary Output. The output level is programmable from 0 dBm to −9 dBm. See the Output
Matching section for a description of the various output stages.
Power Supply for the VCO. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the analog ground plane
should be placed as close as possible to this pin. VVCO must have the same value as AVDD.
Control Input to the VCO. This voltage determines the output frequency and is derived from filtering the CP
output voltage.
An external inductor to AGND should be connected to this pin to set the ADF4360-9 output frequency. L1 and
L2 need to be the same value. A 470 Ω resistor should be added in parallel to AGND.
An external inductor to AGND should be connected to this pin to set the ADF4360-9 output frequency. L1 and
L2 need to be the same value. A 470 Ω resistor should be added in parallel to AGND.
Internal Compensation Node. This pin must be decoupled to ground with a 10 nF capacitor.
Connecting a resistor between this pin and CPGND sets the maximum charge pump output current for the
synthesizer. The nominal voltage potential at the RSET pin is 0.6 V. The relationship between ICP and RSET is
ICPmax = 11.75/RSET
For example, RSET = 4.7 kΩ and ICPmax = 2.5 mA.
Internal Compensation Node. This pin must be decoupled to VVCO with a 10 μF capacitor.
Digital Ground.
Reference Input. This is a CMOS input with a nominal threshold of VDD/2 and a dc equivalent input resistance of
100 kΩ (see Figure 16). This input can be driven from a TTL or CMOS crystal oscillator, or it can be ac-coupled.
Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the
24-bit shift register on the CLK rising edge. This input is a high impedance CMOS input.
Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a
high impedance CMOS input.
Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the
four latches, and the relevant latch is selected using the control bits.
This output allows the user to select VCO frequency divided by A or VCO frequency divided by 2A.
Alternatively, the scaled RF, or the scaled reference frequency, can be accessed externally through this output.
Digital Power Supply. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the digital ground plane should
be placed as close as possible to this pin. DVDD must have the same value as AVDD.
Lock Detect. The output on this pin is logic high to indicate that the part is in lock. Logic low indicates loss of lock.
Charge Pump Output. When enabled, this provides ±ICP to the external loop filter, which in turn drives the
internal VCO.
Exposed Pad. The exposed pad must be connected to AGND.
Rev. B | Page 7 of 24
ADF4360-9
Data Sheet
TYPICAL PERFORMANCE CHARACTERISTICS
–20
–60
–70
–40
PHASE NOISE (dBc/Hz)
PHASE NOISE (dBc/Hz)
–80
–60
–80
–100
–120
–90
–100
–110
–120
–130
07139-004
–160
1k
10k
100k
1M
07139-007
–140
–140
–150
–160
100
10M
1k
10k
FREQUENCY (Hz)
–60
–60
–70
–70
–80
–80
–90
–100
–110
–120
–130
–90
–100
–110
–120
–130
1k
10k
100k
1k
07139-008
–150
–150
–160
100
10M
1k
10k
FREQUENCY OFFSET (Hz)
100k
1M
10M
FREQUENCY OFFSET (Hz)
Figure 5. VCO Phase Noise, 360 MHz, 1 MHz PFD, 40 kHz Loop Bandwidth,
RMS Jitter = 1.4 ps
Figure 8. DIVOUT Phase Noise, 80 MHz, VCO = 320 MHz,
PFD Frequency = 1 MHz, Loop Bandwidth = 40 kHz, Jitter = 1.3 ps,
Divide-by-A/2 Selected, A = 2
–60
–60
–70
–70
–80
–80
PHASE NOISE (dBc/Hz)
–90
–100
–110
–120
–130
–110
–120
–130
–140
07139-006
–140
–90
–100
–150
1k
10k
100k
1M
07139-009
PHASE NOISE (dBc/Hz)
10M
–140
07139-005
–140
–160
100
1M
Figure 7. DIVOUT Phase Noise, 95 MHz, VCO = 380 MHz,
PFD Frequency = 1 MHz, Loop Bandwidth = 40 kHz, Jitter = 1.3 ps,
Divide-by-A/2 Selected, A = 2
PHASE NOISE (dBc/Hz)
PHASE NOISE (dBc/Hz)
Figure 4. Open-Loop VCO Phase Noise at 218 MHz, L1, L2 = 56 nH
–160
100
100k
FREQUENCY (Hz)
–150
–160
100
10M
1k
10k
100k
1M
FREQUENCY OFFSET (Hz)
FREQUENCY OFFSET (Hz)
Figure 6. DIVOUT Phase Noise, 180 MHz, VCO = 360 MHz,
PFD Frequency = 1 MHz, Loop Bandwidth = 40 kHz, Jitter = 1.3 ps,
Divide-by-A Selected, A = 2
Figure 9. DIVOUT Phase Noise, 52 MHz, VCO = 312 MHz,
PFD Frequency = 1.6 MHz, Loop Bandwidth = 40 kHz, Jitter = 1.4 ps,
Divide-by-A/2 Selected, A = 3
Rev. B | Page 8 of 24
Data Sheet
ADF4360-9
–60
–70
PHASE NOISE (dBc/Hz)
–80
–90
–100
1
–110
–120
C1 FREQUENCY: 90MHz
C1 + DUTY: 28.98%
C1 PEAK TO PEAK: 1.55V
–130
07139-010
07139-013
–140
–150
–160
100
1k
10k
100k
1M
CH1 500mV
10M
M 2.00ns
A CH1
20mV
FREQUENCY OFFSET (Hz)
Figure 13. DIVOUT 90 MHz Waveform, VCO = 360 MHz, Divide-by-A Selected,
A = 4, Duty Cycle = ~25%
Figure 10. DIVOUT Phase Noise, 45 MHz, VCO = 360 MHz,
PFD Frequency = 1.6 MHz, Loop Bandwidth = 60 kHz, Jitter = 1.4 ps,
Divide-by-A/2 Selected, A = 2
–100
PHASE NOISE (dBc/Hz)
–110
+25°C
–40°C
+85°C
–120
1
–130
–140
C1 FREQUENCY: 36.01MHz
C1 + DUTY: 13.13%
C1 PEAK TO PEAK 1.28V
07139-011
–160
1k
07139-014
–150
10k
100k
1M
CH1 500mV
10M
M 5.00ns
A CH1
920mV
FREQUENCY OFFSET (Hz)
Figure 11. DIVOUT Phase Noise over Temperature, 52 MHz, VCO = 312 MHz,
PFD Frequency = 1 MHz, Loop Bandwidth = 60 kHz,
Divide-by-A/2 Selected, A = 3
Figure 14. DIVOUT 36 MHz Waveform, VCO = 360 MHz, Divide-by-A Selected,
A = 10, Duty Cycle = ~10%
C1 FREQUENCY: 180MHz
C1 + DUTY: 45.32%
CH1 500mV
M 2.00ns
A CH1
C1 FREQUENCY: 36MHz
C1 + DUTY: 49.41%
20mV
CH1 500mV
Figure 12. DIVOUT 180 MHz Waveform, VCO = 360 MHz,
Divide-by-A Selected, A = 2, Duty Cycle = ~50%
M 12.5ns
A CH1
920mV
Figure 15. DIVOUT 36 MHz Waveform, VCO = 360 MHz,
Divide-by-A/2 Selected, A = 5, Duty Cycle = ~50%
Rev. B | Page 9 of 24
07139-015
1
07139-012
1
ADF4360-9
Data Sheet
CIRCUIT DESCRIPTION
VP
REFERENCE INPUT SECTION
The reference input stage is shown in Figure 16. SW1 and SW2
are normally closed switches, and SW3 is normally open. When
power-down is initiated, SW3 is closed, and SW1 and SW2 are
opened. This ensures that there is no loading of the REFIN pin at
power-down.
HI
D1
Q1
R DIVIDER
CLR1
PROGRAMMABLE
DELAY
CP
U3
100kΩ
SW2
ABP1
TO R COUNTER
ABP2
BUFFER
SW3
NO
CLR2
D2
HI
Q2
DOWN
U2
Figure 16. Reference Input Stage
N DIVIDER
N COUNTER
The CMOS N counter allows a wide division ratio in the PLL
feedback counter. The counters are specified to work when the
VCO output is 400 MHz or less. To avoid confusion, this is
referred to as the B counter. It makes it possible to generate
output frequencies that are spaced only by the reference
frequency divided by R. The VCO frequency equation is
CPGND
R DIVIDER
N DIVIDER
CP OUTPUT
fVCO = B × fREFIN/R
07139-017
SW1
07139-016
REFIN NC
UP
U1
POWER-DOWN
CONTROL
NC
CHARGE
PUMP
Figure 17. PFD Simplified Schematic and Timing (In Lock)
where:
fVCO is the output frequency of the VCO.
B is the preset divide ratio of the binary 13-bit counter (3 to 8191).
fREFIN is the external reference frequency oscillator.
R COUNTER
The 14-bit R counter allows the input reference frequency
to be divided down to produce the reference clock to the phase
frequency detector (PFD). Division ratios from 1 to 16,383 are
allowed.
PFD AND CHARGE PUMP
The PFD takes inputs from the R counter and N counter (N = B)
and produces an output proportional to the phase and frequency
difference between them. Figure 17 is a simplified schematic.
The PFD includes a programmable delay element that controls
the width of the antibacklash pulse. This pulse ensures that
there is no dead zone in the PFD transfer function and
minimizes phase noise and reference spurs. Two bits in the R
counter latch, ABP2 and ABP1, control the width of the pulse
(see Figure 25).
LOCK DETECT
The LD pin outputs a lock detect signal. Digital lock detect is
active high. When lock detect precision (LDP) in the R counter
latch is set to 0, digital lock detect is set high when the phase error
on three consecutive phase detector cycles is <15 ns.
When LDP is set to 1, five consecutive cycles of <15 ns phase
error are required to set the lock detect. It stays set high until a
phase error of >25 ns is detected on any subsequent PD cycle.
INPUT SHIFT REGISTER
The digital section of the ADF4360 family includes a 24-bit
input shift register, a 14-bit R counter, and an 18-bit N counter,
comprising a 5-bit A counter and a 13-bit B counter. Data is
clocked into the 24-bit shift register on each rising edge of CLK.
The data is clocked in MSB first. Data is transferred from the
shift register to one of four latches on the rising edge of LE. The
destination latch is determined by the state of the two control
bits (C2, C1) in the shift register. The two LSBs, DB1 and DB0,
are shown in Figure 2.
Rev. B | Page 10 of 24
Data Sheet
ADF4360-9
3.5
The truth table for these bits is shown in Table 5. Figure 22
shows a summary of how the latches are programmed. Note
that the test modes latch is used for factory testing and should
not be programmed by the user.
C2
0
0
1
1
Data Latch
Control
R Counter
N Counter (B)
Test Modes
2.0
1.5
1.0
0.5
0
80
VCO
The VCO core in the ADF4360 family uses eight overlapping
bands, as shown in Figure 18, to allow a wide frequency range
to be covered without a large VCO sensitivity (KV) and resultant
poor phase noise and spurious performance.
The correct band is chosen automatically by the band select
logic at power-up or whenever the N counter latch is updated.
It is important that the correct write sequence be followed at
power-up. The correct write sequence is as follows:
1.
R Counter Latch
2.
Control Latch
3.
N Counter Latch
During band selection, which takes five PFD cycles, the VCO
VTUNE is disconnected from the output of the loop filter and
connected to an internal reference voltage.
07139-019
Control Bits
C1
0
1
0
1
2.5
VTUNE (V)
Table 5. C2 and C1 Truth Table
3.0
85
90
95
100
FREQUENCY (MHz)
105
110
115
Figure 18. VTUNE, ADF4360-9, L1 and L2 = 270 nH vs. Frequency
The R counter output is used as the clock for the band select
logic and should not exceed 1 MHz. A programmable divider is
provided at the R counter input to allow division by 1, 2, 4, or 8
and is controlled by the BSC1 bit and the BSC2 bit in the R counter
latch. Where the required PFD frequency exceeds 1 MHz, the
divide ratio should be set to allow enough time for correct band
selection. For many applications, it is usually best to set this to 8.
After band selection, normal PLL action resumes. The value of
KV is determined by the value of the inductors used (see the
Choosing the Correct Inductance Value section). The ADF4360
family contains linearization circuitry to minimize any variation
of the product of ICP and KV.
The operating current in the VCO core is programmable in four
steps: 2.5 mA, 5 mA, 7.5 mA, and 10 mA. This is controlled by
the PC1 bit and the PC2 bit in the control latch.
It is strongly recommended that only the 5 mA setting be used.
However, in applications requiring a low VCO frequency, the
high temperature coefficient of some inductors may lead to the
VCO tuning voltage varying as temperature changes. The 7.5 mA
VCO core power setting shows less tuning voltage variation over
temperature in these applications and can be used, provided that
240 Ω resistors are used in parallel with Pin 9 and Pin 10, instead of
the default 470 Ω.
Rev. B | Page 11 of 24
ADF4360-9
Data Sheet
DVDD
OUTPUT STAGE
Another feature of the ADF4360 family is that the supply
current to the RF output stage is shut down until the part
achieves lock, as measured by the digital lock detect circuitry.
This is enabled by the mute-till-lock detect (MTLD) bit in the
control latch.
RFOUTA
VCO
RFOUTB
A COUNTER/2 OUTPUT
A COUNTER OUTPUT
R COUNTER OUTPUT
MUX
DIVOUT
CONTROL
N COUNTER OUTPUT
DGND
07139-018
The RFOUTA and RFOUTB pins of the ADF4360 family are
connected to the collectors of an NPN differential pair driven
by buffered outputs of the VCO, as shown in Figure 19. To
allow the user to optimize the power dissipation vs. the output
power requirements, the tail current of the differential pair is
programmable via Bit PL1 and Bit PL2 in the control latch.
Four current levels can be set: 3.5 mA, 5 mA, 7.5 mA, and 11 mA.
These levels give output power levels of −9 dBm, −6 dBm,
−3 dBm, and 0 dBm, respectively, using the correct shunt inductor
to VDD and ac coupling into a 50 Ω load. Alternatively, both
outputs can be combined in a 1 + 1:1 transformer or a 180°
microstrip coupler (see the Output Matching section).
Figure 20. DIVOUT Circuit
The primary use of this pin is to derive the lower frequencies
from the VCO by programming various divider values to the
auxiliary A divider. Values ranging from 2 to 31 are possible.
The duty cycle of this output is 1/A times 100%, with the logic
high pulse width equal to the inverse of the VCO frequency.
That is,
Pulse Width [seconds] = 1/fVCO (Frequency [Hz])
See Figure 21 for a graphical description. By selecting the
divide-by-2 function, this divided down frequency can in turn
be divided by 2 again. This provides a 50% duty cycle in contrast to
the A counter output, which may be more suitable for some
applications (see Figure 21).
BUFFER
07139-020
fVCO
fVCO/A (A = 4)
Figure 19. RF Output Stage
DIVOUT STAGE
fVCO/2A (A = 4)
Rev. B | Page 12 of 24
07139-021
The output multiplexer on the ADF4360 family allows the user
to access various internal points on the chip. The state of DIVOUT
is controlled by D3, D2, and D1 in the control latch. The full
truth table is shown in Figure 23. Figure 20 shows the DIVOUT
section in block diagram form.
Figure 21. DIVOUT Waveforms
Data Sheet
ADF4360-9
LATCH STRUCTURE
Figure 22 shows the three on-chip latches for the ADF4360-9. The two LSBs decide which latch is programmed.
DB20
DB19
DB18
DB17
DB16
DB15
DB14
PD2
PD1
CPI6
CPI5
CPI4
CPI3
CPI2
CPI1
DB13 DB12
PL2
PL1
DB11
DB10
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
MTLD
CPG
CP
PDP
D3
D2
D1
CR
PC2
PC1
COUNTER
RESET
POWERDOWN 1
DB21
RSV
CP
THREESTATE
PHASE
DETECTOR
POLARITY
POWERDOWN 2
DB22
RSV
OUTPUT
POWER
LEVEL
CURRENT
SETTING 1
CP GAIN
RESERVED
DB23
CURRENT
SETTING 2
MUTE-TILLLD
RESERVED
CONTROL LATCH
DIVOUT
CONTROL
CORE
POWER
LEVEL
CONTROL
BITS
DB1
DB0
C2 (0) C1 (0)
RESERVED
CP GAIN
DB23
DB22
DB21
DB20
DB19
DB18
DB17
DB16
DB15
DB14
RSV
RSV
CPG
B13
B12
B11
B10
B9
B8
B7
RESERVED
RESERVED
N COUNTER LATCH
13-BIT B COUNTER
DB13 DB12
B6
B5
CONTROL
BITS
5-BIT DIVOUT
DB11
DB10
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
B4
B3
B2
B1
RSV
A5
A4
A3
A2
A1
DB1
DB0
C2 (1) C1 (0)
RESERVED
TEST MODE
BIT
LOCK
DETECT
PRECISION
DB23
DB22
DB21
DB20
DB19
DB18
DB17
RSV
RSV
BSC2 BSC1
TMB
LDP
ABP2 ABP1
BAND
SELECT
CLOCK
ANTIBACKLASH
PULSE WIDTH
DB16
CONTROL
BITS
14-BIT REFERENCE COUNTER
DB15
DB14
R14
R13
DB13 DB12
R12
R11
DB11
DB10
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
R10
R9
R8
R7
R6
R5
R4
R3
R2
R1
Figure 22. Latch Structure
Rev. B | Page 13 of 24
DB1
DB0
C2 (0) C1 (1)
07139-034
RESERVED
R COUNTER LATCH
DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10
RSV
RSV
PD2
PD1
CPI6
CPI5
CPI4
CPI3
CPI2
CPI1
PL2
PL1
MTLD CPG
COUNTER
RESET
OUTPUT
POWER
LEVEL
CP
THREESTATE
PHASE
DETECTOR
POLARITY
CURRENT
SETTING 1
CP GAIN
CURRENT
SETTING 2
MUTE-TILLLD
Data Sheet
POWERDOWN 1
POWERDOWN 2
RESERVED
RESERVED
ADF4360-9
DIVOUT
CONTROL
CORE
POWER
LEVEL
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
CP
PDP
D3
D2
D1
CR
PC2
PC1
PC2
0
0
1
1
CPI6
CPI3
0
0
0
0
1
1
1
1
CPI5
CPI2
0
0
1
1
0
0
1
1
CPI4
CPI1
0
1
0
1
0
1
0
1
ICP (mA)
4.7kΩ
0.31
0.62
0.93
1.25
1.56
1.87
2.18
2.50
PDP
0
1
CP
0
1
PHASE DETECTOR
POLARITY
NEGATIVE
POSITIVE
CHARGE PUMP
OUTPUT
NORMAL
THREE-STATE
PC1
0
1
0
1
CONTROL
BITS
DB1
DB0
C2 (0) C1 (0)
CORE POWER LEVEL
2.5mA
5mA (RECOMMENDED)
7.5mA
10mA
COUNTER
OPERATION
NORMAL
R, A, B COUNTERS
HELD IN RESET
CR
0
1
CPG CP GAIN
0
CURRENT SETTING 1
CURRENT SETTING 2
1
MTLD MUTE-TIL-LOCK DETECT
0
DISABLED
ENABLED
1
PL2
0
0
1
1
CE PIN
0
1
1
1
PD2
X
X
0
1
PD1
X
0
1
1
PL1
0
1
0
1
OUTPUT POWER LEVEL
CURRENT USING TUNED LOAD
–9dBm
3.5mA
–6dBm
5.0mA
–3dBm
7.5mA
0dBm
11.0mA
USING 50Ω TO VVCO
–19dBm
–15dBm
–12dBm
–9dBm
D3
0
0
D2
0
0
D1
0
1
0
0
1
1
1
1
1
1
0
0
1
1
0
1
0
1
0
1
MUXOUT
DVDD
DIGITAL LOCK DETECT
(ACTIVE HIGH)
N DIVIDER OUTPUT
DVDD
R DIVIDER OUTPUT
A CNTR/2 OUT
A CNTR OUT
DGND
MODE
ASYNCHRONOUS POWER-DOWN
NORMAL OPERATION
ASYNCHRONOUS POWER-DOWN
SYNCHRONOUS POWER-DOWN
07139-022
THESE BITS ARE
NOT USED BY THE
DEVICE AND ARE
DON'T CARE BITS.
Figure 23. Control Latch
Rev. B | Page 14 of 24
RESERVED
RESERVED
ADF4360-9
CP GAIN
Data Sheet
13-BIT B COUNTER
DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10
RSV
RSV
CPG
B13
B12
B11
B10
B9
B8
B7
B6
B5
B4
B3
CONTROL
BITS
5-BIT DIVOUT
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
B2
B1
RSV
A5
A4
A3
A2
A1
DB1
DB0
C2 (1) C1 (0)
THIS BIT IS NOT
USED BY THE
DEVICE AND IS A
DON'T CARE BIT.
A5
0
0
0
0
.
.
.
1
1
1
1
B13
0
0
0
0
.
.
.
1
1
1
1
B12
0
0
0
0
.
.
.
1
1
1
1
B11
0
0
0
0
.
.
.
1
1
1
1
............
............
............
............
............
............
............
............
............
............
............
CP GAIN
OPERATION
0
CHARGE PUMP CURRENT SETTING 1
IS PERMANENTLY USED
1
CHARGE PUMP CURRENT SETTING 2
IS PERMANENTLY USED
B3
0
0
0
1
.
.
.
1
1
1
1
B2
0
0
1
1
.
.
.
0
0
1
1
B1
0
1
0
1
.
.
.
0
1
0
1
A4
0
0
0
0
.
.
.
1
1
1
1
............
............
............
............
............
............
............
............
............
............
............
A2
0
0
1
1
.
.
.
0
0
1
1
A1
0
1
0
1
.
.
.
0
1
0
1
OUTPUT DIVIDE RATIO
NOT ALLOWED
NOT ALLOWED
2
3
.
.
.
28
29
30
31
B COUNTER DIVIDE RATIO
NOT ALLOWED
NOT ALLOWED
NOT ALLOWED
3
.
.
.
8188
8189
8190
8191
07139-023
THESE BITS ARE
NOT USED BY THE
DEVICE AND ARE
DON'T CARE BITS.
Figure 24. N Counter Latch
Rev. B | Page 15 of 24
Data Sheet
TEST
MODE
BIT
LOCK
DETECT
PRECISION
RESERVED
RESERVED
ADF4360-9
BAND
SELECT
CLOCK
ANTIBACKLASH
PULSE
WIDTH
DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10
RSV
BSC2 BSC1 TMB
THESE BITS ARE
NOT USED BY
THE DEVICE
AND ARE DON'T
CARE BITS.
LDP
ABP2 ABP1
TEST MODE
BIT SHOULD
BE SET TO 0
FOR NORMAL
OPERATION.
LDP
0
1
BSC1
0
1
0
1
R13
R12
R11
R14
0
0
0
0
.
.
.
1
1
1
1
ABP2
0
0
1
1
BSC2
0
0
1
1
R14
ABP1
0
1
0
1
R10
R13
0
0
0
0
.
.
.
1
1
1
1
R9
R12
0
0
0
0
.
.
.
1
1
1
1
DB9
DB8
DB7
DB6
DB5
DB4
DB3
DB2
R8
R7
R6
R5
R4
R3
R2
R1
..........
..........
..........
..........
..........
..........
..........
..........
..........
..........
..........
R3
0
0
0
1
.
.
.
1
1
1
1
R2
0
1
1
0
.
.
.
0
0
1
1
R1
1
0
1
0
.
.
.
0
1
0
1
DB1
DB0
C2 (0) C1 (1)
DIVIDE RATIO
1
2
3
4
.
.
.
16380
16381
16382
16383
ANTIBACKLASH PULSE WIDTH
3.0ns
1.3ns
6.0ns
3.0ns
LOCK DETECT PRECISION
THREE CONSECUTIVE CYCLES OF PHASE DELAY LESS THAN
15ns MUST OCCUR BEFORE LOCK DETECT IS SET.
FIVE CONSECUTIVE CYCLES OF PHASE DELAY LESS THAN
15ns MUST OCCUR BEFORE LOCK DETECT IS SET.
BAND SELECT CLOCK DIVIDER
1
2
4
8
07139-024
RSV
CONTROL
BITS
14-BIT REFERENCE COUNTER
Figure 25. R Counter Latch
Rev. B | Page 16 of 24
Data Sheet
ADF4360-9
POWER-UP
Power-Up Sequence
The correct programming sequence for the ADF4360-9 after
power-up is as follows:
1.
R Counter Latch
2.
Control Latch
3.
N Counter Latch
Initial Power-Up
Initial power-up refers to programming the part after the
application of voltage to the AVDD, DVDD, and VVCO pins. On
initial power-up, an interval is required between programming
the control latch and programming the N counter latch. This
interval is necessary to allow the transient behavior of the
ADF4360-9 during initial power-up to settle.
During initial power-up, a write to the control latch powers up
the part, and the bias currents of the VCO begin to settle. If
these currents have not settled to within 10% of their steadystate value, and if the N counter latch is then programmed, the
VCO may not oscillate at the desired frequency, which does not
allow the band select logic to choose the correct frequency
band, and the ADF4360-9 may not achieve lock. If the
recommended interval is inserted, and the N counter latch is
programmed, the band select logic can choose the correct
frequency band, and the part locks to the correct frequency.
The duration of this interval is affected by the value of the
capacitor on the CN pin (Pin 14). This capacitor is used to
reduce the close-in noise of the ADF4360-9 VCO. The
recommended value of this capacitor is 10 μF. Using this
value requires an interval of ≥15 ms between the latching in
of the control latch bits and latching in of the N counter latch
bits. If a shorter delay is required, the capacitor can be reduced.
A slight phase noise penalty is incurred by this change, which is
further explained in Table 6.
Table 6. CN Capacitance vs. Interval and Phase Noise
Recommended Interval Between
Control Latch and N Counter Latch
≥15 ms
≥600 μs
Open-Loop Phase Noise @ 10 kHz Offset
L1 and L2 = 18.0 nH
L1 and L2 = 110.0 nH
L1 and L2 = 560.0 nH
−100 dBc/Hz
−97 dBc/Hz
−99 dBc/Hz
−99 dBc/Hz
−96 dBc/Hz
−98 dBc/Hz
POWER-UP
CLK
DATA
R COUNTER
LATCH DATA
CONTROL
LATCH DATA
N COUNTER
LATCH DATA
LE
REQUIRED INTERVAL
CONTROL LATCH WRITE TO
N COUNTER LATCH WRITE
Figure 26. Power-Up Timing
Rev. B | Page 17 of 24
07139-033
CN Value
10 μF
440 nF
ADF4360-9
Data Sheet
Software Power-Up/Power-Down
Charge Pump Currents
If the part is powered down via the software (using the control
latch) and powered up again without any change to the N counter
latch during power-down, the part locks at the correct frequency
because the part is already in the correct frequency band. The
lock time depends on the value of capacitance on the CN pin,
which is <15 ms for 10 μF capacitance. The smaller capacitance
of 440 nF on this pin enables lock times of <600 μs.
CPI3, CPI2, and CPI1 in the ADF4360 family determine
Current Setting 1. CPI6, CPI5, and CPI4 determine Current
Setting 2 (see the truth table in Figure 23).
The N counter value cannot be changed while the part is in
power-down because the part may not lock to the correct
frequency on power-up. If it is updated, the correct programming sequence for the part after power-up is to the R counter
latch, followed by the control latch, and finally the N counter
latch, with the required interval between the control latch and
N counter latch, as described in the Initial Power-Up section.
CONTROL LATCH
With (C2, C1) = (0, 0), the control latch is programmed. Figure 23
shows the input data format for programming the control latch.
Power-Down
DB21 (PD2) and DB20 (PD1) provide programmable powerdown modes.
Output Power Level
Bit PL1 and Bit PL2 set the output power level of the VCO (see
the truth table in Figure 23).
Mute-Till-Lock Detect
DB11 of the control latch in the ADF4360 family is the mutetill-lock detect bit. This function, when enabled, ensures that
the RF outputs are not switched on until the PLL is locked.
CP Gain
DB10 of the control latch in the ADF4360 family is the charge
pump gain bit. When it is programmed to 1, Current Setting 2
is used. When programmed to 0, Current Setting 1 is used.
Charge Pump Three-State
This bit (DB9) puts the charge pump into three-state mode
when programmed to a 1. For normal operation, it should be
set to 0.
Phase Detector Polarity
In the programmed asynchronous power-down, the device
powers down immediately after latching a 1 into Bit PD1, with
the condition that PD2 is loaded with a 0. In the programmed
synchronous power-down, the device power-down is gated by
the charge pump to prevent unwanted frequency jumps. Once
the power-down is enabled by writing a 1 into Bit PD1 (on the
condition that a 1 is also loaded in PD2), the device goes into
power-down on the second rising edge of the R counter output,
after LE goes high. When a power-down is activated (either
synchronous or asynchronous mode), the following events occur:
The PDP bit in the ADF4360 family sets the phase detector
polarity. The positive setting enabled by programming a 1 is
used when using the on-chip VCO with a passive loop filter or
with an active noninverting filter. It can also be set to 0, which
is required if an active inverting loop filter is used.
•
All active dc current paths are removed.
•
The R, N, and timeout counters are forced to their load
state conditions.
DB4 is the counter reset bit for the ADF4360 family. When this
is 1, the R counter and the A, B counters are reset. For normal
operation, this bit should be 0.
•
The charge pump is forced into three-state mode.
•
The digital lock detect circuitry is reset.
•
The RF outputs are debiased to a high impedance state.
•
The reference input buffer circuitry is disabled.
•
The input register remains active and capable of loading
and latching data.
DIVOUT Control
The on-chip multiplexer is controlled by D3, D2, and D1 (see
the truth table in Figure 23).
Counter Reset
Core Power Level
PC1 and PC2 set the power level in the VCO core. The
recommended setting is 5 mA. The 7.5 mA setting is
permissible in some applications (see the truth table in Figure 23).
Rev. B | Page 18 of 24
Data Sheet
ADF4360-9
N COUNTER LATCH
R COUNTER LATCH
Figure 24 shows the input data format for programming the
N counter latch.
With (C2, C1) = (0, 1), the R counter latch is programmed.
Figure 25 shows the input data format for programming the
R counter latch.
5-Bit Divider
A5 to A1 program the output divider. The divide range is 2 (00010)
to 31 (11111). If unused, this divider should be set to 0. The output
or the output divided by 2 is available at the DIVOUT pin.
R Counter
Reserved Bits
Antibacklash Pulse Width
DB23, DB22, and DB7 are spare bits and are designated as
reserved. They should be programmed to 0.
DB16 and DB17 set the antibacklash pulse width.
B Counter Latch
Overall Divide Range
DB18 is the lock detect precision bit. This bit sets the number of
reference cycles with <15 ns phase error for entering the locked
state. With LDP at 1, five cycles are taken; with LDP at 0, three
cycles are taken.
The overall VCO feedback divide range is defined by B.
Test Mode Bit
CP Gain
DB19 is the test mode bit (TMB) and should be set to 0. With
TMB = 0, the contents of the test mode latch are ignored and
normal operation occurs, as determined by the contents of the
control latch, R counter latch, and N counter latch. Note that
test modes are for factory testing only and should not be
programmed by the user.
R1 to R14 set the counter divide ratio. The divide range is
1 (00 … 001) to 16,383 (111 … 111).
Lock Detect Precision
B13 to B1 program the B counter. The divide range is 3
(00 … 0011) to 8191 (11 … 111).
DB21 of the N counter latch in the ADF4360 family is the
charge pump gain bit. When it is programmed to 1, Current
Setting 2 is used. When programmed to 0, Current Setting 1 is
used. This bit can also be programmed through DB10 of the
control latch. The bit always reflects the latest value written to it,
whether this is through the control latch or the N counter latch.
Band Select Clock
These bits (DB20 and DB21) set a divider for the band select
logic clock input. The output of the R counter is, by default, the
value used to clock the band select logic; if this value is too high
(>1 MHz), a divider can be switched on to divide the R counter
output to a smaller value (see Figure 25). A value of 8 is
recommended.
Reserved Bits
DB23 to DB22 are spare bits that are designated as reserved.
They should be programmed to 0.
Rev. B | Page 19 of 24
ADF4360-9
Data Sheet
APPLICATIONS
12
CHOOSING THE CORRECT INDUCTANCE VALUE
10
SENSITIVITY (MHz/V)
8
6
4
The lowest center frequency of oscillation possible is approximately
65 MHz, which is achieved using 560 nH inductors. This
relationship can be expressed by
2π 9.3 pF(0.9 nH + L EXT )
300
250
200
150
07139-025
100
50
200
300
400
INDUCTANCE (nH)
500
600
Analog-to-digital converters (ADCs) require a sampling clock
for their operation. Generally, this is provided by TCXO or VCXOs,
which can be large and expensive. The frequency range is usually
quite limited. An alternative solution is the ADF4360-9, which can
be used to generate a CMOS clock signal suitable for use in all
but the most demanding converter applications.
350
100
200
300
400
INDUCTANCE (nH)
ENCODE CLOCK FOR ADC
400
FREQUENCY (MHz)
100
Figure 28. Tuning Sensitivity vs. Inductance
450
0
0
1
where:
fO is the center frequency.
LEXT is the external inductance.
0
0
500
600
Figure 27. Output Center Frequency vs. External Inductor Value
The approximate value of capacitance at the midpoint of the
center band of the VCO is 9.3 pF, and the approximate value of
internal inductance due to the bond wires is 0.9 nH. The VCO
sensitivity is a measure of the frequency change vs. the tuning
voltage. It is a very important parameter for the low-pass filter.
Figure 28 shows a graph of the tuning sensitivity (in MHz/V)
vs. the inductance (nH). It can be seen that as the inductance
increases, the sensitivity decreases. This relationship can be
derived from the previous equation; that is, because the
inductance increased, the change in capacitance from the
varactor has less of an effect on the frequency.
Figure 29 shows an ADF4360-9 with a VCO frequency of
320 MHz and a DIVOUT frequency of 80 MHz. Because a 50%
duty cycle is preferred by most sampling clock circuitry, the A/2
mode is selected. Therefore, A is programmed to 2, giving an
overall divide value of 4. The AD9215-80 is a 10-bit, 80 MSPS
ADC that requires an encode clock jitter of 6 ps or less. The
ADF4360-9 takes a 10 MHz TCXO frequency and divides this to
1 MHz; therefore, R = 10 is programmed and N = 320 is
programmed
to achieve a VCO frequency of 320 MHz. The resultant 80 MHz
CMOS signal has a jitter of <1.5 ps, which is more than adequate
for the application.
SPI
TCXO
10MHz
ADF4360-9
80MHz
PC
21nH
470Ω
21nH
USB
470Ω
SIGNAL
GENERATOR
LPF
AIN
ENCODE
CLOCK
AD9215-80
HC-ADCEVALA-SC
Figure 29. The ADF4360-9 Used as an Encode Clock for an ADC
Rev. B | Page 20 of 24
07139-036
fO =
2
07139-026
The ADF4360-9 can be used at many different frequencies
simply by choosing the external inductors to give the correct
output frequency. Figure 27 shows a graph of both minimum
and maximum frequency vs. the external inductor value. The
correct inductor should cover the maximum and minimum
frequencies desired. The inductors used are 0603 CS or 0805 CS
type from Coilcraft. To reduce mutual coupling, the inductors
should be placed at right angles to one another.
Data Sheet
ADF4360-9
Two 21 nH inductors are required for the specified frequency
range. The reference frequency is from a 20 MHz TCXO from
Fox; therefore, an R value of 20 is programmed. Taking into
account the high PFD frequency and its effect on the band
select logic, the band select clock divider is enabled. In this case,
a value of 8 is chosen. A very simple shunt resistor and dc-blocking
capacitor complete the RF output stage. Because these outputs
are not used, they are terminated in 50 Ω resistors. This is
recommended for circuit stability. Leaving the RF outputs
open is not recommended.
GSM TEST CLOCK
Figure 30 shows the ADF4360-9 used to generate three different
frequencies at DIVOUT. The frequencies required are 45 MHz,
80 MHz, and 95 MHz. This is achieved by generating 360 MHz,
320 MHz, and 380 MHz and programming the correct A divider
ratio. Because a 50% duty cycle is required, the A/2 DIVOUT
mode is selected. This means that A values of 4, 2, and 2 are
selected, respectively, for each of the output frequencies
previously mentioned.
The low-pass filter was designed using ADIsimPLL™ for a
channel spacing of 1 MHz and an open-loop bandwidth of
40 kHz. Larger PFD frequencies can be used to reduce in-band
noise and, therefore, rms jitter. However, for the purposes of
this example, 1 MHz is used. The measured rms jitter from this
circuit at each frequency is less than 1.5 ps.
VVCO
The CMOS level output frequency is available at DIVOUT. If
the frequency has to drive a low impedance load, a buffer is
recommended.
LOCK
DETECT
VVDD
6
2
21
23
VVCO
AVDD
DVDD
LD
10µF
VTUNE 7
12kΩ
CP 24
1nF 1nF
14
CN
16
REFIN
150pF
1nF
4.7kΩ
CLK
18
DATA
19
LE
12
CC
13
RSET
ADF4360-9
DIVOUT 20
VVCO
51Ω
RFOUTA 4
CPGND
1
AGND DGND L1 L2
3
56pF
5.6kΩ
51Ω
17
2.2nF
8
11 22
15
9
RFOUTB 5
10
21nH
51Ω
100pF
51Ω
100pF 51Ω
470Ω
470Ω
21nH
07139-027
SPI-COMPATIBLE SERIAL BUS
FOX
801BE-160
20MHz
Figure 30.GSM Test Clock
Rev. B | Page 21 of 24
ADF4360-9
Data Sheet
INTERFACING
ADSP-21xx Interface
The ADF4360 family has a simple SPI-compatible serial interface
for writing to the device. CLK, DATA, and LE control the data
transfer. When LE goes high, the 24 bits that are clocked into
the appropriate register on each rising edge of CLK are transferred
to the appropriate latch. See Figure 2 for the timing diagram
and Table 5 for the latch truth table.
Figure 32 shows the interface between the ADF4360 family and
the ADSP-21xx digital signal processor. The ADF4360 family
needs a 24-bit serial word for each latch write. The easiest way
to accomplish this using the ADSP-21xx family is to use the
autobuffered transmit mode of operation with alternate framing.
This provides a means for transmitting an entire block of serial
data before an interrupt is generated.
SCLOCK
MOSI
TFS
ADuC812 Interface
ADSP-21xx
Figure 31 shows the interface between the ADF4360 family and
the ADuC812 MicroConverter®. Because the ADuC812 is based
on an 8051 core, this interface can be used with any 8051-based
microcontrollers. The MicroConverter is set up for SPI master
mode with CPHA = 0. To initiate the operation, the I/O port
driving LE is brought low. Each latch of the ADF4360 family
needs a 24-bit word, which is accomplished by writing three
8-bit bytes from the MicroConverter to the device. After the
third byte is written, the LE input should be brought high to
complete the transfer.
MOSI
ADuC812
I/O PORTS
SCLK
ADF4360-x
CE
MUXOUT
(LOCK DETECT)
ADF4360-x
MUXOUT
(LOCK DETECT)
Figure 32. ADSP-21xx to ADF4360-x Interface
Set up the word length for 8 bits and use three memory
locations for each 24-bit word. To program each 24-bit latch,
store the 8-bit bytes, enable the autobuffered mode, and write to
the transmit register of the DSP. This last operation initiates the
autobuffer transfer.
The leads on the chip scale package (CP-24-2) are rectangular.
The PCB pad for these should be 0.1 mm longer than the
package lead length and 0.05 mm wider than the package lead
width. The lead should be centered on the pad to ensure that
the solder joint size is maximized.
SDATA
LE
LE
CE
PCB DESIGN GUIDELINES FOR CHIP SCALE
PACKAGE
07139-028
SCLOCK
I/O PORTS
SCLK
SDATA
07139-029
The maximum allowable serial clock rate is 20 MHz. This
means that the maximum update rate possible is 833 kHz, or
one update every 1.2 μs. This is more than adequate for systems
that have typical lock times in hundreds of microseconds.
Figure 31. ADuC812 to ADF4360-x Interface
I/O port lines on the ADuC812 are used to detect lock (MUXOUT
configured as lock detect and polled by the port input). When
operating in the described mode, the maximum SCLOCK rate
of the ADuC812 is 4 MHz. This means that the maximum rate
at which the output frequency can be changed is 166 kHz.
The bottom of the chip scale package has a central thermal pad.
The thermal pad on the PCB should be at least as large as this
exposed pad. On the PCB, there should be a clearance of at least
0.25 mm between the thermal pad and the inner edges of the
pad pattern to ensure that shorting is avoided.
Thermal vias can be used on the PCB thermal pad to improve
thermal performance of the package. If vias are used, they should
be incorporated into the thermal pad at 1.2 mm pitch grid. The
via diameter should be between 0.3 mm and 0.33 mm, and the
via barrel should be plated with 1 ounce of copper to plug the via.
The user should connect the printed circuit thermal pad to AGND.
This is internally connected to AGND.
Rev. B | Page 22 of 24
Data Sheet
ADF4360-9
There are a number of ways to match the VCO output of the
ADF4360-9 for optimum operation; the most basic is to use a
51 Ω resistor to VVCO. A dc bypass capacitor of 100 pF is connected
in series, as shown in Figure 33. Because the resistor is not
frequency dependent, this provides a good broadband match.
The output power in the circuit in Figure 33 typically gives
−9 dBm output power into a 50 Ω load.
VVCO
51Ω
250
100
0
A better solution is to use a shunt inductor (acting as an RF
choke) to VVCO. This gives a better match and, therefore, more
output power.
Experiments have shown that the circuit shown in Figure 34
provides an excellent match to 50 Ω over the operating range of
the ADF4360-9. This gives approximately 0 dBm output power
across the specific frequency range of the ADF4360-9 using the
recommended shunt inductor, followed by a 100 pF dc-blocking
capacitor.
VVCO
L
07139-031
100pF
50Ω
150
50
Figure 33. Simple Output Stage
RFOUT
200
Figure 34. Optimum Output Stage
07139-032
50Ω
300
07139-030
100pF
RFOUT
The recommended value of this inductor changes with the VCO
center frequency. Figure 35 shows a graph of the optimum
inductor value vs. center frequency.
INDUCTANCE (nH)
OUTPUT MATCHING
0
100
200
300
CENTER FREQUENCY (MHz)
400
500
Figure 35. Optimum Shunt Inductor vs. Center Frequency
Both complementary architectures can be examined using the
EV-ADF4360-9EB1Z evaluation board. If the user does not
need the differential outputs available on the ADF4360-9, the
user should either terminate the unused output with the same
circuitry as much as possible or combine both outputs using a
balun. Alternatively, instead of the LC balun, both outputs can
be combined using a 180° rat-race coupler.
If the user is only using DIVOUT and does not use the RF
outputs, it is still necessary to terminate both RF output pins
with a shunt inductor/resistor to VVCO and also a dc bypass
capacitor and a 50 Ω load. The circuit in Figure 33 is probably
the simplest and most cost-effective solution. It is important
that the load on each pin be balanced because an unbalanced
load is likely to cause stability problems. Terminations should
be identical as much as possible.
Rev. B | Page 23 of 24
ADF4360-9
Data Sheet
OUTLINE DIMENSIONS
4.10
4.00 SQ
3.90
0.60 MAX
0.60 MAX
18
3.75 BSC
SQ
0.50
BSC
1.00
0.85
0.80
SEATING
PLANE
12° MAX
0.50
0.40
0.30
0.30
0.23
0.18
6
12
0.70 MAX
0.65 TYP
0.05 MAX
0.02 NOM
COPLANARITY
0.08
0.20 REF
PIN 1
INDICATOR
2.45
2.30 SQ
2.15
EXPOSED
PAD
(BOTTOM VIEW)
13
TOP VIEW
1
7
0.20 MIN
2.50 BCS
FOR PROPER CONNECTION OF
THE EXPOSED PAD, REFER TO
THE PIN CONFIGURATION AND
FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.
08-18-2010-A
PIN 1
INDICATOR
24
19
COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-2
Figure 36. 24-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
4 mm × 4 mm Body, Very Thin Quad
(CP-24-2)
Dimensions shown in millimeters
ORDERING GUIDE
Model 1
ADF4360-9BCPZ
ADF4360-9BCPZRL
ADF4360-9BCPZRL7
EV-ADF4360-9EB1Z
1
Temperature Range
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
Package Description
24-Lead LFCSP_VQ
24-Lead LFCSP_VQ
24-Lead LFCSP_VQ
Evaluation Board
Z = RoHS Compliant Part.
©2008–2012 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D07139-0-2/12(B)
Rev. B | Page 24 of 24
Frequency Range
65 MHz to 400 MHz
65 MHz to 400 MHz
65 MHz to 400 MHz
Package Option
CP-24-2
CP-24-2
CP-24-2
Similar pages