FUJITSU MBM29F400TC-90PF

FUJITSU SEMICONDUCTOR
DATA SHEET
DS05-20851-4E
FLASH MEMORY
CMOS
4M (512K × 8/256K × 16) BIT
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ FEATURES
• Single 5.0 V read, write, and erase
Minimizes system level power requirements
• Compatible with JEDEC-standard commands
Uses same software commands as E2PROMs
• Compatible with JEDEC-standard world-wide pinouts
48-pin TSOP (Package suffix: PFTN – Normal Bend Type, PFTR – Reversed Bend Type)
44-pin SOP (Package suffix: PF)
• Minimum 100,000 write/erase cycles
• High performance
55 ns maximum access time
• Sector erase architecture
One 16K byte, two 8K bytes, one 32K byte, and seven 64K bytes.
Any combination of sectors can be concurrently erased. Also supports full chip erase.
• Boot Code Sector Architecture
T = Top sector
B = Bottom sector
• Embedded EraseTM Algorithms
Automatically pre-programs and erases the chip or any sector
• Embedded ProgramTM Algorithms
Automatically writes and verifies data at specified address
• Data Polling and Toggle Bit feature for detection of program or erase cycle completion
• Ready/Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
• Low Vcc write inhibit ≤ 3.2 V
• Erase Suspend/Resume
Suspends the erase operation to allow a read in another sector within the same device
• Hardware RESET pin
Resets internal state machine to the read mode
• Sector protection
Hardware method disables any combination of sectors from write or erase operations
• Temporary sector unprotection
Temporary sector unprotection via the RESET pin.
Embedded EraseTM and Embedded ProgramTM are trademarks of Advanced Micro Devices, Inc.
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ PACKAGE
48-pin TSOP (I)
44-pin SOP
Marking Side
Marking Side
Marking Side
(FPT-48P-M19)
2
(FPT-48P-M20)
(FPT-44P-M16)
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ GENERAL DESCRIPTION
The MBM29F400TC/BC is a 4M-bit, 5.0 V-only Flash memory organized as 512K bytes of 8 bits each or 256K
words of 16 bits each. The MBM29F400TC/BC is offered in a 48-pin TSOP and 44-pin SOP packages. This
device is designed to be programmed in-system with the standard system 5.0 V VCC supply. 12.0 V VPP is not
required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers.
The standard MBM29F400TC/BC offers access times 55 ns and 90 ns allowing operation of high-speed
microprocessors without wait states. To eliminate bus contention the device has separate chip enable (CE), write
enable (WE), and output enable (OE) controls.
The MBM29F400TC/BC is pin and command set compatible with JEDEC standard. Commands are written to
the command register using standard microprocessor write timings. Register contents serve as input to an
internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch
addresses and data needed for the programming and erase operations. Reading data out of the devices is similar
to reading from12.0 V Flash or EPROM devices.
The MBM29F400TC/BC is programmed by executing the program command sequence. This will invoke the
Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths
and verifies proper cell margin. Typically, each sector can be programmed and verified in less than 0.5 seconds.
Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase
Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed
before executing the erase operation. During erase, the device automatically times the erase pulse widths and
verifies proper cell margin.
A sector is typically erased and verified in 1.0 second (if already completely preprogrammed.).
The devices also features a sector erase architecture. The sector mode allows each sector to be erased and
reprogrammed without affecting other sectors. The MBM29F400TC/BC is erased when shipped from the factory.
The devices features single 5.0 V power supply operation for both read and write functions. Internally generated
and regulated voltages are provided for the program and erase operations. A low VCC detector automatically
inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQ7,
by the Toggle Bit feature on DQ6, or the RY/BY output pin. Once the end of a program or erase cycle has been
completed, the device internally resets to the read mode.
Fujitsu’s Flash technology combines years of EPROM and E2PROM experience to produce the highest levels
of quality, reliability, and cost effectiveness. The MBM29F400TC/BC memory electrically erase the entire chip
or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed one
byte/word at a time using the EPROM programming mechanism of hot electron injection.
3
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ FLEXIBLE SECTOR-ERASE ARCHITECTURE
• One 16K byte, two 8K bytes, one 32K byte, and seven 64K bytes.
• Individual-sector, multiple-sector, or bulk-erase capability.
• Individual or multiple-sector protection is user definable.
(×8)
(×16)
7FFFFH
3FFFFH
7BFFFH
3DFFFH
64K byte
16K byte
6FFFFH 37FFFH
64K byte
8K byte
79FFFH
5FFFFH 2FFFFH
3CFFFH
64K byte
8K byte
77FFFH
4FFFFH 27FFFH
3BFFFH
64K byte
32K byte
6FFFFH
3FFFFH 1FFFFH
37FFFH
64K byte
64K byte
5FFFFH
2FFFFH 17FFFH
2FFFFH
64K byte
64K byte
4FFFFH
1FFFFH 0FFFFH
27FFFH
64K byte
64K byte
3FFFFH
0FFFFH 07FFFH
1FFFFH
32K byte
64K byte
2FFFFH
17FFFH
07FFFH
03FFFH
05FFFH
02FFFH
03FFFH
01FFFH
00000H
00000H
8K byte
64K byte
1FFFFH
0FFFFH
8K byte
64K byte
0FFFFH
07FFFH
16K byte
64K byte
00000H
MBM29F400TC Sector Architecture
4
(×8)
(×16)
7FFFFH 3FFFFH
00000H
MBM29F400BC Sector Architecture
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ PRODUCT LINE UP
Part No.
MBM29F400TC/MBM29F400BC
VCC = 5.0 V ± 5 %
-55
—
—
VCC = 5.0 V ± 10 %
—
-70
-90
Max. Address Access Time (ns)
55
70
90
Max. CE Access Time (ns)
55
70
90
Max. OE Access Time (ns)
30
30
35
Ordering Part No.
■ BLOCK DIAGRAM
RY/BY
Buffer
DQ0 to DQ15
RY/BY
VCC
VSS
WE
BYTE
RESET
Input/Output
Buffers
Erase Voltage
Generator
State
Control
Command
Register
Program Voltage
Generator
Chip Enable
Output Enable
Logic
CE
OE
STB
Low VCC Detector
Timer for
Program/Erase
Address
Latch
STB
Data Latch
Y-Decoder
Y-Gating
X-Decoder
Cell Matrix
A0 to A17
A-1
5
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ CONNECTION DIAGRAMS
SOP
(Top View)
TSOP (I)
A15
A14
A13
A12
A11
A10
A9
A8
N.C.
N.C.
WE
RESET
N.C.
N.C.
RY/BY
N.C.
A17
A7
A6
A5
A4
A3
A2
A1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
(Marking Side)
MBM29F400TC/MBM29F400BC
Standard Pinout
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A16
BYTE
VSS
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
VCC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE
VSS
CE
A0
FPT-48P-M19
A1
A2
A3
A4
A5
A6
A7
A17
N.C.
RY/BY
N.C.
N.C.
RESET
WE
N.C.
N.C.
A8
A9
A10
A11
A12
A13
A14
A15
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
(Marking Side)
MBM29F400TC/MBM29F400BC
Reverse Pinout
FPT-48P-M20
6
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
A0
CE
VSS
OE
DQ0
DQ8
DQ1
DQ9
DQ2
DQ10
DQ3
DQ11
VCC
DQ4
DQ12
DQ5
DQ13
DQ6
DQ14
DQ7
DQ15/A-1
VSS
BYTE
A16
N.C.
1
44
RESET
RY/BY
2
43
WE
A17
3
42
A8
A7
4
41
A9
A6
5
40
A10
A5
6
39
A11
A4
7
38
A12
A3
8
37
A13
A2
9
36
A14
A1
10
35
A15
A0
11
34
A16
CE
12
33
BYTE
VSS
13
32
VSS
OE
14
31
DQ15/A-1
DQ0
15
30
DQ7
DQ8
16
29
DQ14
DQ1
17
28
DQ6
DQ9
18
27
DQ13
DQ2
19
26
DQ5
DQ10
20
25
DQ12
DQ3
21
24
DQ4
DQ11
22
23
VCC
FPT-44P-M16
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ LOGIC SYMBOL
Table 1 MBM29F400TC/BC Pin Configuration
Pin
A-1
18
A0 to A17
CE
OE
RESET
A-1, A0 to A17
Address Inputs
DQ0 to DQ15
Data Inputs/Outputs
16 or 8
DQ0 to DQ15
WE
Function
CE
Chip Enable
OE
Output Enable
WE
Write Enable
RY/BY
RY/BY
Ready-Busy Output
RESET
Hardware Reset Pin/
Temporary Sector Unprotection
BYTE
BYTE
Selects 8-bit or 16-bit mode
N.C.
No Internal Connection
VSS
Device Ground
VCC
Device Power Supply
7
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Table 2
MBM29F400TC/BC User Bus Operation (BYTE = VIH)
CE
OE
WE
A0
A1
A6
A9
DQ0 to
DQ15
RESET
Auto-Select Manufacturer Code (1)
L
L
H
L
L
L
VID
Code
H
Auto-Select Device Code (1)
L
L
H
H
L
L
VID
Code
H
Read (3)
L
L
H
A0
A1
A6
A9
DOUT
H
Standby
H
X
X
X
X
X
X
HIGH-Z
H
Output Disable
L
H
H
X
X
X
X
HIGH-Z
H
Write
L
H
L
A0
A1
A6
A9
DIN
H
Enable Sector Protection (2)
L
VID
X
X
L
VID
X
H
Verify Sector Protection (2)
L
L
H
L
H
L
VID
Code
H
Temporary Sector Unprotection
X
X
X
X
X
X
X
X
VID
Reset (Hardware)/Standby
X
X
X
X
X
X
X
HIGH-Z
L
Operation
Table 3
MBM29F400TC/BC User Bus Operation (BYTE = VIL)
15
WE DQ
/A-1
CE
OE
A0
A1
A6
A9
Auto-Select Manufacturer Code (1)
L
L
H
L
L
L
L
VID
Code
H
Auto-Select Device Code (1)
L
L
H
L
H
L
L
VID
Code
H
Read (3)
L
L
H
A-1
A0
A1
A6
A9
DOUT
H
Standby
H
X
X
X
X
X
X
X
HIGH-Z
H
Output Disable
L
H
H
X
X
X
X
X
HIGH-Z
H
Write
L
H
L
A-1
A0
A1
A6
A9
DIN
H
Enable Sector Protection (2)
L
VID
L
X
X
L
VID
X
H
Verify Sector Protection (2)
L
L
H
L
L
H
L
VID
Code
H
Temporary Sector Unprotection
X
X
X
X
X
X
X
X
X
VID
Reset (Hardware)/Standby
X
X
X
X
X
X
X
X
HIGH-Z
L
Operation
Legend: L = VIL, H = VIH, X = VIL or VIH,
DQ0 to DQ7 RESET
= Pulse input. See DC Characteristics for voltage levels.
Notes: 1. Manufacturer and device codes may also be accessed via a command register write sequence. Refer
to Table 7.
2. Refer to the section on Sector Protection.
3. WE can be VIL if OE is VIL, OE at VIH initiates the write operations.
8
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ ORDERING INFORMATION
Standard Products
Fujitsu standard products are available in several packages. The order number is formed by a combination of:
MBM29F400
T
C
-55
PFTN
PACKAGE TYPE
PFTN = 48-Pin Thin Small Outline Package
(TSOP (I)) Standard Pinout
PFTR = 48-Pin Thin Small Outline Package
(TSOP (I)) Reverse Pinout
PF =
44-Pin Small Outline Package
SPEED OPTION
See Product Selector Guide
C = Device Revision
BOOT CODE SECTOR ARCHITECTURE
T = Top sector
B = Bottom sector
DEVICE NUMBER/DESCRIPTION
MBM29F400
4Mega-bit (512K × 8-Bit or 256K × 16-Bit) CMOS Flash Memory
5.0 V-only Read, Write, and Erase
9
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ FUNCTIONAL DESCRIPTION
Read Mode
The MBM29F400TC/BC has two control functions which must be satisfied in order to obtain data at the outputs.
CE is the power control and should be used for a device selection. OE is the output control and should be used
to gate data to the output pins if a device is selected.
Address access time (tACC) is equal to the delay from stable addresses to valid output data. The chip enable
access time (tCE) is the delay from stable addresses and stable CE to valid data at the output pins. The output
enable access time is the delay from the falling edge of OE to valid data at the output pins (Assuming the
addresses have been stable for at least tACC - tCE time).
Standby Mode
There are two ways to implement the standby mode on the MBM29F400TC/BC devices, one using both the CE
and RESET pins; the other via the RESET pin only.
When using both pins, a CMOS standby mode is achieved with CE and RESET inputs both held at VCC ± 0.3 V.
Under this condition the current consumed is less than 5 µA max. A TTL standby mode is achieved with CE and
RESET pins held at VIH. Under this condition the current is reduced to approximately 1mA. During Embedded
Algorithm operation, VCC Active current (ICC2) is required even CE = VIH. The device can be read with standard
access time (tCE) from either of these standby modes.
When using the RESET pin only, a CMOS standby mode is achieved with RESET input held at VSS ± 0.3 V
(CE = “H” or “L”). Under this condition the current is consumed is less than 5 µA max. A TTL standby mode is
achieved with RESET pin held at VIL, (CE= “H” or “L”). Under this condition the current required is reduced to
approximately 1mA. Once the RESET pin is taken high, the device requires tRH of wake up time before outputs
are valid for read access.
In the standby mode the outputs are in the high impedance state, independent of the OE input.
Output Disable
With the OE input at a logic high level (VIH), output from the device is disabled. This will cause the output pins
to be in a high impedance state.
Autoselect
The autoselect mode allows the reading out of a binary code from the device and will identify its manufacturer
and type. This mode is intended for use by programming equipment for the purpose of automatically matching
the devices to be programmed with its corresponding programming algorithm. This mode is functional over the
entire temperature range of the device.
To activate this mode, the programming equipment must force VID (11.5 V to 12.5 V) on address pin A9. Two
identifier bytes may then be sequenced from the devices outputs by toggling address A0 from VIL to VIH. All
addresses are don't cares except A0, A1 and A6 ( A-1) (See Tables 4.1).
The manufacturer and device codes may also be read via the command register, for instances when the
MBM29F400TC/BC is erased or programmed in a system without access to high voltage on the A9 pin. The
command sequence is illustrated in Table 7 (refer to Autoselect Command section).
A0 = VIL represents the manufacturer’s code (Fujitsu = 04H) and A0 = VIH the device identifier code
(MBM29F400TC = 23H and MBM29F400BC = ABH for ×8 mode; MBM29F400TC = 2223H and MBM29F400BC
= 22ABH for ×16 mode). These two bytes/words are given in the tables 4.1 and 4.2. All identifiers for manufacturer
and device will exhibit odd parity with DQ7 defined as the parity bit. In order to read the proper device codes
when executing the autoselect, A1 must be VIL (See Tables 4.1 and 4.2).
10
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Table 4 .1 MBM29F400TC/BC Sector Protection Verify Autoselect Codes
Type
A12 to A17
A6
A1
A0
A-1*1
Code
(HEX)
X
VIL
VIL
VIL
VIL
04H
VIL
23H
X
VIL
VIL
VIH
X
2223H
VIL
ABH
X
22ABH
VIL
01H*2
Manufacturer’s Code
Byte
MBM29F400TC
Word
Device Code
Byte
MBM29F400BC
X
VIL
VIL
VIH
Word
Sector
Addresses
Sector Protection
VIH
VIL
VIL
*1: A-1 is for Byte mode.
*2: Outputs 01H at protected sector addresses and outputs 00H at unprotected sector addresses.
Table 4 .2 Expanded Autoselect Code Table
Type
Manufacturer’s Code
Device
Code
DQ DQ DQ DQ DQ DQ DQ
Code DQ15 DQ14 DQ13 DQ12 DQ11 DQ10 DQ9 DQ8 DQ
7
6
5
4
3
2
1
0
0
0
0
0
0
1
0
0
MBM29F400TC 23H
A-1 HI-Z HI-Z HI-Z HI-Z HI-Z HI-Z HI-Z 0
(B)
2223
0
0
1
0
0
0
1
0
0
(W)
H
0
0
1
1
0
0
0
0
0
0
1
1
1
1
MBM29F400BC ABH
A-1 HI-Z HI-Z HI-Z HI-Z HI-Z HI-Z HI-Z 1
(B)
22AB
0
0
1
0
0
0
1
0
1
(W)
H
0
0
1
1
0
0
1
1
0
0
1
1
1
1
0
0
0
0
0
0
1
Sector Protection
04H A-1/0
01H A-1/0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
(B): Byte mode
(W): Word mode
Write
Device erasure and programming are accomplished via the command register. The contents of the register serve
as inputs to the internal state machine. The state machine outputs dictate the function of the device.
The command register itself does not occupy any addressable memory location. The register is a latch used to
store the commands, along with the address and data information needed to execute the command. The
command register is written by bringing WE to VIL, while CE is at VIL and OE is at VIH. Addresses are latched on
the falling edge of WE or CE, whichever happens later; while data is latched on the rising edge of WE or CE,
whichever happens first. Standard microprocessor write timings are used.
Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters.
Sector Protection
The MBM29F400TC/BC features hardware sector protection. This feature will disable both program and erase
operations in any number of sectors (0 through 10). The sector protection feature is enabled using programming
equipment at the user’s site. The device is shipped with all sectors unprotected.
11
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
To activate this mode, the programming equipment must force VID on address pin A9 and control pin OE, (suggest
VID = 11.5V), CE = VIL, and A6 = VIL. The sector addresses (A17, A16, A15, A14, A13, and A12) should be set to the
sector to be protected. Tables 5 and 6 define the sector address for each of the eleven (11) individual sectors.
Programming of the protection circuitry begins on the falling edge of the WE pulse and is terminated with the
rising edge of the same. Sector addresses must be held constant during the WE pulse. Refer to Figures 16 and
23 for sector protection waveforms and algorithm.
To verify programming of the protection circuitry, the programming equipment must force VID on address pin A9
with CE and OE at VIL and WE at VIH. Scanning the sector addresses (A17, A16, A15, A14, A13, and A12) while (A6,
A1, A0) = (0, 1, 0) will produce a logical “1” code at device output DQ0 for a protected sector. Otherwise the
devices will produce 00H for unprotected sector. In this mode, the lower order addresses, except for A0, A1, and
A6 are don't care. Address locations with A1 = VIL are reserved for Autoselect manufacturer and device codes.
A-1 requires to apply to VIL on byte mode.
It is also possible to determine if a sector is protected in the system by writing an Autoselect command. Performing
a read operation at the address location XX02H, where the higher order addresses (A17, A16, A15, A14, A13, and
A12) are the desired sector address will produce a logical “1” at DQ0 for a protected sector. See Tables 4.1 and
4.2 for Autoselect codes.
Temporary Sector Unprotection
This feature allows temporary unprotection of previously protected sectors of the MBM29F400TC/BC device in
order to change data. The Sector Unprotection mode is activated by setting the RESET pin to high voltage
(12 V). During this mode, formerly protected sectors can be programmed or erased by selecting the sector
addresses. Once the 12 V is taken away from the RESET pin, all the previously protected sectors will be protected
again. Refer to Figures 17 and 24.
12
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Table 5
Sector Address Tables (MBM29F400TC)
Sector
Address
A17
A16
A15
A14
A13
A12
Address Range
SA0
0
0
0
X
X
X
00000H to 0FFFFH
SA1
0
0
1
X
X
X
10000H to 1FFFFH
SA2
0
1
0
X
X
X
20000H to 2FFFFH
SA3
0
1
1
X
X
X
30000H to 3FFFFH
SA4
1
0
0
X
X
X
40000H to 4FFFFH
SA5
1
0
1
X
X
X
50000H to 5FFFFH
SA6
1
1
0
X
X
X
60000H to 6FFFFH
SA7
1
1
1
0
X
X
70000H to 77FFFH
SA8
1
1
1
1
0
0
78000H to 79FFFH
SA9
1
1
1
1
0
1
7A000H to 7BFFFH
SA10
1
1
1
1
1
X
7C000H to 7FFFFH
Table 6
Sector Address Tables (MBM29F400BC)
Sector
Address
A17
A16
A15
A14
A13
A12
Address Range
SA0
0
0
0
0
0
X
00000H to 03FFFH
SA1
0
0
0
0
1
0
04000H to 05FFFH
SA2
0
0
0
0
1
1
06000H to 07FFFH
SA3
0
0
0
1
X
X
08000H to 0FFFFH
SA4
0
0
1
X
X
X
10000H to 1FFFFH
SA5
0
1
0
X
X
X
20000H to 2FFFFH
SA6
0
1
1
X
X
X
30000H to 3FFFFH
SA7
1
0
0
X
X
X
40000H to 4FFFFH
SA8
1
0
1
X
X
X
50000H to 5FFFFH
SA9
1
1
0
X
X
X
60000H to 6FFFFH
SA10
1
1
1
X
X
X
70000H to 7FFFFH
13
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Table 7
Command
Sequence
Read/Reset
Read/Reset
Autoselect
Program
Chip Erase
Sector
Erase
Bus
Write
Cycles
Req'd
Word
Byte
Word
Byte
Word
Byte
Word
Byte
Word
Byte
Word
Byte
1
3
3
4
6
6
MBM29F400TC/BC Command Definitions
Second
Bus Fifth Bus
First Bus
Third Bus Fourth
Sixth Bus
Bus
Read/Write
Write Cycle Write Cycle Write Cycle
Write
Cycle
Write
Cycle
Cycle
Addr Data Addr Data Addr Data Addr Data Addr Data Addr Data
XXXH F0H
555H
AAAH
555H
AAAH
555H
AAAH
555H
AAAH
555H
AAAH
AAH
AAH
AAH
AAH
AAH
—
2AAH
555H
2AAH
555H
2AAH
555H
2AAH
555H
2AAH
555H
—
55H
55H
55H
55H
55H
—
555H
AAAH
555H
AAAH
555H
AAAH
555H
AAAH
555H
AAAH
—
—
—
—
—
—
—
F0H
RA
RD
—
—
—
—
90H
—
—
—
—
—
—
A0H
PA
PD
—
—
—
—
80H
80H
555H
AAAH
555H
AAAH
AAH
AAH
2AAH
555H
2AAH
555H
55H
555H
AAAH
55H
SA
10H
30H
Sector Erase Suspend
Erase can be suspended during sector erase with Addr (“H” or “L”). Data (B0H)
Sector Erase Resume
Erase can be resumed after suspend with Addr (“H” or “L”). Data (30H)
Notes: 1. Address bits A15 to A11 = X = “H” or “L” for all address commands except or Program Address (PA) and
Sector Address (SA).
2. Bus operations are defined in Tables 2 and 3.
3. RA = Address of the memory location to be read.
PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of
the WE pulse.
SA = Address of the sector to be erased. The combination of A17, A16, A15, A14, A13, and A12 will
uniquely select any sector.
4. RD = Data read from location RA during read operation.
PD = Data to be programmed at location PA. Data is latched on the falling edge of WE.
5. The system should generate the following address patterns:
Word Mode: 555H or 2AAH to addresses A0 to A10
Byte Mode: AAAH or 555H to addresses A-1 to A10
6. Both Read/Reset commands are functionally equivalent, resetting the device to the read mode.
Command Definitions
Device operations are selected by writing specific address and data sequences into the command register.
Writing incorrect address and data values or writing them in the improper sequence will reset the device to the
read mode. Table 7 defines the valid register command sequences. Note that the Erase Suspend (B0H) and
Erase Resume (30H) commands are valid only while the Sector Erase operation is in progress. Moreover both
Read/Reset commands are functionally equivalent, resetting the device to the read mode. Please note that
commands are always written at DQ0 to DQ7 and DQ8 to DQ15 bits are ignored.
Read/Reset Command
The read or eset operation is initiated by writing the read/reset command sequence into the command register.
Microprocessor read cycles retrieve array data from the memory. The devices remain enabled for reads until the
command register contents are altered.
14
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
The device will automatically power-up in the read/reset state. In this case, a command sequence is not required
to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no
spurious alteration of the memory content occurs during the power transition. Refer to the AC Read
Characteristics and Waveforms for the specific timing parameters.
Autoselect Command
Flash memories are intended for use in applications where the local CPU alters memory contents. As such,
manufacture and device codes must be accessible while the devices reside in the target system. PROM
programmers typically access the signature codes by raising A9 to a high voltage. However, multiplexing high
voltage onto the address lines is not generally desired system design practice.
The device contains an autoselect command operation to supplement traditional PROM programming
methodology. The operation is initiated by writing the autoselect command sequence into the command register.
Following the command write, a read cycle from address XX00H retrieves the manufacture code of 04H. A read
cycle from address XX01H for ×16 (XX02H for ×8) returns the device code (MBM29F400TC = 23H and
MBM29F400BC = ABH for ×8 mode; MBM29F400TC = 2223H and MBM29F400BC = 22ABH for ×16 mode).
(See Tables 4.1 and 4.2.)
All manufacturer and device codes will exhibit odd parity with DQ7 defined as the parity bit.
Scanning the sector addresses (A17, A16, A15, A14, A13, and A12) while (A6, A1, A0) = (0, 1, 0) will produce a logical
“1” at device output DQ0 for a protected sector. The programming verification should be perform margin mode
on the protected sector (See Tables 2 and 3).
To terminate the operation, it is necessary to write the read/reset command sequence into the register and also
to write the autoselect command during the operation, execute it after writing read/reset command sequence.
Byte/Word Programming
The device is programmed on a byte-by-byte (or word-by-word) basis. Programming is a four bus cycle operation.
There are two “unlock” write cycles. These are followed by the program set-up command and data write cycles.
Addresses are latched on the falling edge of CE or WE, whichever happens later and the data is latched on the
rising edge of CE or WE, whichever happens first. The rising edge of CE or WE (whichever happens first) begins
programming. Upon executing the Embedded ProgramTM Algorithm command sequence the system is not
required to provide further controls or timings. The device will automatically provide adequate internally generated
program pulses and verify the programmed cell margin.
The automatic programming operation is completed when the data on DQ7 is equivalent to data written to this
bit at which time the devices return to the read mode and addresses are no longer latched (see Table 8, Hardware
Sequence Flags) Therefore, the devices require that a valid address to the devices be supplied by the system
at this particular instance of time. Hence, Data Polling must be performed at the memory location which is being
programmed.
Any commands written to the chip during this period will be ignored. If hardware reset occurs during the
programming operation, it is impossible to guarantee the data are being written.
Programming is allowed in any sequence and across sector boundaries. Beware that a data “0” cannot be
programmed back to a “1”. Attempting to do so may either hang up the device or result in an apparent success
according to the data polling algorithm but a read from read/reset mode will show that the data is still “0”. Only
erase operations can convert “0”s to “1”s.
Figure 19 illustrates the Embedded Programming Algorithm using typical command strings and bus operations.
Chip Erase
Chip erase is a six bus cycle operation. There are two “unlock” write cycles. These are followed by writing the
“set-up” command. Two more “unlock” write cycles are then followed by the chip erase command.
15
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Chip erase does not require the user to program the device prior to erase. Upon executing the Embedded EraseTM
Algorithm command sequence the device will automatically program and verify the entire memory for an all zero
data pattern prior to electrical erase. The system is not required to provide any controls or timings during these
operations.
The automatic erase begins on the rising edge of the last WE pulse in the command sequence and terminates
when the data on DQ7 is “1” (see Write Operation Status section) at which time the device returns to read the
mode.
Figure 20 illustrates the Embedded Erase Algorithm using typical command strings and bus operations.
Sector Erase
Sector erase is a six bus cycle operation. There are two “unlock” write cycles. These are followed by writing the
“set-up” command. Two more “unlock” write cycles are then followed by the sector erase command. The sector
address (any address location within the desired sector) is latched on the falling edge of WE, while the command
(Data = 30H) is latched on the rising edge of WE. After time-out of 50 µs from the rising edge of the last sector
erase command, the sector erase operation will begin.
Multiple sectors may be erased concurrently by writing the six bus cycle operations on Table 7. This sequence
is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently
erased. The time between writes must be less than 50 µs otherwise that command will not be accepted and
erasure will start. It is recommended that processor interrupts be disabled during this time to guarantee this
condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of 50 µs
from the rising edge of the last WE will initiate the execution of the Sector Erase command(s). If another falling
edge of the WE occurs within the 50 µs time-out window the timer is reset. (Monitor DQ3 to determine if the
sector erase timer window is still open, see section DQ3, Sector Erase Timer.) Any command other than Sector
Erase or Erase Suspend during this time-out period will reset the devices to the read mode, ignoring the previous
command string. Resetting the device once execution has begun will corrupt the data in that sector. In that case,
restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for
Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any
number of sectors (0 to 10).
Sector erase does not require the user to program the devices prior to erase. The device automatically programs
all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the
remaining unselected sectors are not affected. The system is not required to provide any controls or timings
during these operations.
The automatic sector erase begins after the 50 µs time out from the rising edge of the WE pulse for the last
sector erase command pulse and terminates when the data on DQ7 is “1” (see Write Operation Status section)
at which time the device returns to the read mode. Data polling must be performed at an address within any of
the sectors being erased.
Figure 20 illustrates the Embedded Erase Algorithm using typical command strings and bus operations.
Erase Suspend
The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads
from or programs to a sector not being erased. This command is applicable ONLY during the Sector Erase
operation which includes the time-out period for sector erase. The Erase Suspend command will be ignored if
written during the Chip Erase operation or Embedded Program Algorithm. Writting the Erase Suspend command
during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the
erase operation.
Writing the Erase Resume command resumes the erase operation. The addresses are “don’t cares” when writing
the Erase Suspend or Erase Resume command.
16
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
When the Erase Suspend command is written during the Sector Erase operation, the device will take a maximum
of 20 µs to suspend the erase operation. When the device has entered the erase-suspended mode, the RY/BY
output pin and the DQ7 bit will be at logic “1”, and DQ6 will stop toggling. The user must use the address of the
erasing sector for reading DQ6 and DQ7 to determine if the erase operation has been suspended. Further writes
of the Erase Suspend command are ignored.
When the erase operation has been suspended, the device defaults to the erase-suspend-read mode. Reading
data in this mode is the same as reading from the standard read mode except that the data must be read from
sectors that have not been erase-suspended. Successively reading from the erase-suspended sector while the
device is in the erase-suspend-read mode will cause DQ2 to toggle. (See the section on DQ2).
After entering the erase-suspend-read mode, the user can program the device by writing the appropriate
command sequence for Program. This program mode is known as the erase-suspend-program mode. Again,
programming in this mode is the same as programming in the regular Program mode except that the data must
be programmed to sectors that are not erase-suspended. Successively reading from the erase-suspended sector
while the device is in the erase-suspend-program mode will cause DQ2 to toggle. The end of the erase-suspended
program operation is detected by the RY/BY output pin, Data polling of DQ7, or by the Toggle Bit I (DQ6) which
is the same as the regular Program operation. Note that DQ7 must be read from the program address while DQ6
can be read from any address.
To resume the operation of Sector Erase, the Resume command (30H) should be written. Any further writes of
the Resume command at this point will be ignored. Another Erase Suspend command can be written after the
chip has resumed erasing.
Write Operation Status
Table 8
Hardware Sequence Flags
Status
DQ7
DQ6
DQ5
DQ3
DQ2
DQ7
Toggle
0
0
1
0
Toggle
0
1
Toggle
1
1
0
0
Toggle
Erase Suspend Read (Non-Erase
Suspended Sector)
Data
Data
Data
Data
Data
Erase Suspend Program (Non-Erase
Suspended Sector)
DQ7
Toggle
(Note 1)
0
0
1
(Note 2)
DQ7
Toggle
1
0
1
0
Toggle
1
1
N/A
DQ7
Toggle
1
0
N/A
Embedded Program Algorithm
Embedded Erase Algorithm
In
Progress
Erase Suspend Read (Erase Suspended
Sector)
Erase
Suspended
Mode
Embedded Program Algorithm
Exceeded
Time
Limits
Embedded Erase Algorithm
Erase
Suspended
Mode
Erase Suspend Program (Non-Erase
Suspended Sector)
Notes: 1. Performing successive read operations from any address will cause DQ6 to toggle.
2. Reading the byte address being programmed while in the erase-suspend program mode will indicate
logic “1” at the DQ2 bit. However, successive reads from the erase-suspended sector will cause DQ2 to
toggle.
3. DQ0 and DQ1 are reserve pins for future use. DQ4 is Fujitsu internal use only.
4. DQ8 to DQ15 are “DON’T CARES” because there is for × 16 mode.
17
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
DQ7
Data Polling
The MBM29F400TC/BC device feature Data Polling as a method to indicate to the host that the Embedded
Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the device
will produce the complement of the data last written to DQ7. Upon completion of the Embedded Program
Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded
Erase Algorithm, an attempt to read the device will produce a “0” at the DQ7 output. Upon completion of the
Embedded Erase Algorithm an attempt to read the device will produce a “1” at the DQ7 output. The flowchart
for Data Polling (DQ7) is shown in Figure 21.
For Programing, the Data Polling is valid after the rising edge of fourth write pulse in the four write pulse sequence.
For chip erase and sector erase, the Data Polling is valid after the rising edge of the sixth write pulse in the six
write pulse sequence. Data Polling must be performed at sector address within any of the sectors being erased
and not a protected sector. Otherwise, the status may not be valid. Once the Embedded Algorithm operation is
close to being completed, the MBM29F400TC/BC data pins (DQ7) may change asynchronously while the output
enable (OE) is asserted low. This means that the device is driving status information on DQ7 at one instant of
time and then that byte’s valid data at the next instant of time. Depending on when the system samples the DQ7
output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation
and DQ7 has a valid data, the data outputs on DQ0 to DQ6 may be still invalid. The valid data on DQ0 to DQ7 will
be read on the successive read attempts.
The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm
or sector erase time-out (See Table 8).
See Figure 9 for the Data Polling timing specifications and diagrams.
DQ6
Toggle Bit I
The MBM29F400TC/BC also feature the “Toggle Bit I” as a method to indicate to the host system that the
Embedded Algorithms are in progress or completed.
During an Embedded Program or Erase Algorithm cycle, successive attempts to read (OE toggling) data from
the device will result in DQ6 toggling between one and zero. Once the Embedded Program or Erase Algorithm
cycle is completed, DQ6 will stop toggling and valid data will be read on the next successive attempts. During
programming, the Toggle Bit I is valid after the rising edge of the fourth write pulse in the four write pulse sequence.
For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth write pulse in the six
write pulse sequence. The Toggle Bit I is active during the sector time out.
In programming, if the sector being written to is protected, the toggle bit l will toggle for about 2 µs and then stop
toggling without the data having changed. In erase, the device will erase all the selected sectors except for the
ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about 100 µs
and then drop back into read mode, having changed none of the data.
Either CE or OE toggling will cause the DQ6 to toggle. In addition, an Erase Suspend/Resume command will
cause DQ6 to toggle.
See Figure 10 for the Toggle Bit I timing specifications and diagrams.
DQ5
Exceeded Timing Limits
DQ5 will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under
these conditions DQ5 will produce a “1”. This is a failure condition which indicates that the program or erase
cycle was not successfully completed. Data Polling is the only operating function of the devices under this
18
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
condition. The CE circuit will partially power down the device under these conditions (to approximately 2 mA).
The OE and WE pins will control the output disable functions as described in Tables 2 and 3.
The DQ5 failure condition may also appear if a user tries to program a non blank location without erasing. In this
case the device locks out and never complete the Embedded Algorithm operation. Hence, the system never
reads a valid data on DQ7 bit and DQ6 never stops toggling. Once the device has exceeded timing limits, the
DQ5 bit will indicate a “1.” Please note that this is not a device failure condition since the device was incorrectly
used.
DQ3
Sector Erase Timer
After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ3 will
remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase
command sequence.
If Data Polling or the Toggle Bit I indicates the device has been written with a valid erase command, DQ3 may
be used to determine if the sector erase timer window is still open. If DQ3 is high (“1”) the internally controlled
erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase
operation is completed as indicated by Data Polling or Toggle Bit I. If DQ3 is low (“0”), the device will accept
additional sector erase commands. To insure the command has been accepted, the system software should
check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 were high on the
second status check, the command may not have been accepted.
Refer to Table 8: Hardware Sequence Flags.
DQ2
Toggle Bit II
This toggle bit II, along with DQ6, can be used to determine whether the device is in the Embedded Erase
Algorithm or in Erase Suspend.
Successive reads from the erasing sector will cause DQ2 to toggle during the Embedded Erase Algorithm. If the
device is in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause DQ2
to toggle. When the device is in the erase-suspended-program mode, successive reads from the byte address
of the non-erase suspended sector will indicate a logic “1” at the DQ2 bit.
DQ6 is different from DQ2 in that DQ6 toggles only when the standard program or Erase, or Erase Suspend
Program operation is in progress. The behavior of these two status bits, along with that of DQ7, is summarized
as follows:
DQ7
DQ6
DQ2
DQ7
toggles
1
Erase
0
toggles
toggles
Erase Suspend Read
(Erase-Suspended Sector)
(Note 1)
1
1
toggles
DQ7 (Note 2)
toggles
1 (Note 2)
Mode
Program
Erase Suspend Program
Notes: 1. These status flags apply when outputs are read from a sector that has been erase-suspended.
2. These status flags apply when outputs are read from the byte address of the non-erase suspended sector.
For example, DQ2 and DQ6 can be used together to determine the erase-suspend-read mode (DQ2 toggles while
DQ6 does not). See also Table 8 and Figure 22.
19
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Furthermore, DQ2 can also be used to determine which sector is being erased. When the device is in the erase
mode, DQ2 toggles if this bit is read from the erasing sector.
RY/BY
Ready/Busy
The MBM29F400TC/BC provides a RY/BY open-drain output pin as a way to indicate to the host system that
the EmbeddedTM Algorithms are either in progress or completed. If the output is low, the device is busy with
either a program or erase operation. If the output is high, the device is ready to accept any read/write or erase
operation. When the RY/BY pin is low, the device will not accept any additional program or erase commands. If
the MBM29F400TC/BC is placed in an Erase Suspend mode, the RY/BY output will be high. Also, since this is
an open drain output, many RY/BY pins can be tied together in parallel with a pull up resistor to VCC.
During programming, the RY/BY pin is driven low after the rising edge of the fourth write pulse. During an erase
operation, the RY/BY pin is driven low after the rising edge of the sixth write pulse. The RY/BY pin will indicate
a busy condition during the RESET pulse. Refer to Figure 11 and 12 for a detailed timing diagram.
Since this is an open-drain output, several RY/BY pins can be tied together in parallel with a pull-up resistor to VCC.
RESET
Hardware Reset
The MBM29F400TC/BC device may be reset by driving the RESET pin to VIL. The RESET pin has a pulse
requirement and has to be kept low (VIL) for at least 500 ns in order to properly reset the internal state machine.
Any operation in the process of being executed will be terminated and the internal state machine will be reset
to the read mode 20 µs after the RESET pin is driven low. Furthermore, once the RESET pin goes high, the
device requires time of tRH before it will allow read access. When the RESET pin is low, the device will be in the
standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset
occurs during a program or erase operation, the data at that particular location will be corrupted. Please note
that the RY/BY output signal should be ignored during the RESET pulse. Refer to Figure 12 for the timing diagram.
Refer to Temporary Sector Unprotection for additional functionality.
If hardware reset occurs during Embedded Erase Algorithm, there is a possibility that the erasing sector(s)
cannot be used.
Byte/Word Configuration
The BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the MBM29F400TC/BC device. When this
pin is driven high, the device operates in the word (16-bit) mode. The data is read and programmed at DQ0 to
DQ15. When this pin is driven low, the device operates in byte (8-bit) mode. Under this mode, the DQ15/A-1 pin
becomes the lowest address bit and DQ8 to DQ14 bits are tri-stated. However, the command bus cycle is always
an 8-bit operation and hence commands are written at DQ0 to DQ7 and the DQ8 to DQ15 bits are ignored. Refer
to Figures 13, 14 and 15 for the timing diagram.
Data Protection
The MBM29F400TC/BC are designed to offer protection against accidental erasure or programming caused by
spurious system level signals that may exist during power transitions. During power up the device automatically
resets the internal state machine in the read mode. Also, with its control register architecture, alteration of the
memory contents only occurs after successful completion of specific multi-bus cycle command sequences.
The device also incorporate several features to prevent inadvertent write cycles resulting form VCC power-up and
power-down transitions or system noise.
20
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Low VCC Write Inhibit
To avoid initiation of a write cycle during VCC power-up and power-down, a write cycle is locked out for VCC less
than 3.2 V (typically 3.7 V). If VCC < VLKO, the command register is disabled and all internal program/erase circuits
are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until
the VCC level is greater than VLKO. It is the users responsibility to ensure that the control pins are logically correct
to prevent unintentional writes when VCC is above 3.2 V.
If Embedded Erase Algorithm is interrupted, there is possibility that the erasing sector(s) cannot be used.
Write Pulse “Glitch” Protection
Noise pulses of less than 5 ns (typical) on OE, CE, or WE will not initiate a write cycle.
Logical Inhibit
Writing is inhibited by holding any one of OE = VIL, CE = VIH, or WE = VIH. To initiate a write cycle CE and WE
must be a logical zero while OE is a logical one.
Power-Up Write Inhibit
Power-up of the device with WE = CE = VIL and OE = VIH will not accept commands on the rising edge of WE.
The internal state machine is automatically reset to the read mode on power-up.
21
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ ABSOLUTE MAXIMUM RATINGS
Storage Temperature .................................................................................................. –55°C to +125°C
Ambient Temperature with Power Applied .................................................................. –40°C to +85°C
Voltage with respect to Ground All pins except A9, OE, RESET (Note 1) ................... –2.0 V to +7.0 V
VCC (Note 1) ................................................................................................................ –2.0 V to +7.0 V
A9, OE, RESET (Note 2) ............................................................................................. –2.0 V to +13.5 V
Notes: 1. Minimum DC voltage on input or I/O pins are –0.5 V. During voltage transitions, inputs may negative
overshoot VSS to –2.0 V for periods of up to 20 ns. Maximum DC voltage on output and I/O pins are
VCC +0.5 V. During voltage transitions, outputs may positive overshoot to VCC +2.0 V for periods of up
to 20 ns.
2. Minimum DC input voltage on A9, OE, RESET pins are –0.5 V. During voltage transitions, A9, OE, RESET
pins may negative overshoot VSS to –2.0 V for periods of up to 20 ns. Maximum DC input voltage on A9,
OE, RESET pins are +13.0 V which may positive overshoot to 14.0 V for periods of up to 20 ns. Voltage
difference between input voltage and power supply. (VIN - VCC) do not exceed 9 V.
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current,
temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
■ RECOMMENDED OPERATING RANGES
Commercial Devices
Ambient Temperatue (TA) .............................................................................–40°C to +85°C
VCC Supply Voltages
MBM29F400TC/BC-55..............................................................................+4.75 V to +5.25 V
MBM29F400TC/BC-70/-90 .......................................................................+4.50 V to +5.50 V
Operating ranges define those limits between which the functionality of the devices are guaranteed.
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the
semiconductor device. All of the device’s electrical characteristics are warranted when the device
is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges.
Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented
on the data sheet. Users considering application outside the listed conditions are advised to contact
their FUJITSU representatives beforehand.
22
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ MAXIMUM OVERSHOOT
20 ns
20 ns
+0.8 V
–0.5 V
–2.0 V
20 ns
Figure 1
Maximum Negative Overshoot Waveform
20 ns
VCC+2.0 V
VCC+0.5 V
+2.0 V
20 ns
Figure 2
20 ns
Maximum Positive Overshoot Waveform
20 ns
+14.0 V
+13.0 V
VCC+0.5 V
20 ns
20 ns
Note: This waveform is applied for A9, OE, and RESET.
Figure 3
Maximum Positive Overshoot Waveform
23
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ DC CHARACTERISTICS
Parameter
Symbol
Parameter Description
Test Conditions
Min.
Max.
Unit
ILI
Input Leakage Current
VIN = VSS to VCC, VCC = VCC Max.
–1.0
+1.0
µA
ILO
Output Leakage Current
VOUT = VSS to VCC, VCC = VCC Max.
–1.0
+1.0
µA
ILIT
A9, OE, RESET Inputs Leakage
Current
VCC = VCC Max.
A9, OE, RESET = 12.5 V
—
50
µA
ICC1
VCC Active Current (Note 1)
CE = VIL, OE = VIH
Byte
35
—
Word
ICC2
ICC3
ICC4
VCC Active Current (Note 2)
VCC Current (Standby)
mA
40
CE = VIL, OE = VIH
—
50
mA
VCC = VCC Max., CE = VIH,
RESET = VIH
—
1
mA
VCC = VCC Max., CE = VCC ± 0.3 V,
RESET = VCC ± 0.3 V
—
5
µA
VCC = VCC Max.,
RESET = VIL
—
1
mA
VCC = VCC Max.,
RESET = VSS ± 0.3 V
—
5
µA
VCC Current (Standby, Reset)
VIL
Input Low Level
—
–0.5
0.8
V
VIH
Input High Level
—
2.0
VCC + 0.5
V
VID
Voltage for Autoselect and
Sector Protection
(A9, OE, RESET) (Note 3, 4)
—
11.5
12.5
V
VOL
Output Low Voltage Level
IOL = 5.8mA, VCC = VCC Min.
—
0.45
V
IOH = –2.5 mA, VCC = VCC Min.
2.4
—
V
VCC – 0.4
—
V
3.2
4.2
V
VOH1
Output High Voltage Level
VOH2
VLKO
IOH = –100 µA
Low VCC Lock-Out Voltage
—
Notes: 1. The ICC current listed includes both the DC operating current and the frequency dependent component
(at 6 MHz). The frequency component typically is 2 mA/MHz, with OE at VIH.
2. ICC active while Embedded Algorithm (program or erase) is in progress.
3. Applicable to sector protection function.
4. (VID - VCC) do not exceed 9 V.
24
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ AC CHARACTERISTICS
• Read Only Operations Characteristics
Parameter
Symbols
Description
-55
-70
-90
(Note1) (Note2) (Note2) Unit
Test Setup
JEDEC
Standard
tAVAV
tRC
Read Cycle Time
tAVQV
tACC
Address to Output Delay
tELQV
tCE
Chip Enable to Output Delay
tGLQV
tOE
Output Enable to Output Delay
tEHQZ
tDF
tGHQZ
—
Min.
55
70
90
ns
CE = VIL
OE = VIL
Max.
55
70
90
ns
OE = VIL
Max.
55
70
90
ns
—
Max.
30
30
35
ns
Chip Enable to Output High-Z
—
Max.
15
20
20
ns
tDF
Output Enable to Output High-Z
—
Max.
15
20
20
ns
tAXQX
tOH
Output Hold Time From Addresses,
CE or OE, Whichever Occurs First
—
Min.
0
0
0
ns
—
tREADY
RESET Pin Low to Read Mode
—
Max.
20
20
20
µs
—
tELFL
tELFH
CE or BYTE Switching Low or High
—
Max.
5
5
5
ns
Note: 2. Test Conditions:
Output Load: 1 TTL gate and 100 pF
Input rise and fall times: 5 ns
Input pulse levels: 0.45 V to 2.4 V
Timing measurement reference level
Input: 0.8 V and 2.0 V
Output: 0.8 V and 2.0 V
Note: 1. Test Conditions:
Output Load: 1 TTL gate and 30 pF
Input rise and fall times: 5 ns
Input pulse levels: 0.0 V to 3.0 V
Timing measurement reference level
Input: 1.5 V
Output: 1.5 V
5.0 V
IN3064
or Equivalent
2.7 kΩ
Device
Under
Test
6.2 kΩ
CL
Diodes = IN3064
or Equivalent
Notes: 1. CL = 30 pF including jig capacitance
2. CL = 100 pF including jig capacitance
Figure 4
Test Conditions
25
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
• Write/Erase/Program Operations
Parameter Symbols
MBM29F400TC/BC
Description
JEDEC
Standard
tAVAV
tWC
Write Cycle Time
tAVWL
tAS
tWLAX
Unit
-55
-70
-90
Min.
55
70
90
ns
Address Setup Time
Min.
0
0
0
ns
tAH
Address Hold Time
Min.
45
45
45
ns
tDVWH
tDS
Data Setup Time
Min.
30
30
45
ns
tWHDX
tDH
Data Hold Time
Min.
0
0
0
ns
—
tOES
Output Enable Setup Time
Min.
0
0
0
ns
0
0
0
ns
tOEH
Output
Read
Enable Hold
Toggle and Data Polling
Time
Min.
—
Min.
10
10
10
ns
tGHWL
tGHWL
Read Recover Time Before Write
Min.
0
0
0
ns
tGHEL
tGHEL
Read Recover Time Before Write
Min.
0
0
0
ns
tELWL
tCS
CE Setup Time
Min.
0
0
0
ns
tWLEL
tWS
WE Setup Time
Min.
0
0
0
ns
tWHEH
tCH
CE Hold Time
Min.
0
0
0
ns
tEHWH
tWH
WE Hold Time
Min.
0
0
0
ns
tWLWH
tWP
Write Pulse Width
Min.
30
35
45
ns
tELEH
tCP
CE Pulse Width
Min.
30
35
45
ns
tWHWL
tWPH
Write Pulse Width High
Min.
20
20
20
ns
tEHEL
tCPH
CE Pulse Width High
Min.
20
20
20
ns
tWHWH1
tWHWH1
Byte Programming Operation
Typ.
8
8
8
µs
Typ.
1
1
1
sec
tWHWH2
tWHWH2
Sector Erase Operation (Note 1)
Max.
8
8
8
sec
—
tVCS
VCC Setup Time
Min.
50
50
50
µs
—
tVIDR
RiseTime to VID
Min.
500
500
500
ns
—
tVLHT
Voltage Transition Time (Note 2)
Min.
4
4
4
µs
—
tWPP
Write Pulse Width (Note 2)
Min.
100
100
100
µs
—
tOESP
OE Setup Time to WE Active (Note 2)
Min.
4
4
4
µs
—
tCSP
CE Setup Time to WE Active (Note 2)
Min.
4
4
4
µs
—
tRB
Recover Time from RY/BY
Min.
0
0
0
ns
(Continued)
26
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
(Continued)
Parameter Symbols
MBM29F400TC/BC
Description
JEDEC
Standard
—
tRP
RESET Pulse Width
—
tRH
—
Unit
-55
-70
-90
Min.
500
500
500
ns
RESET Hold Time Before Read
Min.
50
50
50
ns
tFLQZ
BYTE Switching Low to Output High-Z
Max.
30
20
30
ns
—
tFHQV
BYTE Switching High to Output Active
Min.
30
20
30
ns
—
tBUSY
Program/Erase Valid to RY/BY Delay
Max.
55
70
90
ns
—
tEOE
Delay Time from Embedded Output
Enable
Max.
30
30
35
ns
Notes: 1. This does not include the preprogramming time.
2. These timing is for Sector Protection operation.
27
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ SWITCHING WAVEFORMS
• Key to Switching Waveforms
WAVEFORM
INPUTS
OUTPUTS
Must Be
Steady
Will Be
Steady
May
Change
from H to L
Will Be
Changing
from H to L
May
Change
from L to H
Will Be
Changing
from L to H
“H” or “L”
Any Change
Permitted
Changing
State
Unknown
Does Not
Apply
Center Line is
HighImpedance
“Off” State
tRC
Addresses Stable
Addresses
tACC
CE
tDF
tOE
OE
tOEH
WE
tCE
Outputs
High-Z
Figure 5
28
tOH
Output Valid
AC Waveforms for Read Operations
High-Z
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
3rd Bus Cycle
Addresses
Data Polling
555H
PA
PA
tAH
tWC
tRC
tAS
CE
tCH
tGHWL
OE
tWP
tWHWH1
WE
tCS
tWPH
tDF
tDH
A0H
Data
tOE
PD
DQ7
DOUT
tDS
tOH
5.0 V
tCE
Notes: 1.
2.
3.
4.
5.
6.
PA is address of the memory location to be programmed
PD is data to be programmed at byte address.
DQ7 is the output of the complement of the data written to the device.
DOUT is the output of the data written to the device.
Figure indicates last two bus cycles out of four bus cycle sequence.
These waveforms are for the × 16 mode.
Figure 6
AC Waveforms for Alternate WE Controlled Program Operations
29
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
3rd Bus Cycle
Addresses
Data Polling
555H
PA
PA
tAH
tWC
tAS
tWH
WE
tGHEL
OE
tWHWH1
tCP
CE
tCPH
tWS
tDH
A0H
Data
PD
DQ7
DOUT
tDS
5.0 V
Notes: 1.
2.
3.
4.
5.
6.
PA is address of the memory location to be programmed.
PD is data to be programmed at byte address.
DQ7 is the output of the complement of the data written to the device.
DOUT is the output of the data written to the device.
Figure indicates last two bus cycles out of four bus cycle sequence.
These waveforms are for the × 16 mode.
Figure 7
30
AC Waveforms for Alternate CE Controlled Program Operations
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
tAH
Addresses
555H
2AAH
555H
555H
2AAH
SA
tAS
CE
tCH
tGHWL
OE
tWP
WE
tCS
tWPH
tDH
AAH
Data
55H
80H
AAH
55H
10H/
30H
tDS
VCC
tVCS
Notes: 1. SA is the sector address for Sector Erase. Addresses = 555H (Word), AAAH (Byte)
for Chip Erase.
2. These waveforms are for the × 16 mode. The addresses differ from × 8 mode.
Figure 8
AC Waveforms Chip/Sector Erase Operations
31
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
tCH
CE
tDF
tOE
OE
tOEH
WE
tCE
*
DQ7
Data
DQ7 =
Valid Data
DQ7
High-Z
tWHWH1 or 2
Data
DQ0 to DQ6
DQ0 to DQ6 = Output Flag
DQ0 to DQ6
Valid Data
High-Z
*DQ7 = Valid Data (The device has completed the Embedded operation).
Figure 9
AC Waveforms for Data Polling during Embedded Algorithm Operations
CE
tOEH
WE
tOES
OE
*
DQ6
Data
(DQ0 to DQ7)
DQ6 = Toggle
DQ6 =
Stop Toggling
DQ6 = Toggle
DQ0 to DQ7
Valid
tOE
*DQ6 stops toggling (The device has completed the Embedded operation).
Figure 10
32
AC Waveforms for Toggle Bit I during Embedded Algorithm Operations
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
CE
The rising edge of the last WE signal
WE
Entire programming
or erase operations
RY/BY
tBUSY
Figure 11
RY/BY Timing Diagram during Program/Erase Operations
WE
RESET
tRP
tRB
RY/BY
tREADY
Figure 12
RESET/RY/BY Timing Diagram
33
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
CE
BYTE
Data Output
(DQ0 to DQ7)
DQ0 to DQ14
tELFH
DQ15/A-1
Data Output
(DQ0 to DQ14)
tFHQV
DQ15
A-1
Figure 13
Timing Diagram for Word Mode Configuration
CE
BYTE
tELFL
DQ0 to DQ14
DQ15/A-1
Data Output
(DQ0 to DQ14)
Data Output
(DQ0 to DQ7)
DQ15
A-1
tFLQZ
Figure 14
Timing Diagram for Byte Mode Configuration
The falling edge of the last write signal
CE or WE
BYTE
tSET
(tAS)
Figure 15
34
tHOLD (tAH)
BYTE Timing Diagram for Write Operations
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
A17, A16, A15
A14, A13, A12
SAX
SAY
A0
A1
A6
VID
5V
A9
tVLHT
VID
5V
OE
tOESP
tVLHT
tWPP
tVLHT
tVLHT
WE
tCSP
CE
01H
Data
tOE
tVLHT
VCC
SAX = Sector Address for initial sector
SAY = Sector Address for next sector
Note: A-1 is VIL on byte mode.
Figure 16
AC Waveforms for Sector Protection Timing Diagram
35
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
VCC
tVIDR
tVCS
tVLHT
VID
5V
5V
RESET
CE
WE
tVLHT
tVLHT
Program or Erase Command Sequence
RY/BY
Unprotection period
Figure 17
Enter
Embedded
Erasing
WE
Erase
Suspend
Erase
Temporary Sector Unprotection Timing Diagram
Enter Erase
Suspend Program
Erase Suspend
Read
Erase
Suspend
Program
Erase
Resume
Erase Suspend
Read
DQ6
DQ2
Toggle
DQ2 and DQ6
with OE
Note: DQ2 is read from the erase-suspended sector.
Figure 18
36
DQ2 vs. DQ6
Erase
Erase
Complete
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
EMBEDDED ALGORITHMS
Start
Write Program Command
Sequence
(See Below)
Data Polling Device
Increment Address
No
Last Address
?
Yes
Programming Completed
Program Command Sequence* (Address/Command):
555H/AAH
2AAH/55H
555H/A0H
Program Address/Program Data
* : The sequence is applied for × 16 mode.
The addresses differ from × 8 mode.
Figure 19
Embedded Programming Algorithm
37
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
EMBEDDED ALGORITHMS
Start
Write Erase Command
Sequece
(See Below)
Data Polling or Toggle Bit
Successfully Completed
Erasure Completed
Chip Erase Command Sequence*
(Address/Command):
Individual Sector/Multiple Sector*
Erase Command Sequence
(Address/Command):
555H/AAH
555H/AAH
2AAH/55H
2AAH/55H
555H/80H
555H/80H
555H/AAH
555H/AAH
2AAH/55H
2AAH/55H
555H/10H
Sector Address/30H
* : The sequence is applied for × 16 mode.
The addresses differ from × 8 mode.
Sector Address/30H
Additional sector
erase commands
are optional.
Sector Address/30H
Figure 20
38
Embedded Erase Algorithm
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
VA = Byte address for programming
= Any of the sector addresses
within the sector being erased
during sector erase operation
= Any of the sector addresses
within the sector not being
protected during chip erase
operation
Start
Read Byte
(DQ0 to DQ7)
Addr. = VA
DQ7 = Data?
Yes
No
No
DQ5 = 1?
Yes
Read Byte
(DQ0 to DQ7)
Addr. = VA
DQ7 = Data?
Yes
No
Fail
Pass
Note: DQ7 is rechecked even if DQ5 = “1” because DQ7 may change simultaneously with DQ5.
Figure 21
Data Polling Algorithm
39
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Start
Read Byte
(DQ0 to DQ7)
Addr. = “H” or “L”
No
DQ6 = Toggle
?
Yes
No
DQ5 = 1?
Yes
Read Byte
(DQ0 to DQ7)
Addr. = “H” or “L”
DQ6 = Toggle
?
No
Yes
Fail
Pass
Note: DQ6 is rechecked even if DQ5 = “1” because DQ6 may stop toggling at the same time as
DQ5 changing to “1”.
Figure 22
40
Toggle Bit Algorithm
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Start
Setup Sector Addr.
(A17, A16, A15, A14, A13, A12)
PLSCNT = 1
OE = VID, A9 = VID,
A6 = CE = VIL, RESET = VIH
Activate WE Pulse
Time out 100 µs
Increment PLSCNT
WE = VIH, CE = OE = VIL
(A9 should remain VID)
Read from Sector
(Addr. = SA, A1 = 1,
A0 = V6 = 0)*
No
No
PLSCNT = 25?
Yes
Remove VID from A9
Write Reset Command
Data = 01H?
Yes
Yes
Protect Another Sector?
No
Device Failed
Remove VID from A9
Write Reset Command
Sector Protection
Completed
* : A-1 is VIL on byte mode.
Figure 23
Sector Protection Algorithm
41
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
Start
RESET = VID
(Note 1)
Perform Erase or
Program Operations
RESET = VIH
Temporary Sector
Unprotection Completed
(Note 2)
Notes: 1. All protected sectors unprotected.
2. All previously protected sectors are protected once again.
Figure 24
42
Temporary Sector Unprotection Algorithm
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ ERASE AND PROGRAMMING PERFORMANCE
Limits
Parameter
Unit
Comment
8
sec
Excludes 00H programming
prior to erasure
16
200
µs
—
8
150
µs
—
4.2
10
sec
100,000
—
—
Cycles
Min.
Typ.
Max.
Sector Erase Time
—
1
Word Programming Time
—
Byte Programming Time
Chip Programming Time
Erase/Program Cycle
Excludes system-level
overhead
Excludes system-level
overhead
■ TSOP (I) PIN CAPACITANCE
Parameter
Symbol
Parameter Description
Test Setup
Typ.
Max.
Unit
CIN
Input Capacitance
VIN = 0
8
9
pF
COUT
Output Capacitance
VOUT = 0
8
10
pF
CIN2
Control Pin Capacitance
VIN = 0
8.5
11.5
pF
Typ.
Max.
Unit
7.5
9
pF
8
10
pF
8.5
11
pF
Note: Test conditions TA = 25°C, f = 1.0 MHz
■ SOP PIN CAPACITANCE
Parameter
Symbol
Parameter Description
Test Setup
CIN
Input Capacitance
VIN = 0
COUT
Output Capacitance
VOUT = 0
CIN2
Control Pin Capacitance
VIN = 0
Note: Test conditions TA = 25°C, f = 1.0 MHz
43
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
■ PACKAGE DIMENSIONS
48-pin plastic TSOP (I)
(FPT-48P-M19)
*: Resin protrusion. (Each side: 0.15(.006) Max)
LEAD No.
1
48
Details of "A" part
INDEX
0.15(.006)
MAX
0.35(.014)
MAX
"A"
0.15(.006)
24
25
* 12.00±0.20
20.00±0.20
(.787±.008)
* 18.40±0.20
(.724±.008)
0.10(.004)
(.472±.008)
11.50REF
(.460)
19.00±0.20
(.748±.008)
1996 FUJITSU LIMITED F48029S-2C-2
+0.10
1.10 –0.05
+.004
.043 –.002
(Mounting height)
0.50(.0197)
TYP
0.15±0.05
(.006±.002)
C
0.25(.010)
0.05(0.02)MIN
(STAND OFF)
0.20±0.10
(.008±.004)
0.10(.004)
M
0.50±0.10
(.020±.004)
Dimension in mm ( inches)
(Continued)
44
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
48-pin plastic TSOP (I)
(FPT-48P-M20)
*: Resin protrusion. (Each side: 0.15(.006) Max)
LEAD No.
48
1
Details of "A" part
INDEX
0.15(.006)
MAX
0.35(.014)
MAX
"A"
0.15(.006)
0.25(.010)
25
24
19.00±0.20
(.748±.008)
0.50±0.10
(.020±.004)
0.20±0.10
(.008±.004)
0.15±0.10
(.006±.002)
0.10(.004)
0.10(.004)
M
0.05(0.02)MIN
STAND OFF
0.50(.0197)
TYP
+0.10
* 18.40±0.20
(.724±.008)
20.00±0.20
(.787±.008)
C
1996 FUJITSU LIMITED F48030S-2C-2
11.50(.460)REF
1.10 −0.05
+.004
.043 −.002
(Mounting height)
* 12.00±0.20(.472±.008)
Dimension in mm ( inches)
(Continued)
45
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
(Continued)
44-pin plastic SOP
(FPT-44P-M16)
+0.25
+.010
28.45 −0.20 1.120 −.008
2.50(.098)MAX
(Mounting height)
0.80±0.20
(.031±.008)
23
44
13.00±0.10
(.512±.004)
16.00±0.20
(.630±.008)
14.40±0.20
(.567±.008)
INDEX
"A"
LEAD No.
1
22
1.27(.050)TYP
0.10(.004)
+0.10
0.40 −0.05
+.004
.016 −.002
Ø0.13(.005)
M
0.15±0.05
(.006±.002)
0.05(.002)MIN
(Stand off)
26.67(1.050)REF
C
46
1995 FUJITSU LIMITED F44023S-3C-3
Dimension in mm ( inches)
MBM29F400TC-55/-70/-90/MBM29F400BC-55/-70/-90
FUJITSU LIMITED
For further information please contact:
Japan
FUJITSU LIMITED
Corporate Global Business Support Division
Electronic Devices
KAWASAKI PLANT, 4-1-1, Kamikodanaka
Nakahara-ku, Kawasaki-shi
Kanagawa 211-8588, Japan
Tel: 81(44) 754-3763
Fax: 81(44) 754-3329
http://www.fujitsu.co.jp/
North and South America
FUJITSU MICROELECTRONICS, INC.
Semiconductor Division
3545 North First Street
San Jose, CA 95134-1804, USA
Tel: (408) 922-9000
Fax: (408) 922-9179
Customer Response Center
Mon. - Fri.: 7 am - 5 pm (PST)
Tel: (800) 866-8608
Fax: (408) 922-9179
http://www.fujitsumicro.com/
Europe
FUJITSU MIKROELEKTRONIK GmbH
Am Siebenstein 6-10
D-63303 Dreieich-Buchschlag
Germany
Tel: (06103) 690-0
Fax: (06103) 690-122
http://www.fujitsu-ede.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE LTD
#05-08, 151 Lorong Chuan
New Tech Park
Singapore 556741
Tel: (65) 281-0770
Fax: (65) 281-0220
All Rights Reserved.
The contents of this document are subject to change without
notice. Customers are advised to consult with FUJITSU sales
representatives before ordering.
The information and circuit diagrams in this document are
presented as examples of semiconductor device applications,
and are not intended to be incorporated in devices for actual use.
Also, FUJITSU is unable to assume responsibility for
infringement of any patent rights or other rights of third parties
arising from the use of this information or circuit diagrams.
FUJITSU semiconductor devices are intended for use in
standard applications (computers, office automation and other
office equipment, industrial, communications, and measurement
equipment, personal or household devices, etc.).
CAUTION:
Customers considering the use of our products in special
applications where failure or abnormal operation may directly
affect human lives or cause physical injury or property damage,
or where extremely high levels of reliability are demanded (such
as aerospace systems, atomic energy controls, sea floor
repeaters, vehicle operating controls, medical devices for life
support, etc.) are requested to consult with FUJITSU sales
representatives before such use. The company will not be
responsible for damages arising from such use without prior
approval.
Any semiconductor devices have an inhereut chance of
failure. You must protect against injury, damage or loss from
such failures by incorporating safety design measures into your
facility and equipment such as redundancy, fire protection, and
prevention of over-current levels and other abnormal operating
conditions.
If any products described in this document represent goods or
technologies subject to certain restrictions on export under the
Foreign Exchange and Foreign Trade Law of Japan, the prior
authorization by Japanese government will be required for
export of those products from Japan.
http://www.fmap.com.sg/
F9903
 FUJITSU LIMITED Printed in Japan
47