PCA EPF8037 10/100 lan interface module with enhanced common mode attenuation Datasheet

10/100 LAN Interface Module with
Enhanced Common Mode Attenuation
ELECTRONICS INC.
EPF8037
• Optimized for DP83840A/DP83223 Chip Set •
• Recommended for use with ICS 1890 Series and SS578Q2120 •
when connected per appropriate schematic
• Guaranteed to operate with 8 mA DC bias at 70°C •
• Complies with or exceeds IEEE 802.3, 10 BT/100 BX Standards •
Electrical Parameters @ 25° C
Insertion Loss
(dB Max.)
OCL
@ 70°C
100 KHz, 0.1 Vrms
8 mA DC Bias
Cable Side
350µH
1-80
MHz
80-100
MHz
Return Loss
(dB Min.)
100-150
MHz
1-30
MHz
30-60
MHz
Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv Xmit
-1
-1
•
-1
-1
-3.5
-3
Isolation : 1500 Vrms •
-18
2
-12
60-100
MHz
1-30
MHz
30-100
MHz
Crosstalk (dB Min.)
[Between Channels]
100-500
MHz
Rcv Xmit
Rcv Xmit Rcv Xmit Rcv Xmit Rcv
-12
-10
-10
-40
-40
-35
-30
-10
-10
Impedance : 100 Ω • Rise Time : 3.0 nS Max. • * CMT : Optional
Schematic
Receive Channel
1
-18
Common Mode Rejection
(dB Min.)
9
4
7
5
8-
6
5-10
MHz
10-100
MHz
-35
-35
•
Transmit Channel
11CMC
CMT*
12
13
1:1
1:1
3
Shield Seperating
10
Xmit - Rcv
Package
A
Dimensions
B
Pin 1 I.D.
C
Min.
A
B
C
D
E
F
G
H
I
1.340
.190
.480
1.200
.125
.100
1.360
.210
.500
Typ.
.150
Typ.
.008
.018
.012
.021
PCA
EPF8037
Date Code
E
G
I
F
(Inches)
Max. Nom.
Dim.
H
.075
(Millimeters)
Min. Max. Nom.
34.04
4.83
12.19
30.48
3.18
2.54
12.7
.203
.381
34.54
5.33
12.7
Typ.
3.81
Typ.
13.20
.304
.533.
1.91
D
PCA ELECTRONICS, INC.
16799 SCHOENBORN ST.
NORTH HILLS, CA 91343
CSF8037a Rev. 2
11/20/96
Product performance is limited to specified parameters. Data is subject to change without prior notice.
TEL: (818) 892-0761
FAX: (818) 894-5791
http://www.pca.com
10/100 LAN Interface Module with
Enhanced Common Mode Attenuation
ELECTRONICS INC.
The circuit below is a guideline for interconnecting PCA’s EPF8037 with National DP83840A and DP83223 twister chip set
for 10/100 Mb/s applications. Further details can be obtained from the chip manufacturer application notes. Please
consult PCA for applications help regarding the SSI78Q2120 or ICS1890 series parts or consult with the respective
application notes.
Typical insertion loss of the isolation transformer is 0.5dB. This parameter covers the entire spectrum of the encoded
signals in 10/100 protocols. Under terminated conditions, to transmit a 2V pk-pk signal across the cable, you must adjust
the TXREF resistor of the twister chip to get at least 2.12V pk-pk across pins 16-15.
Note that significant low frequency response improvement can be obtained in the system (improving equalization effects) if
the DC blocking capacitors were not used; this can only be done by choosing a different pinout for the 10 Base-T receiver
side. This is accomplished without impacting any other behavior. If any user has a need to improve this feature, please
consult with the PCA Technical support group . This solution is similar to approaches used in EPF8013GM, EPF8022G and
EPF8038S (a repeater interface module).
It is recommended that system designers do not ground the receiver side center tap, via a capacitor. This may worsen
EMI, specifically if the secondary “common mode termination” is pulled to chassis ground as shown.
The phantom resistors shown around the connector have been known to suppress unwanted radiation that unused wires
pick up from the immediate environment. Their placement and use are to be considered carefully before a design is
finalized.
The “common mode termination” load of 75 Ω shown from the center taps of the secondary may be taken to chassis ground
via a cap of suitable value. This depends upon user’s design, EMI margin etc.
It is recommended that there be a neat separation of ground planes in the layout. It is generally accepted practice to limit
the plane off at least 0.05 inches away from the chip side pins of EPF8037. There need not be any ground plane beyond
this point.
For best results, PCB designer should design the outgoing traces preferably to be 50 Ω, balanced and well coupled to
achieve minimum radiation from these traces.
Typical Application Circuit for UTP (Excerpts from NSC DP83840A application notes)
0.10µF {Note 1}
+
1
8
9
RXD
Rcv
-
8
0.1µF
{Note 1}
1000pF
+
TXU
50Ω
2
12.1Ω
7
12.1Ω
PMRD
-
12.1Ω
TD
1
2
12
2000V
EPF8037
Isolation Cap
RXI
SD
3
6
Chassis
Ground
DP83223
DP83840A
RJ45*
75Ω
6
TXO
4
13
5
+
5
Xmit
12.1Ω
-
50Ω
11
4
1000pF
7
75Ω
PMID
+
SD
+
RD
-
PCA ELECTRONICS, INC.
16799 SCHOENBORN ST.
NORTH HILLS, CA 91343
Other pull down/up resistors not shown, for clarification please refer to National’s application notes.
Notes : 1. See text above for clarification.
2. Only Hub side connections are shown.
CSF8037b Rev. 2
11/20/96
TEL: (818) 892-0761
FAX: (818) 894-5791
http://www.pca.com
Similar pages