AverLogic AL4CA01 512/ 1k/ 2k/ 4k/ 8k x 9 asynchronous fifo Datasheet

AL4CA01/02/03/04/05
512/ 1K/ 2K/ 4K/ 8K x 9 Asynchronous FIFOs
Applications
Features
-
•
-
ATM switches
Routers
Cable modems
Wireless base stations
SONET(Synchronous Optical Network)
multiplexers
Multimedia systems
TBC(Time Base Corrector)
Hard Disk cache memory
Buffer for Communications
Description
The AL4CA01/02/03/04/05 Asynchronous
FIFO (First In First Out) memory provides
completely independent 9bit bus width input
and output port control that have a
maximum data access time as fast as 12ns.
The products are available in densities from
4Kbit to 64Kbit with word depths from
512bit to 8Kbit.
•
•
•
•
•
•
•
•
•
•
•
•
High performance, low-power, FIFO(FirstIn First-Out) memory
512 x9 bit I/O port (AL4CA01)
1K x9 bit I/O port (AL4CA02)
2K x9 bit I/O port (AL4CA03)
4K x9 bit I/O port (AL4CA04)
8K x9 bit I/O port (AL4CA05)
Asynchronous 12ns access time
Fully independent input/output port access
Empty, Full, Half Full flags
Auto Retransmit
Cascadable expansion in depth and width
3.3-volt power tolerant of 5-volt input
Standard 32-pin PLCC,
Ordering Information
Part number
Package
32-pin plastic PLCC
Power Supply
+3.3V±10%
13
5
AVERLOGIC
14
AL4CA01, AL4CA02, AL4CA03,
AL4CA04, AL4CA05
AL4CA0X
X-XX-XX
XXXXX
XXXX
4
1
20
30
21
29
PLCC TOP VIEW
Input data bus
/W
Memory Array
512 x9, 1K x9,
2K x9, 4K x9,
8K x9, 16K x9,
Input
Buffer
Output
Buffer
Output data bus
Write Control
Logic
Read Control
Logic
Write Pointer
Read Pointer
/R
/FF
Flag Logic
Offset Regissers
/EF
/RS
/FL(RT/)
Expansion Logic
Reset Logic
/XO
/XI(/HF)
AL4CA0x FIFO Block Diagram
The read and write operations are internally
sequential through the managing of address
pointers, with no address line control
required to store and retrieve data. Data is
toggled in and out of the FIFO through the
use of the Write and Read enable pins.
Additional features of the AL4CA0x series
include: Retransmit(/RT) that allows for
reset of the read pointer and do the
retransmit operation; Empty, Full and HalfFull flags can indicate the FIFO accessible
capacity.
AL4CA0x FIFO memory is
AverLogic Technologies, latest products that
is designed to buffer data for a wide range of
application such as optical storage
controllers, Networking Switches and
various communication applications. The
embedded memory array with built-in
address decoder, pointer manager and stateof-the-art circuits provide an easy-to-use
interface to serial read/write memory and
offer a flexible way to manage memory in the
system design.
Multiple AL4CX0xs can be cascaded to
expand the storage depth or can be used in
parallel to expand bus width.
The FIFOs are 3.3-volt devices with 5-volt
input tolerance. And are available in the 32pin PLCC Package.
DISTRIBUTED BY:
There are 3 flag signals, Empty Flag/Output
Ready and Full Flag/Input Ready, and Half
Full flags that enable further manipulation of
the synchronous control.
AVERLOGIC TECHNOLOGIES, INC.
TEL:
1 408 361-0400
e-mail: [email protected]
URL: www.averlogic.com
December 14, 2001
Similar pages