MOTOROLA MC44723A

Advanced Information
Advanced Digital Video Encoder
Y/Cb/Cr Output Support
HCMOS Technology
The MC44722A and MC44723A are advanced Digital Video
Encoders (DVE). They convert ITU-601/656 standard 4:2:2 BitParalellel data into analog composite video, S-Video or analog
component signals Y/Cb/Cr in PAL and NTSC formats. They
accept the multiplexed two 8-bit or 16-bit ((CB,Y,CR)Y) signals
from digital sources such as MPEG decoders and can act as a sync
generator master or as a sync slave. All video processing is done
digitally and requires no external adjustment.
MC44722A
MC44723A
FT SUFFIX
48 QFP
(0.8mm Pitch)
Specifically designed for digital satellite, digital cable decoders,
multimedia terminals and DVD players.
• World Wide Operation (PAL-BDGHI, PAL-N,PAL-M, NTSC-M)
• SMPTE 170M / ITU - R 624 composite video output
• Programmable Color Sub-carrier Frequencies
VFU SUFFIX
48 VQFP
• Analog standard timing for Horizontal, Vertical, Frame and
(0.5mm Pitch)
Composite Sync Outputs
• Sync Extraction From Digital Input Data (SAV, EAV)
• Sync Polarity and Horizontal / Vertical Phase Control
• Master or Slave Sync (H/Vsync, H/Fsync, ITU-R656 Slave) Operation
• Interlaced or Non-Interlaced Support
• 625/50 or 525/60 ITU-601/656 two 8-bit or 16-bit ((CB,Y,CR)Y) Digital Input
• Luma 2X / Chroma 4X Output interpolating Filter
• Dual Digital A / B selectable inputs
• External VBI Information Data Input (Teletext Information Data)
• Selectable One set of Signal within (CVBS/Y/C) or (Y/Cb/Cr)
• Selectable Analog Component Output ( Beta Cam or MII Component Interface Level )
• Three Analog Outputs Through 10-bit DACs
• Easily programmed via Serial Bus ( I2C or 4-Wired SPI Bus)
• 2 Hardware selectable I2C Chip Addresses
• Closed-Caption, CGMS and WSS Information data Insertion
• MACROVISION ver. 7.01 Anti-Copy Signal Insertion(MC44722A Only)
• On Chip Color - bar Generator
• 5V Tolerante Input
• +3.3V Power Supply or +3.3V(Digital)/+5V(Analog) Power Supply
• Pin Compatible with MC44722/3
The MC44722A device is protected by U.S. patent number 4,631,603,4,577,216 and 4,819,098
and other intellectual property rights. The use of Macrovision's copy protection technology in
the device must be authorized by Macrovision and is intended for home and other limited payper-view uses only, unless otherwise authorized in writing by Macrovision.
Reverse engineering or disassembly is prohibited.
No. 1
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
48
47
46
45
44
43
42
41
40
39
38
37
TP
DVIB0
DVIB1
DVIB2
DVIB3
DVdd
DVss
DVIB4
DVIB6
DVIB6
DVIB7
A/B_sel
[Pin Assignment]
1
CVBS / Cb
Hsync
36
2
CVBS / Cb
F / Vsync
35
3
CVBS/CbVdd
C/Fsync/VBI
34
4
Y
Vmute
33
5
Y
DVIA0
32
6
YVdd
DVIA1
31
7
C / Cr
DVIA2
30
8
C / Cr
DVIA3
29
9
CVdd
DVIA4
28
10
DAVss
DVIA5
27
11
Ibias
DVIA6
26
12
DAVdd
DVIA7
25
DVss
clock
DVdd
Reset
PAL/NTSC
20
21
22
23
24
SDA/SI
17
SEL
SO
16
19
TEST
15
SCL/SCK
ChipA
14
18
VReff
13
MC44722A
MC44723A
No. 2
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[Pin Descriptions]
PIN
NAME
I/O
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25~32
CVBS / Cb
O
CVBS /Cb
O
CVBS/CbVdd
Y
O
Y
O
YVdd
C/Cr
O
C/Cr
O
C/CrVdd
DAVss
Ibias
O
DAVdd
VReff
ChipA
TEST
I
SO
z(O)
SDA/SI
I/O(I)
SCL/SCK
I
SEL
(I)
DVss
CLOCK
I
DVdd
Reset
I
PAL/NTSC
I
DVIA7~0
I
33
34
35
36
37
Vmute
C/Fsync/VBI
F/Vsync
Hsync
A/B_sel
I
I/O
I/O
I/O
I/O
38~41
DVIB8~5
I/O
42
43
44~47
DVss
DVdd
DVIB4~1
I/O
48
TP
I/O
DESCRIPTIONS
Analog composite video signal output or Cb signal output current drive(positive)
Analog composite video signal output or Cb signal output current drive(negative)
Power Supply for CVBS / Cb DAC circuit
Analog luminance signal output current drive(positive)
Analog luminance signal output current drive(negative)
Power Supply for Y DAC circuit
Analog chrominance signal output or Cr signal output current drive(positive)
Analog chrominance signal output or Cr signal output current drive(negative)
Power Supply for C / Cr DAC circuit
Ground for DAC circuit
Reference current for the 3 DACs
Power Supply for DAC circuit
Reference full scale voltage for the 3 DACs
I2C chip address select { 0 : 42(hex)/43(hex) 1 : 1C(hex )/1D(hex) }
TEST pin(Ground)
If SPI mode, serial data output / If I2C mode, connect to Ground
Serial data input, Open drain output / If SPI mode, serial data input
Serial clock
Connect to Ground / If SPI mode, this pin is chip select
Ground for Digital circuit
27MHz clock input
Power Supply for Digital circuit
Reset signal, active LOW
NTSC/PAL select . This pin active only Reset time. (NTSC : Low PAL : High )
8-bit Multiplexed Y/Cr/Cb 4:2:2 data(ITU Rec656) input(DVIA) or Multiplexed Y data
(ITU- Rec656/601) input in 16-bit input mode (DVIA7 : MSB )
Video mute on Reset ( 0 : nomal, 1 : mute ), or TEST data input
Csync/Frame sync output or external VBI information input
Frame sync or Vertical sync input/output
Horizontal sync input/output
Switch control for 8-bit X 2 Multiplexed Y/Cr/Cb 4:2:2 data(ITU- Rec656) input
(DVIA) or (DVIB) , or test data I/O
8-bit Multiplexed 4:2:2 data(ITU- Rec656/601) input(2), or Multiplexed Cr/Cb data
(ITU- Rec656/601) input in 16-bit input mode (MSB: DVIB8), or Test data input/output
Ground for Digital circuit
Power Supply for Digital circuit
8-bit Multiplexed 4:2:2 data(ITU- Rec656/601) input(DVIB), or Multiplexed Cr/Cb
data(ITU- Rec656/601) input in 16-bit input mode (LSB:DVIB1), or Test data I/O
for test (should be ground)
Note : Power Supply Group
Digital ---> 22-pin, 43-pin,
Analog ---> 3-pin, 6-pin, 9-pin, 12-pin
No. 3
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Hsync
F/Vsync
C/Fsync/VBI
[Block Diagram]
YVdd
DVdd
copy
protection
Sync_generator
bus
CVBS/CbVdd
BG
DVdd
C/CrVdd
CC_gen
0
Vmute
TP
0
demux
CVBSOUT / Cb
off_set
0
Modulator
0
Cr
0
COUT / Cr
VReff
Ibias
subcarrier
gen
clock
ChipA
Reset
I2C / SPI
DAVss
TEST
SEL
SCL/SCK
SDA/SI
I2C/SPI chip-address
COUT / Cr
DAVdd
TEST
MC44722A/3A
SO
CVBSOUT / Cb
0
Cb
PAL/NTSC
YOUT
DAC
DVIB[7 : 0]
0
Y
YOUT
BIAS
H,V
DVIA[7 : 0]
DAC
CGMS_gen
DVss
DAC
DVss
42/43(hex)
1C/1D(hex)
No. 4
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[Function Descriptions]
Clock
27.0MHz. This signal on the clock pin needs to be active and stable for 5 cycles before the reset pin is
de-asserted.
Reset Procedure
RESET is a level sensitive input pin. Driving the RESET pin low causes a DVE reset. The 27Mhz DVE
clock signal must be active before RESET is released. De-asserting reset will latch the status of the PAL/
NTSC, Vmute and SEL pins.
The PAL/NTSC pin determines the default values for the DVE control registers. The default register
values have been chosen so that standard PAL or NTSC video will appear at the DAC outputs immediately
when a valid input digital video data stream is present and Vmute is Low at reset.
The Vmute pin controls the "out of reset" operation of the Analog output signals. When "1" at reset, the
video output is muted - output signal is "black - sync". When "0" at reset, the video output is from the
input video data. This control can be used to mute the disable noise signals from a MPEG decoder at reset
until a clear and stable picture is available.
The value on the SEL pins determine the default serial communication mode. If Low, the DVE use I2C bus
operation. If High, the DVE use 4-wired SPI operation.
After reset, the VBI signals (Closed-Caption, CGMS and WSS ) are disabled.
(see page --- for sub-address register descriptions.)
Fig 1 : DVIA/DVIB Data Input Timing
Input Clock 27MHz
50%
Tds
Input Data
DVIA/DVIB
Tdh
Fig 2 : Sync Data Output Timing
Clock 27MHz
Output Data
TP
Td
Td
Output data
H/V/F sync
No. 5
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Input Data Format
The input digital video is in accord with the ITU-R Rec.656 and SMPTE 125M standards. It is two 8-bit or
16-bit multiplexed 4:2:2 ((CB,Y,CR)Y) data stream. Samples are latched on the rising edge of the clock
signal. Data is input on pins DVIA[ 7 : 0 ] and DVIB[ 7 : 0 ]
(see figures 3 and 4 for sub-address register descriptions.)
Video Timing / Sync Generator
The DVE outputs PAL-B,D,G,H,I, PAL-N, PAL-M or NTSC-M standard video signals.
The DVE sync generator can be operated in two sync modes, master or slave.
In master mode, the DVE generates all the correct Horizontal and Vertical or Frame sync signals
internally, and outputs the Csync signal through the C/Fsync/VBI pin(C/Fsync).
In slave mode, the DVE derives the sync signals from the Bit-Parallel input data stream Start Active
Video (SAV) and End Active Video (EAV) data packet information. Sync signals are output on the
Hsync and F/Vsync or C/Fsync/VBI pins and can be programmed for positive or negative polarity. The
phase of Hsync can also be controlled.
Also, the DVE allows more two slave modes. One is H/Vsync slave, and the another is H/Fsync slave
mode.
Vertical Blanking corresponds to the following lines.
625/50 624-22 311-335 ITU-R line numbering
525/60 1-19 264-282 SMPTE line numbering
(see figures 3,4,5,6,7,8,9,10, and 11 for sub-address register descriptions.)
70(hex){[1:0]=01}
Fig 3 : Digital Input Timing(525/60 system) in Master Mode
-3T delay
Hsync phase
sub-address71[2:0]
+4T delay
Hsync polarity
sub-address71[5]
Hsync
T
128T
clock
1440T
244T
8-bit input mode
DVIA[7:0]
FF
00
XY Cb0
00
Y0
Y1
Cr0
Cb2 Y2
Cb718 Y718 Cr718 Y719 FF
00
00
INVALID
16-bit input mode
242T
DVIA[7:0]
Y0
Y1
Y2
Y718
Y719
Cb0
Cr0
Cb2
Cb718
Cr718
Cr2
Cr718
Cb718
INVALID
DVIB[7:0]
INVALID
or
Cr0
No. 6
Cb0
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
70(hex){[1:0]=01}
Fig 4 : Digital Input Timing(625/50 system) in Master Mode
Hsync phase
sub-address71[2:0]
+4T delay
-3T delay
Hsync polarity
sub-address71[5]
Hsync
T
128T
clock
1440T
264T
8-bit input mode
DVIA[7:0]
FF
00
XY Cb0
00
Y0
Cr0
Y1
Cb718 Y718 Cr718 Y719 FF
Cb2 Y2
00
00
INVALID
16-bit input mode
262T
Y0
Y1
Y2
Y718
Y719
Cb0
Cr0
Cb2
Cb718
Cr718
or
Cr0
Cb0
Cr2
Cr718
Cb718
DVIA[7:0]
INVALID
DVIB[7:0]
INVALID
Fig 5 : Sync Timing::525/60 Interlaced System in Master Mode
sub-address71[7] =0
Fsync polarity
sub-address71[3]
Fsync
Vsync
Vsync polarity
sub-address71[4]
Hsync
CSYNC
524
525
1
2
3
261
262
263
264
265
4
5
6
7
8
9
10
11
21
22
23
266
267
268
269
270
271
272
273
283
284
285
Fsync
Vsync
Hsync
CSYNC
No. 7
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
sub-address71[7] =0
Fig 6 : Sync Timing::625/50 Interlaced System in Master Mode
Fsync polarity
sub-address71[3]
Fsync
Vsync polarity
sub-address71[4]
Vsync
Hsync
CSYNC
621
622
623
624
625
1
2
4
3
6
5
7
8
21
9
22
23
Fsync
Vsync
Hsync
CSYNC
309
310
311
312
313
314
315
316
317
318
319
320
Fig 7 : Sync Timing::525/60 Non-interlaced System in Master Mode
334
321
335
sub-address71[7] =1
Fsync polarity
sub-address71[3]
Fsync
Vsync
Vsync polarity
sub-address71[4]
Hsync
CSYNC
261
262
1
2
3
4
5
6
7
8
9
10
11
21
22
23
21
22
23
sub-address71[7] =1
Fig 8 : Sync Timing::625/50 Non-interlaced System in Master Mode
Fsync polarity
sub-address71[3]
Fsync
Vsync polarity
sub-address71[4]
Vsync
Hsync
CSYNC
308
309
310
311
312
1
2
3
No. 8
4
5
6
7
8
9
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 9 : Analog Sync Timing::Rise and fall
0.148uS
2.37uS
29.41uS
NTSC
0.148uS
27.04uS
4.74uS
63.56uS
2.37uS
29.63uS
PAL
0.222uS
0.222uS
27.26uS
4.74uS
64.00uS
Fig 10 : Sync Timing::525/60 Interlaced System in Slave Mode
sub-address71[1:0] =10, 11
Odd field
Fsync polarity
sub-address71[4]
Fsync
Vsync
Vsync polarity
sub-address71[5]
Hsync
Internal Hsync
reset counter
Hsync Delay
sub-address 7A[7:0], 71[3:0]
CSYNC
3
4
5
6
7
Even field
Fsync
Vsync
Hsync
CSYNC
266
267
No. 9
268
269
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
sub-address71[1:0] =10, 11
Fig 11 : Sync Timing::625/50 Interlaced System in Slave Mode
Odd field
Fsync polarity
sub-address71[4]
Fsync
Vsync
Vsync polarity
sub-address71[5]
Hsync
Internal Hsync
reset counter
Hsync Delay
sub-address 7A[7:0], 71[3:0]
CSYNC
625
1
2
3
4
Even field
Fsync
Vsync
Hsync
CSYNC
313
314
No. 10
315
316
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Chroma / Luma Encoding
The DVE de-multiplexes the 4:2:2 digital video data stream.
The de-multiplexed Y or Luma samples are interpolated at the clock rate. Offset compensation is then
added, next any VBI signals consisting of Closed-Caption, CGMS and WSS are added to the appropriate
lines, then finally composite sync pulses are added to the Luma signal.(see figure 14.)
De-multiplexed component color CB and CR samples are interpolated at the clock rate.
The Luma and Chroma Interpolation filter compensate for the sin(x)/x attenuation to on chip D/A
converter and simplify the output filter and allows more accurate encoding. A set of 3 different filters is
available for each Luma and Chroma filtering. And user can select within these filters to fit a wide
variety of applications. (see figure 12 and 13, and sub-address resister 6F )
The DVE generates the necessary subcarrier color frequency for PAL or NTSC encoding from the 27Mhz
system clock. This color subcarrier is then modulated by the base band component color CB and CR
signals to create the video Chroma signal. (see figure 15.)
A 7.5 IRE pedestal is added for the 60Hz field rate. This can be added for the 50Hz field rate through
serial bus control. (see sub-address register descriptions)
Fig. 12 Luma Filtering Including DAC Attenuation
Fig. 13 Chroma Filtering
6
6
3
3
0
0
-3
-3
-6
-6
f1 = 6MHz
-9
f2 = 5MJz
-12
Amplitude [dB]
Amplitude [dB]
-9
-15
f3 = 2.5MHz
-18
-21
-24
-27
-30
-33
-12
-15
-18
f1 = 3MHz
f2 = 2.5MHz
-21
-24
f3 = 1.5MHz
-27
-30
-33
-36
-36
-39
-39
-42
-42
-45
-45
-48
-48
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
Frequency [MHz]
Frequency [MHz]
"CVBS and S-VIDEO" or "YCbCr" Outputs
The internal digital video signals drive 10-bit D/A converters. Converter outputs are bidirectional current
sources where the current is proportional to the digital data with reference to the IBIAS reference current.
The pins CVBS/Cb, Y and C/Cr are the respective composite, Luma and Chroma or Y/Cb/Cr signal current
source pins. Each of the DACs can drive 75ohm load resister.
User can select 1 sets of signals from the above 2 signal sets (CVBS/Y/C or Y/Cb/Cr ).
(see "Application Diagram" and "sub-address register descriptions".)
In Y/Cr/Cb analog component output mode, user can select one of the component interface level , Beta Cam
or M2 format ( see sub-address register 6E ).
Bias Current Gain
DACs can be switched off through serial bus control to reduce power consumption. Both outputs of unused
DACs should be connected to ground through a resister to avoid charge buildup.
No. 11
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 14 : Luminance Output Range
235
210
170
145
106
81
41
16
16
Digital Y input code(16~235)
525/60 and 625/50 system
100%amplitude,100%saturation color bar
code
1023
IRE
670
100
89
540
412
41
540
490
412
41
362
30
11
7.5
0
282
232
232
-40
56
-40
620
70
59
490
30
11
7.5
0
670
100
89
620
70
59
code
1023
IRE
362
282
232
232
200
12
0
0
Analog Y output level(525/60 system)
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On
Analog Y output level(525/60 system)
100%amplitude,100%saturation color bar
=> 7.5IRE Setup Off
code
1023
IRE
670
100
89
70
59
540
490
412
11
0
-33
232
200
620
540
490
412
41
362
30
670
100
89
70
59
620
41
code
1023
IRE
362
30
282
282
11
232
0
44
0
-43
232
232
44
0
Analog Y output level(625/50 system)
100%amplitude,100%saturation color bar
=> 7.5IRE Setup Off
Analog Y output level(625/50 system)
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On
No. 12
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 15 : Chrominance Output Range
240
240
222
202
166
128
146
128
128
128
110
90
54
34
16
16
Digital Cr-input code(16~240)
525/60 and 625/50 system
100%amplitude,100%saturation color bar
Digital Cb-input code(16~240)
525/60 and 625/50 system
100%amplitude,100%saturation color bar
code
1023
IRE
± 324
63
59
45
20
0
-20
± 228
± 302
± 302 ± 324
± 228
± 110
512
-45
-59
-63
0
Analog C output level(525/60 system)
100%amplitude,100%saturation color bar
=> 7.5IRE Setup Off/On
code
IRE
1023
± 324
67
63
48
21.5
0
-21.5
± 228
± 302
± 302 ± 324
± 228
± 110
512
-48
-6
-67
3
0
Analog C output level(625/50 system)
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On/Off
No. 13
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 16 : Y/Cb/Cr Output Range ( Beta Cam Component Interface Level )
code
1023
IRE
670
100
89
540
412
41
232
200
-40
12
540
490
412
41
362
30
620
70
59
490
11
7.5
0
670
100
89
620
70
59
code
1023
IRE
362
30
282
282
11
232
232
232
0
-40
56
0
0
Analog Y output level
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On
Analog Y output level
100%amplitude,100%saturation color bar
=> 7.5IRE Setup Off
code
IRE
1023
960
888
63
59
45
20
0
-20
584
512
512
512
440
-45
-59
-63
136
64
0
Digital Cr-input code
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On/Off
code
1023
IRE
960
63
808
48
664
21.5
0
512
512
-21.5
360
-48
-63
512
216
64
0
Digital Cb-input code
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On/Off
No. 14
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 17 : Y/Cb/Cr Output Range ( M2 Component Interface Level )
code
1023
IRE
670
100
89
540
412
490
412
362
30
282
11
-43
540
41
362
30
620
70
59
490
41
0
670
100
89
620
70
59
code
1023
IRE
232
282
11
232
232
200
0
44
232
44
-33
0
0
Analog Y output level
100%amplitude,100%saturation color bar
=> 7.5IRE Setup Off
Analog Y output level
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On
code
1023
IRE
960
888
63
59
45
20
0
-20
584
512
512
512
440
-45
-59
-63
136
64
0
Digital Cr-input code
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On/Off
code
1023
IRE
960
63
808
48
664
21.5
0
512
512
-21.5
360
-48
-63
512
216
64
0
Digital Cb-input code
100%amplitude,100%saturation color bar
=> 7.5IRE Setup On/Off
No. 15
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Copy Generation Management System (CGMS) Encoding
CGMS signals can be encoded by the DVE onto output video line 20 (525 / 60 for Japan).
CGMS identification signals also identify and control the TV screen presentation mode - wide screen,
letter box and or normal -16:9 or 4:3.
Data is Double-Buffered and is latched at the start of Field 1.
CRC code is generated by controling $88 [ 0 ] CGMS_parity bit automatically.
(see figures 24 for sub-address register descriptions.)
Wide Screen Signaling (WSS) Encoding
WSS signals can be encoded by the DVE onto output video line 23 (625 / 50 for Europe).
WSS identification signals also identify and control the TV screen presentation mode - wide screen, letter
box and or normal -16:9 or 4:3.
Data is Double-Buffered and is latched at the start of Field 1.
Odd parity code is generated by controling $88 [ 1 ] WSS_parity bit automatically.
(see figures 25 for sub-address register descriptions.)
Closed-Caption Encoding
Closed-Captioned or Extended Data Service signals can be encoded by the DVE onto output video line 21/284
(NTSC) and line 22/335 (PAL). The CC data is input through the serial bus interface. Two 8-bit byte data pairs
are encoded for each field. There are four registers for holding the data - two bytes per field. The serial data is
7bit US-ASCII MSB first, proceeded by an odd parity bit. Total 8-bits. (P-7-6-5-4-3-2-1-0)
The DVE automatically generates the required clock run in and start bit for CC encoding. (see figure 16.)
When Closed-Captioning is enabled, the system micro processor (uP) should update the CC data once each
frame. This DVE will automatically NULL characters when there is no CC data to encoder after the CC data
has been processed by setting the $87[5] register.
It is recommended to write CC data only to the inactive frame. Field1 and Field2 data are double-buffered by
the Frame sync falling edge of previous Frame, updating Frame 2 data during Frame1 display and Frame1 data
during Frame2 display.
When the $87[4] register is set, the DVE will generate the parity bit automatically.
(see figures 26 and 27 for sub-address register descriptions.)
No. 16
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Serial Control Bus
Control of the DVE device is accomplished through the I2C-Bus or 4-wired SPI serial bus.
In I2C mode, pins SDA and SCL are the respective data and clock signals. Device address can be
42(hex)/43(hex) or 1C(hex)/1D(hex) . Slave address is chosen at reset by the state of the ChipA pin
signal { 0 : 42(hex)/43(hex), 1 : 1C(hex)/1D(hex) }
Sub-address register read and write operations are documented in the following figures 22a - 22b.
In SPI mode, pins SO, SI, SCK and SEL are the respective data input, output, serial clock and chip
select signals. Register read and write operations are documented in the following figures 23a - 23b
MACROVISIONTM Copy Protection
When enabled, the Luma and Chroma signals are modified according to the MACROVISION TM copy
protection process for Pay Per View (PPV) and DVD applications revision 7.01 dated Sep 6th , 1996.
Enabling and control is through the serial control bus.
No MC44722A parts will be sent to the customer until the customer provides MOTOROLA with written
confirmation of a license, non-disclosure or a waiver from MACROVISION TM.
The MC44723A device is available without MACROVISION
No. 17
TM
encoding.
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 18-a : I2C-BUS Interface Write operation Timing
SCL
D7
D6
MSB
SDA
Start
D5
D4
D3
D2
D1
D0
LSB
D7
D6
MSB
D5
ACK
chip address(write)
D4
D3
D2
D1
D0
LSB
ACK
Sub-address
SCL
SDA
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
D7
D6
MSB
ACK
Data 1
D5
D4
D3
D2
D1
D0
LSB
ACK
Data N
Stop
Fig 18-b : I2C-BUS Interface Read operation Timing
SCL
D7
D6
MSB
SDA
Start
D5
D4
D3
D2
D1
D0
LSB
D7
D6
MSB
D5
ACK
chip address(write)
D4
D3
D2
D1
D0
LSB
ACK
Sub-address
Stop
SCL
D7
D6
MSB
SDA
D5
D4
D3
D2
D1
D0
LSB
chip address(Read)
Start
D7
D6
MSB
ACK
D5
D4
D3
D2
D1
D0
LSB
ACK by MCU
Data 1
SCL
SDA
D7
D6
MSB
D5
D4
Data 2
D3
D2
D1
D0
LSB
D7
D6
MSB
ACK by MCU
D5
D4
D3
D2
D1
D0
LSB
Stop
Data N
ACK by MCU
No. 18
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 19-a : SPI-BUS Interface Write operation Timing
SEL
SCK
SI
x
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
SO
(Don't
care)
x
x
x
x
x
x
x
x
LSB
x
x
x
x
x
x
x
LSB
x
MSB
Start
x
MSB
Write Command
Sub-address
SEL
SCK
SI
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
SO
(Don't
care)
D7
x
MSB
x
x
x
x
x
x
LSB
x
x
x
x
x
x
x
LSB
x
MSB
Data 1
Data N
No. 19
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Fig 19-b : SPI-BUS Interface Read operation Timing
SEL
SCK
SI
SO
(Don't
care)
x
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
D7
D6
MSB
D5
D4
D3
D2
D1
D0
LSB
x
x
x
x
x
x
x
x
LSB
x
x
x
x
x
x
x
LSB
x
MSB
Start
x
MSB
Write Command
Sub-address
Stop
SEL
SCK
x
SI
SO
x
D7
D6
MSB
D5
x
x
x
D4
x
D3
x
D2
x
D1
x
MSB
D0
LSB
x
x
x
LSB
D7
D6
MSB
Read Command
Start
x
x
x
x
x
x
LSB
D5
D4
D3
D2
D1
D0
LSB
MSB
Data 1
SEL
SCK
SI
x
x
x
x
x
x
x
MSB
SO
D7
D6
MSB
D5
D4
D3
D2
D1
x
LSB
x
D0
LSB
D7
D6
MSB
Data 2
x
x
x
x
x
x
x
LSB
D5
D4
D3
D2
D1
D0
LSB
MSB
Data N
No. 20
Stop
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[Specifications]
Maximum Ratings
DC Supply Voltage
Input Voltage, All Inputs
Output Voltage, All Outputs
DC Output Current, per Pin
Power Dissipation
Storage Temperature
Vdd
Vin
Vout
Iout
Pd
Tstg
Electrical Characteristics
Characteristic
Power Supply Voltage(Analog Blocks)
DAVDD
Power Supply Voltage(Digital Blocks)
DVDD
Supply Current(Analog Blocks)
Supply Current(Digital Blocks)
Operating Temperature
-0.5 ~ +7.0
-1.5 ~ Vdd+1.5
-0.5 ~ Vdd+1.5
25
750
-65 ~ +150
Symbol Min
AVDD 3.1
4.75
DVDD 3.1
AIcc
DIcc
Ta
0
DAC Blocks Characteristics(Power Supply 3.3V,Ta=25°C)
Characteristics
Sym. Min
Typ
Max
Resolution
10
Integral Non-Linearity
INL
± 2.0
Differential Non-Linearity DNL
± 1.0
Analog Output Voltage
Vyo
0.85 1.00*
1.15
Full Scale Output Voltage Vyfs
0.85 1.00** 1.15
Zero Scale Output Voltage Vyzs
0.0*** 0.1
75
External Load Resistance
RL
Other
-1.5 ~ Vdd+1.95V at Vdd=3.3V
V
V
V
mA
mW
°C
Typ
3.3
5.0
3.3
Max
3.5
5.25
3.5
Unit
V
70
50
-
70
mA
mA
°C
Unit
Bit
LSB
LSB
Vp-p
V
V
Ω
Other
V
Vref = 1.0V,
Iref = 1.8KΩ, Rl = 180Ω
Other
Vref = 1.0V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.0V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.0V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.0V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.0V, Ibias = 1.8kΩ, Rl = 180Ω
*
: code 000(hex) ~code max.
** : code max.
*** : code 000(hex)
DAC Blocks Characteristics(Power Supply 5.0V,Ta=25°C)
Characteristics
Sym. Min Typ Max
Resolution
10
Integral Non-Linearity
INL
± 2.0
Differential Non-Linearity DNL
± 1.0
Analog Output Voltage
Vyo
1.35 1.5*
1.65
Full Scale Output Voltage Vyfs
1.35 1.5** 1.65
Zero Scale Output Voltage Vyzs
0.0*** 0.1
75
External Load Resistance
RL
Unit
Bit
LSB
LSB
Vp-p
V
V
Ω
Other
Vref = 1.5V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.5V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.5V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.5V, Ibias = 1.8kΩ, Rl = 180Ω
Vref = 1.5V, Ibias = 1.8kΩ, Rl = 180Ω
*
: code 000(hex) ~code max.
** : code max.
*** : code 000(hex)
Note : D/A Converter Output Full Scale Voltage
Vyts (V) = (Vref / Iref ) * K * R load (K = 10 : DAC Current Gain)
( code 3ff(fex))
Power Dissipation
Pd = [ (Vref/Iref * 10 * 3ch) + 10mA (Bais Current)] * 3.3V (or 5V)
No. 21
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[Specifications]
Clock Blocks Characteristics
Characteristic
Clock Rate
Clock Duty Cycle
Symbol
fc
Dty
Min
45
Typ
27.0
50
Max
55
Unit
MHz
%
Digital Blocks Electrical Characteristics(Power Supply 3.3V,Ta=25°C ± 3°C)
Characteristics
Symbol Min
Typ
Max
Input Voltage
HIGH
ViH
2.0
5.25
LOW
ViL
0.8
Output Voltage HIGH
VoH
2.4
(2.0mA) LOW
VoL
0.4
Input Leakage Current
Iin
±2.5
Hi-Z Leakage Current
Ioz
±20
Input Capacitance
Cin
20
Load Capacitance
CL
20
Data Setup Time
Tds
4
Data Hold Time
Tdh
5
Input Rise Time
Tr
5
Input Fall Time
Tf
5
Data delay
Td
27
Unit
V
V
V
V
µA
µA
pF
pF
nS
nS
nS
nS
nS
I2C/SPI-BUS Blocks Characteristics(Power Supply 3.3V,Ta=25°C ± 3 °C)
Characteristics
Symbol Min Typ
Max
0.8
Input Voltage LOW
VILM
2.3
5.25
Input Voltage High
VIHM
± 10
Input Current
VIM
VOM
0.4
SDA Output Voltage (I OM=3mA)
Output Current (during acknowledge)
IOM
3
SPI Maxmum Clock Rate
fspi
3
Unit
V
V
µA
V
mA
MHz
50%
Clock
Tds
Input Data
not valid
50%
Tdh
valid
Tr
Tf
not valid
No. 22
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[I2C-BUS Slave Address 42(hex)/43(hex) or 1C(hex)/1D(hex)]
<I2C-Bus Format>
WRITE MODE
S
Slave Address
A
Sub Address
A
DATA 0
A
--------
DATA N
A P
42(hex) or 1C(hex)
if more than 1byte DATA is transmitted,
then auto-increment of the Sub Address is performed
S
Slave Address
A
Sub Address
DATA 0
DATA N
P
Start condition
42(hex) or 1C(hex)
Acknowledge, generated by the slave
Sub address byte
First data byte
continued data byte(Sub Address is auto increment)
Stop condition
READ MODE
S
Slave Address
A
Sub Address N
A P
Slave receiver
42(hex) or 1C(hex)
then
S
Slave Address
A DATA N AM DATA N + 1 AM ------ AM P
Slave transmitter
43(hex) or 1D(hex)
S
Slave Address
A
Sub Address N
DATA N
DATA N + 1
AM
P
Start condition
Slave receiver is act transmitter is ad
Acknowledge, generated by the slave
Sub Address byte
DATA byte of Register N
DATA byte of Register N + 1 (address auto-increment)
Acknowledge, generated by the micro controller
Stop condition (When Last AM must be '1' )
No. 23
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[SPI-BUS]
<SPI-Bus Format>
WRITE MODE
S
Write Command
Sub Address
DATA 0
--------
DATA N
P
42(hex) or 1C(hex)
if more than 1byte DATA is transmitted,
then auto-increment of the Sub Address is performed
S
Write Command
Sub Address
DATA 0
DATA N
P
Chip select on ( Hi to Lo)
42(hex) or 1C(hex)
Sub address byte
First data byte
continued data byte(Sub Address is auto increment)
Chip select off (Lo to Hi)
READ MODE
S
Write Command
Sub Address N
P
Slave receiver
42(hex) or 1C(hex)
then
S
Read Command
DATA N
DATA N + 1
---------
P
Slave transmitter
43(hex) or 1D(hex)
S
Sub Address N
Read Command
DATA N
DATA N + 1
P
Chip select on (Hi to Lo)
Sub Address byte set
43(hex) or 1D(hex)
DATA byte of Register N
DATA byte of Register N + 1 (address auto-increment)
Chip select off (Lo to Hi)
No. 24
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[Register Mapping and Description]
Sub-address 6E : Y/CbCr mode setup (write)
MSB
LSB
-
Register 6E
-
-
-
CbCr
mode
Y mode
M2/Beta[1] M2/Beta[0]
default : 0000_0000(bin)
M2/Beta
: Y select M2 type, BetaCam type
00 : BetaCam (default)*
01 : M2 ( 7.5IRE setup )*
10 : BetaCam ( 7.5IRE setup )*
11 : M2*
Note * : These bit can related w/ sub address $72 [ 4 ] setup bit.
Y mode
: Separate switch
0 : Y/CbCr's Y is same as Y/C/CVBS's Y (default)
1 : Y/CbCr's Y is the BetaCam or M2 Y signal
CbCr gain
: Cb/Cr gain
0 : normal operation (default)
1 : 1/2 gain (disable code divided by 2)
Sub-address 6F : Interpolation Filter Switch (write)
MSB
Register 6F
LSB
Y Fil
mode1
-
Cb/Cr/U/V
Fil mode1
Cb Fil
mode0
Cr Fil
mode0
U Fil
mode0
V Fil
mode0
Y Fil
mode0
default : 0000_0000(bin)
Y Fil mode 0
: Luma Filter switch
0 : wide 6MHz (default)
1 : narrow 2.5Mhz
V Fil, U Fil mode0
: Chroma Filter switch
0 : wide 3.0MHz(default)
1 : narrow 1.5MHz
Cr Fil, Cb Fil mode 0
: Cr/Cb Filter switch
0 : wide 3.0MHz(default)
1 : narrow 1.5MHz
Cr /Cb Fil mode 1
: wide Filter switch
0 : wide0 3.0MHz(default)
1 : wide1 2.5MHz
Y Fil mode 1
: wide Filter switch
0 : wide0 6.0MHz(default)
1 : wide1 5MHz
No. 25
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 70 : Variable I/O Switch (write/read)
MSB
Register 70
LSB
bs-off
self-SW
color bar
select
VBLK SW
C/Fsync
SW
F/Vsync
SW
M/S
mode1
M/S
mode0
default : 0000_0001(bin)
bs - off
: color burst control switch On/Off
0 : color burst ON (default)
1 : color burst OFF
self - SW
: internal self H/V counter reset switch On / Off
0 : self counter reset OFF (default)
1 : self counter reset ON
Note : this mode is ONLY valid at when 70h[1: 0] is "10(bin)" or "11(bin)".
color bar select
: color bar select
0 : color bar
1 : color bar
Luma
100%
100%
Chroma
75%
100%
VBLK SW
: Vertical Blanking Mask Enable switch On-Off
0 : reject VBI information data in vertical blanking period (default)
1 : through VBI information data in vertical blanking period
C/Fsync SW
: Composite sync/Frame sync output switch
0 : Frame sync output (default)
1 : composite sync output
F/Vsync SW
: Frame sync /Vertical sync output switch
0 : Vertical sync output (default)
1 : Frame sync output
M/S sync mode1 : Master or Slave sync mode
M/S sync mode0
00 : 601 H/V master mode
01 : 656 slave mode(no H/Vsync output) (default)
10 : Fsync/Hsync slave mode
11 : Vsync/Hsync slave mode
No. 26
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 71 : Sync control (write/read)
MSB
non-inter
Register 71
LSB
VBI SW
h-polarity v-polarity f-polarity h- delay2
h-delay1
h-delay0
default : 0000_0100(bin)
non-inter
: non-interlaced mode select
0 : interlace mode (default)
1 : non-interlace mode
VBI SW
: vertical blanking information signal input control switch on 34 pin
0 : VBI input Off (default)
1 : VBI input On
h-polarity
: polarity of Hsync
0 : negative (default)
1 : positive
v-polarity
: polarity of Vsync
0 : negative (default)
1 : positive
f-polarity
: polarity of Fsync
0 : field1 (odd) = low level (default)
1 : field1 (odd) = high level
h-delay2
h-delay1
h-delay0
: delay on Hsync with reference to DVIA/DVIB data in Master mode
000: + 4 clock delay
001: + 3 clock delay
010: + 2 clock delay
011: + 1 clock delay
100: + 0 clock delay
101: - 1 clock delay
110: - 2 clock delay
111: - 3 clock delay
Note : this h-delay can be also related with 7A[7:0] register and can
delay totally +2023 clock delay in H/V or H/Fsync slave mode.
No. 27
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 72 : PAL/NTSC setup (write / read)
MSB
Register 72
LSB
phase-set
TEST
C/Fsync/VBI
I/O SW
color bar
setup75
625/525
PAL/
NTSC2
PAL/
NTSC1
default : 0000_1000(bin) NTSC (If "PAL/NTSC" pin is LOW level)
0000_0101(bin) PAL
phase-set
: color sub-carrier phase synchronization
0 : free running (default)
1 : 1 phase reset/8 field and 1 phase reset/4 frame
TEST
: for test, should be "0"
C/Fsync/VBI
I/O SW
: Input/Output switch on 34 pin (C/Fsync/VBI pin )
0 : VBI input(default)
1 : Csync or Frame sync output
color bar
: internal color bar generator control
0 : normal operation (default)
1 : color bar generator On
(need to set color bar mode on sub-address 70[5]. )
setup75
: Setup level for Luminance
0 : setup level for luminance = 0IRE
1 : setup level for luminance = 7.5IRE
625/525 : control line mode
0 : 525 lines / 60 Hz mode
1 : 625 lines / 50 Hz mode
PAL/NTSC2
PAL/NTSC1
: subcarrier control
00 : NTSC(M)
01 : PAL (BDGHI)
10 : PAL (M)
11 : PAL (N)
No. 28
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 73: Vertical Blanking Information Luma (Y) Level (write only)
MSB
Register 73
LSB
Y7
Y6
Y5
Y4
Y3
Y2
Y1
Y0
default : 1000_0000(bin)
Sub-address 74: Burst Chroma (U) Level (write only)
MSB
Register 74
LSB
U7
U6
default :
U5
U4
U3
U2
U1
U0
V3
V2
V1
V0
77(dec) (NTSC)
89(dec) (PAL)
Sub-address 75: Burst Chroma (V) Level (write only)
MSB
Register 75
LSB
V7
V6
V5
V4
default : 128(dec) (NTSC)
155(dec) (PAL)
No. 29
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 76 : DAC set 1 signal control (write only)
MSB
LSB
Cr
Register 76
Cb
Luma
dac 1pin
dac 7pin
dac 4pin
dac set 1
mode[1]
dac set 1
mode[0]
default : 0000_0000(bin)
Cr
Cb
: Cr/Cb signal control (Data path enable)
0 : Cr, Cb On (default)
1 : chrominance Off
Luma
: Luminance control (Data path enable)
0 : luminance On (default)
1 : luminance Off
dac 1pin
dac 4pin
dac 7pin
: D/A converter (1) output On-Off control
0 : CVBS/Cb DAC, C/Cr DAC, Y DAC output On (default)
1 : CVBS/Cb DAC, C/Cr DAC, Y DAC output Off
dac set 1 mode
: 1~9-pin's D/A converter output signal control
10 : Y/Cr/Cb output On
00 : Y/C/CVBS output On
Sub-address 77 : reserved
MSB
Register 77
LSB
-
-
-
No. 30
-
-
-
-
-
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 78~79 : Sub-carrier phase control (write only)
MSB
sc-ph9
Register 78
sc-ph8
sc-ph7
sc-ph6
sc-ph5
sc-ph4
-
-
sc-ph3
LSB
sc-ph2
default : 0000_0000(bin)
MSB
Register 79
LSB
-
-
-
-
sc-ph1
sc-ph0
default : 0000_0000(bin)
sc-ph9
sc-ph8
sc-ph7
sc-ph6
sc-ph5
sc-ph4
sc-ph3
sc-ph2
sc-ph1
sc-ph0
: sub-carrier phase control
00_0000_0000 : sub-carrier phase 0 degree (default)
to
11_1111_1111 : sub-carrier phase 359 degree
No. 31
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 7A : Hsync delay control (write only)
MSB
LSB
H-delay10 H-delay9 H-delay8 H-delay7 H-delay6 H-delay5 H-delay4 H-delay3
Register 7A
default : 0000_0000(bin)
h-delay10
h-delay9
h-delay8
h-delay7
h-delay6
h-delay5
h-delay4
h-delay3
: delay on Hsync with reference to DVIA/DVIB data
0000_0000_000 : Hsync delay 0 delay
to
1111_1111_000 : Hsync delay +255 delay
Note : this h-delay can be also related with 71[3:0] register and can
delay totally +2023 delay(1111_1111_111) in H/V or H/Fsync
slave mode.
Sub-address 7B : Digital Video Input Select Control (write only)
MSB
Register 7B
LSB
-
-
Cr_tmg[1] Cr_tmg[0] Cb_tmg[1] Cb_tmg[0]
Y_tmg
16-bit
input mode
default : 0000_0000(bin)
Cr_tmg
: Cr clock timing delay in 16-bit Digital Input Mode
00 : Cr clock delay 0 clock (default)
01 : Cr clock delay +1 clock
10 : Cr clock delay +2 clock
11 : Cr clock delay +3 clock
(See fig 3,4 )
Cb_tmg
: Cb clock timing delay in 16-bit Digital Input Mode
00 : Cb clock delay 0 clock (default)
01 : Cb clock delay +1 clock
10 : Cb clock delay +2 clock
11 : Cb clock delay +3 clock
(See fig 3,4 )
Y_tmg
: Y clock timing delay in 16-bit Digital Input Mode
0 : Y clock delay 0 clock (default)
1 : Y clock delay +1 clock
16-bit
input mode
: 16-bit YY / CbCr Digital Video Input mode
0 : 8-bit Multiplexed CbYCrY Digital Video Input mode (default)
1 : 16-bit YY / CbCr Digital Video Input mode
No. 32
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 7C : signal control 3(write only)
MSB
Register 7C
LSB
Ysync
-
-
-
-
-
CbCr bf
Chroma bf
default : 0000_0000(bin)
Y sync
: Y sync Signal On/Off (Y/Cb/Cr mode only)
0 : Y sync On (default)
1 : Y sync Off
CbCr bf
: CbCr burst On/Off
0 : Cb/Cr bf data Off
1 : Cb/Cr bf data On
Chroma bf
: Chroma burst On/Off
0 : Chroma bf data On
1 : Chroma bf data off
No. 33
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 7D~7E : Vsync delay control (write only)
MSB
Register 7D
LSB
V-delay7 V-delay6 V-delay5 V-delay4 V-delay3 V-delay2 V-delay1
V-delay0
default : 0000_0000(bin)
MSB
Register 7E
LSB
-
-
-
-
-
-
V-delay9
V-delay8
default : 0000_0000(bin)
V-delay9
V-delay8
V-delay7
V-delay6
V-delay5
V-delay4
V-delay3
V-delay2
V-delay1
V-delay0
: delay on Vsync with reference to DVIA/DVIB data in slave mode
0000_0000_00 : Vsync delay 0 delay
to
1111_1111_11 : Hsync delay +1023 delay
No. 34
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
NTSC only
Sub-address 80~82: CGMS characters for Field1(Line20)/Field2(Line283) (write only)
MSB
cgms7
Register 80
b8
cgms6
b7
cgms5
cgms4
b6
b5
cgms3
b4
cgms2
cgms1
b3
b2
MSB
Register 81
cgms15
cgms14
cgms13
cgms12
b16
b15
b14
b13
cgms11
cgms10
b12
cgms9
b11
b10
MSB
Register 82
XX
XX
XX
XX
cgms19
cgms18
b20
cgms17
b19
b18
LSB
cgms0
b1
LSB
cgms8
b9
LSB
cgms16
b17
49.1 µS
11.2 µS
2.235 µS
70IRE
0IRE
Ref
b1 b2 b3 b4 b5 b6 b7 b8 b9 b10 b12
b14 b16 b18 b20
b11 b13 b15 b17 b19
-40IRE
Fig 20 : CGMS wave form
PAL only
Sub-address 80~81: WSS characters for Line23 (write only)
MSB
Register 80
LSB
wss7
wss6
wss5
b8
b7
b6
-
-
wss4
b5
wss3
wss2
b4
b3
wss1
b2
wss0
b1
MSB
Register 81
LSB
b16
b15
wss13
wss12
b14
b13
wss11
wss10
b12
b11
wss9
b10
wss8
b9
500mV
11.0 µS
27.4 µS
38.4 µS
44.5 µS
Fig 21 : WSS wave form
No. 35
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 83~84 :closed caption characters/extended data for Field1(Line21) (write)
First byte to Encode
MSB
Register 83
LSB
ccp118
ccb117
parity
Second byte to Encode
MSB
Register 84
ccp128
ccb116
b7
b6
ccb127
ccb126
b7
b6
parity
ccb114
ccb115
b5
ccb113
b4
ccb125
b3
ccb124
b5
ccb123
b4
b3
ccb112
ccb111
b2
b1
ccb122
b2
LSB
ccb121
b1
Sub-address 85~86 :closed cation character/extended data for Field2(Line284)
First byte to Encode
MSB
Register 85
ccp218
ccb217
parity
Second byte to Encode
MSB
Register 86
ccp228
b7
ccb215
ccb214
ccb213
ccb212
b5
b4
b3
b2
b6
ccb227
ccb226
b7
b6
parity
10.50 µS
ccb216
ccb225
ccb224
b5
ccb223
b4
b3
ccb222
b2
LSB
ccb211
b1
LSB
ccb221
b1
4.15 µS
33.764 µS
12.91 µS
50IRE
50IRE
0IRE
b b bb bb bp b b b bb bb
1 2 34 56 7a 1 2 3 45 67
CHARACTER1 r CHARACTER2
i
t
y
-40IRE
0IRE
p
a
r
i
t
y
Fig 22 : Closed caption wave form
Note : This Closed Caption wafeform is defined by when the register $72 [3] = "1" is set
sub-address 80, 81, 82, 83, 84, 85 and 86 (previous frame data)
are double-buffered by Frame sync falling edge
Fsync
Field 1
Field 2
Fig 23 : VBI data update timing
No. 36
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
Sub-address 87 :Closed caption / CGMS / WSS
MSB
LSB
CC2_flag CC1_flag CC_null CC_parity
Register 87
WSS
CGMS
CC2
CC1
default 00h
CC2_flag : Closed Caption Status Flag for field2/field1 ( Read only)
CC1_flag
0 : Automatically set to " 1 " when 2-byte Closed
Caption data are written, and then cleared to "0"
when the data is send to doubled buffer
1 : Do NOT work " 1 " to these bits. " 0 " is correct.
CC_null : Automatically set the null code when the data is send to doubled buffer
0 : Keep the current CC data in the resister.
1 : Automatically set the null code in the CC data resister
CC_parity: CC Parity Generation On-Off
0 : Use parity bit in data. (default)
1 : Automatically generate parity bit.
WSS
: WSS information data insertion On-Off
0 : WSS information data insertion Off
1 : WSS information data insertion On
CGMS : CGMS information data insertion On-Off
0 : CGMS information data insertion Off
1 : CGMS information data insertion On
CC2
: closed caption/extended data for field2 encoding On-Off
0 : closed caption/extended data for field2 encoding Off
1 : closed caption/extended data for field2 encoding On
CC1
: closed caption/extended data for field1 encoding
0 : closed caption/extended data for field1 encoding Off
' data for field1 encoding On
1 : closed caption/extended
Sub-address 88 :CGMS/WSS Parity Generation On-Off
MSB
Register 88
LSB
-
-
-
-
-
-
WSS_parity
CGMS_parity
default 00h
WSS_parity
CGMS_parity :WSS/CGMS Parity Generation On-Off
0 : Use parity bit in data. (default)
1 : Automatically generate parity bit.
No. 37
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
I2C-BUS Slave Receiver Sub-address map
6Eh[7:4]
6Eh[3]
6Eh[2]
6Eh[1:0]
n.a.
Cb/Cr gain control
Y mode switch
M2/Beta Cam select
6F[7]
6F[6:0]
n.a.
Interpolation filter switch
70h:[7]
[6]
[5]
[4]
[3]
[2]
[1:0]
71h:[7]
burst control (default 0:on)
self counter reset switch (default 0:off)
color bar select (default 0:Luma 100% Chroma 75%)
vertical blanking switch(default 0:off)
34 pin output mode select (Csync:1, Flame sync:0)
F/Vsync select(default 0:Vsync)
Master/Slave mode select(default 01:656_slave)
interlaced / non-interlaced
(default 0:interlaced)
VBI input control on 34 pin (default 0:off)
horizontal sync polarity (default 0)
vertical sync polarity (default 0)
frame sync polarity (default 0)
hsync delay control (default 100:0 clock delay)
(In slave mode can use with 7A[7:0])
sub-carrier phase synchronization(default 0)
Test mode (default 0:off)
34 pin I/O switch(default 1:cysnc output)
color bar generate(default 0:off)
setup level control(default 1:7.5IRE)
625lines50Hz/525Lines60Hz
(default set PAL/NTSC pin)
PAL/NTSC (default set PAL/NTSC pin)
00:NTSC/M
01:PAL/BDGHI
(10:PAL/M) (11:PAL/N)
VBI Luma level register(default 80h)
Burst U_register(default 77d:ntsc/89d:PAL)
Burst V_register(default 128d:ntsc/155d:PAL)
Cr on/off (default 0:on)
Cb on/off (default 0:on)
Luma on/off(default 0:on)
(default 0: on)
1pin dac/4pin dac/7pin dac on/off(default 0: on)
D/A converter output signal control
(default 00 : CBVS/Y/C output)
[6]
[5]
[4]
[3]
[2:0]
72h:[7]
[6]
[5]
[4]
[3]
[2]
[1:0]
73h[7:0]
74h[7:0]
75h[7:0]
76h[7]
[6]
[5]
[4:2]
[1:0]
77h[7:0]
78h[7:0]
reserved
sub-carrier phase control(default 00h)
79h[1:0]
79h[7:2]
sub-carrier phase control(default 00)
n.a.
7A[7:0]
hsync-delay control
(In slave mode, is valid with 71h[2:0] register)
n.a..
Cr/Cb clock timing delay in 16-bit digital input mode
(default 00: clock delay 0)
Y clock timing delay in 16-bit digital input mode
(default 0: clock delay 0)
16-bit multiplexed CbYCrY digital video input mode
(default 0: 8-bit YCrCb digital video input mode)
Ysync signal On/Off(YCrCb mode only)(default 0: On)
n.a.
Chroma burst On/Off(default 0: On)
7B[7:6]
[5:2]
[1]
[0]
7C[7]
[6:1]
[0]
7D[7:0]
7E[7:2]
[1:0]
80~82h
80~81h
83h[7:0]
84h[7:0]
85h[7:0]
86h[7:0]
87h[7:6]
[5]
[4]
[3]
[2]
[1]
[0]
88h[7:2]
[1]
[0]
delay on Vsync with reference to DVIA/DVIB data in slave
mode
n.a.
delay on Vsync with reference to DVIA/DVIB data in slave
mode
CGMS characters for field1(line20)/field2(line283)
WSS characters for field1(line23)
CC character1(line21) (default 'h80)
CC character2(line21) (default 'h80)
CC character1(line284) (default 'h80)
CC character2(line284) (default 'h80)
Closed Caption Status Flag for field2
Automatic set to null code(Closed Caption data)
Automatic generate CC parity bit (default 0: off)
WSS information data insertion on/off (default 0: off)
CGMS on/off (default 0: off)
CC closed caption/extended data for field2 encoding
(default 0: off)
CC closed caption/extended data for field1 encoding
(default 0: off)
reserved
WSS_parity Generation On-Off
CGMS_parity Generation On-Off
<<<<<<<< I2C-BUS Format >>>>>>
** WRITE MODE **
S | Slave_address(W) | A | Sub_address | A | Data0 | A | ... | DataN | A | P
S
Slave_address
A
Sub_address
Data0
DataN
P
Start condition
42(hex) or 1C(hex)
Acknowledge generated by DVE
Sub_address register
First data
Continued data(address is auto incremented)
Stop condition
<<<<<<<< SPI-Bus Format >>>>>>
** WRITE MODE **
S | Write Command | Sub_address | Data0 | ... | DataN | P
S
Write Command
Sub_address
Data0
DataN
P
Chip select on (High to Low)
43(hex) or 1D(hex)
Sub_address byte
First data
Continued data byte(address is auto incremented)
Chip select off (Low to High)
No. 38
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[ Application Diagram 1 ]
DVdd
47uF
39
38
37
DVIB6
DVIB7
A/B_sel
42
41
43
DVss
40
44
DVdd
DVIB5
45
DVIB3
DVIB4
46
DVIB1
DVIN2
48
TP
DVIB0
CVBS
47
0.01uF
1
CVBS/Cb
Hsync
36
2
CVBS/Cb
F/Vsync
35
3
CVBS/CbVdd
C/Fsync/VBI
34
4
Y
Vmute
33
5
Y
DVIA0
32
6
YVdd
DVIA1
31
7
C/Cr
DVIA2
30
180
Y
0.01uF
47uF
180
180
0.01uF
180
47uF
C
MC44722A/3A
180
C/Cr
DVIA3
29
9
C/CrVdd
DVIA4
28
0.01uF
10
DAVss
DVIA5
27
11
Ibias
DVIA6
26
12
DAVdd
25
DVdd
Reset
23
22
clock
21
DVss
20
SEL
DVIA7
19
SCL/SCK
18
SDA/SI
17
TEST
VReff
SO
16
15
14
13
0.01uF
ChipA
1.8k
47uF
24
180
PAL/NTSC
8
47uF
MPEG
DECODER
2k
If NTSC system = "0"
else PAL system = "1"
4.7k
100k
1k
0.01uF
47uF
4.7k
10uF
47uF
0.01uF
0.01uF
MCU
DVdd
clock
No. 39
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
[ Application Diagram 2 ]
DVdd
47uF
0.01uF
180
Y
0.01uF
47uF
180
40
39
38
37
DVIB6
DVIB7
A/B_sel
41
DVdd
Input select sw
0: DVIA[7:0]
1: DVIB[7:0]
DVIB5
43
DVIB3
42
44
DVIN2
DVss
45
DVIB1
DVIB4
47
46
DVIB0
48
CVBS
TP
other
DECODER
or
OSD
1
CVBS/Cb
Hsync
36
2
CVBS/Cb
F/Vsync
35
3
CVBS/CbVdd
C/Fsync/VBI
34
4
Y
Vmute
33
5
Y
DVIA0
32
6
YVdd
DVIA1
31
7
C/Cr
DVIA2
30
180
0.01uF
180
47uF
C
MC44722A/3A
180
8
C/Cr
DVIA3
29
47uF
9
C/CrVdd
DVIA4
28
0.01uF
10
DAVss
DVIA5
27
11
Ibias
DVIA6
26
12
DAVdd
DVIA7
25
180
clock
DVdd
Reset
PAL/NTSC
21
22
23
24
DVss
SEL
19
20
SCL/SCK
18
SO
SDA/SI
17
16
TEST
ChipA
15
VReff
13
0.01uF
14
1.8K
47uF
2k
MPEG
DECODER
If NTSC system = "0"
else PAL system = "1"
4.7k
100k
1k
0.01uF
47uF
4.7k
10uF
47uF
0.01uF
0.01uF
MCU
DVdd
clock
No. 40
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
48-pin QFP Package (0.8mm pitch)
HD
D
Detail A
L1
E
HE
θ
c
L
min
max
A
-
1.70
A1
0.05
0.15
A2
A1
A
A2
Detail A
1.40TYP
b
0.3
0.45
c
0.10
0.20
D
11.90
12.10
E
11.90
12.10
e
ZD or ZE
e
b
0.80
HD
13.80
14.20
HE
13.80
14.20
L
0.30
0.70
L1
0.80
1.20
θ
0
10
y
-
0.10
ZD
1.60
ZE
1.60
unit : mm
No. 41
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
48-pin VQFP Package (0.5mm pitch)
HD
D
A
L1
c
L
E
HE
ø
Min
Max
A
-
2.00
A1
0.00
0.25
A2
A2
A
A1
b
0.14
0.30
c
0.05
0.20
D
6.80
7.20
E
6.80
7.20
e
ZD or ZE
A
1.4TYP
e
b
0.50
HD
8.80
9.20
HE
8.80
9.20
L
0.30
0.70
L1
0.80
1.20
ø
0
10
y
-
0.10
ZD
0.75
ZE
0.75
Unit mm
No. 42
MC44722A/3A Rev 0.05 07/15/98
This document contains information on a new product. Specifications and information herein are subject to change without notice.
This datasheet has been download from:
www.datasheetcatalog.com
Datasheets for electronics components.