STMICROELECTRONICS 74LVX16374

74LVX16374
LOW VOLTAGE CMOS 16-BIT D-TYPE FLIP FLOP (3-STATE)
WITH 5V TOLERANT INPUTS
■
■
■
■
■
■
■
■
■
■
■
HIGH SPEED:
fMAX = 160 MHz (TYP.) at VCC = 3V
5V TOLERANT INPUTS
POWER DOWN PROTECTION ON INPUTS
INPUT VOLTAGE LEVEL:
VIL = 0.8V, VIH = 2V at VCC =3V
LOW POWER DISSIPATION:
ICC = 4 µA (MAX.) at TA=25°C
LOW NOISE:
VOLP = 0.3V (TYP.) at VCC =3.3V
SYMMETRICAL OUTPUT IMPEDANCE:
|IOH| = IOL = 4 mA (MIN) at VCC =3V
BALANCED PROPAGATION DELAYS:
tPLH ≅ tPHL
OPERATING VOLTAGE RANGE:
VCC(OPR) = 2V to 3.6V (1.2V Data Retention)
PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 16373
IMPROVED LATCH-UP IMMUNITY
TSSOP
ORDER CODES
PACKAGE
TSSOP
TUBE
T&R
74LVX16374TTR
PIN CONNECTION
DESCRIPTION
The 74LVX16374 is a low voltage CMOS 16 BIT
D-TYPE FLIP-FLOP with 3 STATE OUTPUTS
NON INVERTING fabricated with sub-micron
silicon gate and double-layer metal wiring C2MOS
technology. It is ideal for low power, battery
operated and low noise 3.3V applications.
These 16 bit D-TYPE flip-flop is controlled by two
clock inputs (CK) and two output enable inputs
(nOE). The device can be used as two 8-bit
flip-flops or one 16-bit flip-flop.On the positive
transition of the clock, the Q outputs will be set to
the logic state that were setup at the D inputs.
While the (OE) input is low, the outputs will be in
a normal logic state (high or low logic level); while
OE is high, the outputs will be in a high impedance
state.The output control does not affect the internal operation of flip-flops; that is, the old data can
be retained or the new data can be entered even
while the outputs are off.Power down protection is
provided on all inputs and 0 to 7V can be accepted
on inputs with no regard to the supply voltage.This
device can be used to interface 5V to 3V. All inputs and outputs are equipped with protection circuits against static discharge, giving them 2KV
ESD immunity and transient excess voltage.
February 2003
1/10
74LVX16374
INPUT EQUIVALENT CIRCUIT
IEC LOGIC SYMBOLS
PIN DESCRIPTION
PIN No
SYMBOL
1
1OE
NAME AND FUNCTION
3 State Output Enable
Input (Active LOW)
2, 3, 5, 6, 8, 9, 1Q0 to 1Q7 3-State Outputs
11, 12
13, 14, 16, 17, 2Q0 to 2Q7 3-State Outputs
19, 20, 22, 23
3 State Output Enable
24
2OE
Input (Active LOW)
25
2CK
Clock Input
36, 35, 33, 32, 2D0 to 2D7 Data Inputs
30, 29, 27, 26
47, 46, 44, 43, 1D0 to 1D7 Data Inputs
41, 40, 38, 37
48
1CK
Clock Input
4, 10, 15, 21,
GND
Ground (0V)
28, 34, 39, 45
7, 18, 31, 42
VCC
Positive Supply Voltage
TRUTH TABLE
INPUTS
OE
CK
D
H
X
Q
X
Z
L
X
NO CHANGE
L
L
L
L
H
H
X : Don‘t Care
Z : High Impedance
2/10
OUTPUT
74LVX16374
LOGIC DIAGRAM
This logic diagram has not to be used to estimate propagation delays
ABSOLUTE MAXIMUM RATINGS
Symbol
VCC
Parameter
Value
Unit
Supply Voltage
-0.5 to +7.0
V
VI
DC Input Voltage
-0.5 to +7.0
V
VO
DC Output Voltage
-0.5 to VCC + 0.5
V
IIK
DC Input Diode Current
- 20
mA
IOK
DC Output Diode Current
± 20
mA
IO
DC Output Current
± 25
mA
ICC or IGND DC VCC or Ground Current
Tstg
Storage Temperature
TL
Lead Temperature (10 sec)
± 50
mA
-65 to +150
°C
300
°C
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is
not implied
RECOMMENDED OPERATING CONDITIONS
Symbol
Value
Unit
Supply Voltage (note 1)
2 to 3.6
V
VI
Input Voltage
0 to 5.5
V
VO
Output Voltage
Top
Operating Temperature
VCC
dt/dv
Parameter
Input Rise and Fall Time (note 2) (VCC = 3V)
0 to VCC
V
-55 to 125
°C
0 to 100
ns/V
1) Truth Table guaranteed: 1.2V to 3.6V
2) VIN from 0.8V to 2.0V
3/10
74LVX16374
DC SPECIFICATIONS
Test Condition
Symbol
VIH
VIL
VOH
VOL
IOZ
II
ICC
Parameter
High Level Input
Voltage
Low Level Input
Voltage
High Level Output
Voltage
Low Level Output
Voltage
High Impedance
Output Leakage
Current
Input Leakage
Current
Quiescent Supply
Current
Value
TA = 25°C
VCC
(V)
Min.
2.0
3.0
3.6
2.0
3.0
3.6
Typ.
Max.
1.5
2.0
2.4
-40 to 85°C
-55 to 125°C
Min.
Min.
Max.
1.5
2.0
2.4
0.5
0.8
0.8
2.0
IO=-50 µA
1.9
2.0
1.9
1.9
IO=-50 µA
2.9
3.0
2.9
2.9
3.0
IO=-4 mA
2.58
2.0
IO=50 µA
0.0
0.0
2.48
V
0.5
0.8
0.8
3.0
0.1
Max.
1.5
2.0
2.4
0.5
0.8
0.8
Unit
V
V
2.4
0.1
0.1
3.0
IO=50 µA
0.1
0.1
0.1
3.0
IO=4 mA
0.36
0.44
0.55
3.6
VI = VIH or VIL
VO = VCC or GND
±0.25
± 2.5
± 2.5
µA
3.6
VI = 5V or GND
± 0.1
±1
±1
µA
3.6
VI = VCC or GND
4
40
40
µA
V
DYNAMIC SWITCHING CHARACTERISTICS
Test Condition
Symbol
VOLP
VOLV
VIHD
VILD
Parameter
Dynamic Low
Voltage Quiet
Output (note 1, 2)
Dynamic High
Voltage Input
(note 1, 3)
Dynamic Low
Voltage Input
(note 1, 3)
TA = 25°C
VCC
(V)
Min.
3.3
3.3
3.3
Value
-0.8
CL = 50 pF
Typ.
Max.
0.3
0.8
-40 to 85°C
-55 to 125°C
Min.
Min.
Max.
Unit
Max.
-0.3
V
2.0
0.8
1) Worst case package.
2) Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V, (n-1) outputs switching and one output at GND.
3) Max number of data inputs (n) switching. (n-1) switching 0V to 3.3V. Inputs under test switching: 3.3V to threshold (V ILD), 0V to threshold
(VIHD), f=1MHz.
4/10
74LVX16374
AC ELECTRICAL CHARACTERISTICS (Input tr = tf = 3ns)
Test Condition
Symbol
tPLH
tPHL
tPZL
tPZH
Parameter
Propagation Delay
Time
CK to Q
Output Enable
Time
tPLZ
tPHZ
Output Disable
Time
tW
CK pulse Width,
HIGH
tS
Setup Time D to CK
HIGH or LOW
th
Hold Time D to CK
HIGH or LOW
fMAX
tOSLH
tOSHL
Maximum Clock
Frequency
Output to Output
Skew Time (note
1,2)
VCC
(V)
CL
(pF)
2.7
2.7
Value
TA = 25°C
Min.
-40 to 85°C
-55 to 125°C
Typ.
Max.
Min.
Max.
Min.
Max.
15
9.5
16.3
1.0
19.5
1.0
20.5
50
11.0
19.8
1.0
23.0
1.0
24.0
(*)
3.3
15
9
15
1
17
1
17
3.3(*)
2.7
2.7
50
10.6
16.2
1
18.5
1
18.5
15
50
8.6
10.1
14.5
18.0
1.0
1.0
17.5
21.0
1.0
1.0
18.5
22.0
3.3(*)
15
8
13
1
15
1
15
3.3(*)
2.7
50
9.6
14.9
1
16
1
16
50
11.5
18.5
1.0
22.0
1.0
23.0
3.3(*)
2.7
50
9.6
13.2
1.0
15.0
1.0
16.0
50
5
5
5
5
3.3(*)
50
5
5
5
5
2.7
50
4.5
4
4
3.3(*)
50
3
3
3
50
2
2
2
3.3(*)
50
2
2
2
2.7
2.7
15
50
60
45
115
60
50
40
45
35
3.3(*)
15
100
160
85
75
3.3(*)
2.7
50
80
130
50
0.5
1.0
1.5
1.5
3.3(*)
50
0.5
1.0
1.5
1.5
70
ns
ns
ns
ns
ns
2.7
70
Unit
ns
MHz
80
ns
1) Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs of the same device switching in the same direction, either HIGH or LOW
2) Parameter guaranteed by design
(*) Voltage range is 3.3V ± 0.3V
CAPACITIVE CHARACTERISTICS
Test Condition
Symbol
Parameter
CIN
Input Capacitance
COUT
Output
Capacitance
Power Dissipation
Capacitance
(note 1)
CPD
TA = 25°C
VCC
(V)
3.0
Value
Min.
fIN = 10MHz
Typ.
Max.
2.5
10
-40 to 85°C
-55 to 125°C
Min.
Min.
Max.
10
Unit
Max.
10
pF
4
pF
17
pF
1) CPD is defined as the value of the IC’s internal equivalent capacitance which is calculated from the operating current consumption without
load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. ICC(opr) = CPD x VCC x fIN + ICC/16 (per
circuit)
5/10
74LVX16374
TEST CIRCUIT
TEST
SWITCH
tPLH, tPHL
Open
tPZL, tPLZ
VCC
tPZH, tPHZ
GND
CL = 15/50 pF or equivalent (includes jig and probe capacitance)
RL = R1 = 1KΩ or equivalent
RT = ZOUT of pulse generator (typically 50Ω)
WAVEFORM 1 PROPAGATION DELAYS, SETUP AND HOLD TIMES, MAXIMUM CLOCK
FREQUENCY (f=1MHz; 50% duty cycle)
6/10
74LVX16374
WAVEFORM 2: OUTPUT ENABLE AND DISABLE TIME (f=1MHz; 50% duty cycle)
WAVEFORM 3 : CLOCK PULSE WIDTH (f=1MHz; 50% duty cycle)
7/10
74LVX16374
TSSOP48 MECHANICAL DATA
mm.
inch
DIM.
MIN.
TYP
MAX.
A
MIN.
TYP.
1.2
A1
0.05
0.047
0.15
A2
MAX.
0.002
0.006
0.9
0.035
b
0.17
0.27
0.0067
0.011
c
0.09
0.20
0.0035
0.0079
D
12.4
12.6
0.488
0.496
E
8.1 BSC
E1
6.0
0.318 BSC
6.2
e
0.236
0.5 BSC
0.244
0.0197 BSC
K
0˚
8˚
0˚
8˚
L
0.50
0.75
0.020
0.030
A
A2
A1
b
K
e
L
E
c
D
E1
PIN 1 IDENTIFICATION
1
7065588C
8/10
74LVX16374
Tape & Reel TSSOP48 MECHANICAL DATA
mm.
inch
DIM.
MIN.
A
TYP
MAX.
MIN.
330
MAX.
12.992
C
12.8
D
20.2
0.795
N
60
2.362
T
13.2
TYP.
0.504
30.4
0.519
1.197
Ao
8.7
8.9
0.343
0.350
Bo
13.1
13.3
0.516
0.524
Ko
1.5
1.7
0.059
0.067
Po
3.9
4.1
0.153
0.161
P
11.9
12.1
0.468
0.476
9/10
74LVX16374
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the
consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from
its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications
mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information
previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or
systems without express written approval of STMicroelectronics.
© The ST logo is a registered trademark of STMicroelectronics
© 2003 STMicroelectronics - Printed in Italy - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco
Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.
© http://www.st.com
10/10