STMICROELECTRONICS HCF4066B

HCF4066B
QUAD BILATERAL SWITCH FOR TRANSMISSION OR
MULTIPLEXING OF ANALOG OR DIGITAL SIGNALS
■
■
■
■
■
■
■
■
■
■
■
■
■
15V DIGITAL OR ± 7.5V PEAK TO PEAK
SWITCHING
125Ω TYPICAL ON RESISTANCE FOR 15V
OPERATION
SWITCH ON RESISTANCE MATCHED TO
WITHIN 5Ω TYP. OVER 15V SIGNAL INPUT
RANGE
ON RESISTANCE FLAT OVER FULL PEAK
TO PEAK SIGNAL RANGE
HIGH ON/OFF OUTPUT VOLTAGE RATIO :
65dB TYP. at fIS = 10KHz, RL = 10KΩ
HIGH DEGREE OF LINEARITY : < 0.5%
DISTORTION TYP. at fIS = 1KHz, VIS = 5 Vpp,
VDD - VSS > 10V, RL = 10KΩ
EXTREMELY LOW OFF SWITCH LEAKAGE
RESULTING IN VERY LOW OFFSET
CURRENT AND HIGH EFFECTIVE OFF
RESISTANCE : 10pA TYP.
at VDD - VSS = 10V, Tamb = 25°C
EXTREMELY HIGH CONTROL INPUT
IMPEDANCE (control circuit isolated from
signal circuit 1012Ω typ.)
LOW CROSSTALK BETWEEN SWITCHES :
50dB Typ. at fIS = 0.9MHz, RL = 1KΩ
MATCHED CONTROL - INPUT TO SIGNAL
OUTPUT CAPACITANCE : REDUCES
OUTPUT SIGNAL TRANSIENTS
FREQUENCY RESPONSE SWITCH ON :
40MHz (Typ.)
QUIESCENT CURRENT SPECIF. UP TO 20V
5V, 10V AND 15V PARAMETRIC RATINGS
DIP
SOP
ORDER CODES
PACKAGE
TUBE
T&R
DIP
SOP
HCF4066BEY
HCF4066BM1
HCF4066M013TR
■
■
■
INPUT LEAKAGE CURRENT
II = 100nA (MAX) AT VDD = 18V TA = 25°C
100% TESTED FOR QUIESCENT CURRENT
MEETS ALL REQUIREMENTS OF JEDEC
JESD13B ” STANDARD SPECIFICATIONS
FOR DESCRIPTION OF B SERIES CMOS
DEVICES”
DESCRIPTION
The HCF4066B is a monolithic integrated circuit
fabricated in Metal Oxide Semiconductor
technology available in DIP and SOP packages.
The HCF4066B is a QUAD BILATERAL SWITCH
intended for the transmission or multiplexing of
analog or digital signals.
It is pin for pin compatible with HCF4016B, but
exhibits a much lower ON resistance. In addition,
PIN CONNECTION
September 2001
1/9
HCF4066B
the ON resistance is relatively constant over the
full input signal range. The HCF4066B consists of
four independent bilateral switches. A single
control signal is required per switch. Both the p
and n device in a given switch are biased ON or
OFF simultaneously by the control signal. As
shown in schematic diagram , the well of the
n-channel device on each switch is either tied to
the input when the switch is ON or to VSS when
the switch is OFF. This configuration eliminates
the variation of the switch-transistor threshold
voltage with input signal, and thus keeps the ON
resistance low over the full operating signal range.
The advantages over single channel switches
include peak input signal voltage swings equal to
the full supply voltage, and more constant ON
impedance over the input signal range. For
sample and hold applications, however, the
HCF4016B is recommended.
INPUT EQUIVALENT CIRCUIT
PIN DESCRIPTION
PIN No
SYMBOL
1, 4, 8, 11
A to D I/O
2, 3, 9, 10
A to D O/I
NAME AND FUNCTION
Independent Inputs/Outputs
Independent Outputs/
Inputs
7
CONTROL
A to D
VSS
Negative Supply Voltage
14
VDD
Positive Supply Voltage
13, 5, 6, 12
Enable Inputs
TRUTH TABLE
CONTROL
SWITCH FUNCTION
H
L
ON
OFF
SCHEMATIC DIAGRAM (1 OF 4 IDENTICAL SWITCHES AND ITS ASSOCIATED CONTROL
CIRCUITY)
2/9
HCF4066B
ABSOLUTE MAXIMUM RATINGS
Symbol
V DD
Parameter
Supply Voltage
Value
Unit
-0.5 to +22
V
VI
DC Input Voltage
-0.5 to VDD + 0.5
V
II
DC Input Current
± 10
mA
200
100
mW
mW
Top
Power Dissipation per Package
Power Dissipation per Output Transistor
Operating Temperature
-55 to +125
°C
Tstg
Storage Temperature
-65 to +150
°C
PD
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is
not implied.
All voltage values are referred to VSS pin voltage.
RECOMMENDED OPERATING CONDITIONS
Symbol
V DD
Parameter
Supply Voltage
VI
Input Voltage
Top
Operating Temperature
Value
Unit
3 to 20
V
0 to VDD
V
-55 to 125
°C
ELECTRICAL CHARACTERISTICS
(Tamb = 25°C,Typical temperature coefficient for all VDD value is 0.3 %/°C)
Test Condition
Value
TA = 25°C
Symbol
Parameter
VI
(V)
VDD
(V)
Typ.
Max.
IL
Quiescent Device
Current (all
switches ON or all
switches OFF)
0/5
0/10
0/15
0/20
5
10
15
20
0.01
0.01
0.01
0.02
0.25
0.5
1
5
7.5
15
30
150
7.5
15
30
150
µA
5
10
15
5
RL = 10KΩ, VC = VDD
10
15
VC = VDD = 5V, VSS = -5V
VIS (p-p) = 5V, R L = 10KΩ
(sine wave centered in 0V)
fIS = 1KHz sine wave
470
180
125
5
10
15
0.4
1050
400
240
1200
500
300
1200
500
300
Ω
VC = VDD = 5V, VSS = -5V
VIS (p-p) = 5V, R L = 1KΩ
(sine wave centered in 0V)
VC = VSS = -5V
VIS (p-p) = 5V, R L = 1KΩ
(sine wave centered in 0V)
40
MHz
1
MHz
Min.
-40 to 85°C -55 to 125°C
Min.
Max.
Min.
Unit
Max.
SIGNAL INPUTS (V IS) and OUTPUTS (VOS)
R ON
∆ON
TDH
Resistance
Resistance ∆RON
(between any 2 of
4 switches)
Total Harmonic
Distortion
-3dB Cutoff
Frequency (Switch
on)
-50dB Feedthrough
Frequency (switch
off)
VC=V DD RL = 10KΩ
Return to (VDD-VSS)/2
VIS = VSS to VDD
Ω
%
3/9
HCF4066B
Test Condition
Symbol
Parameter
-50dB Crosstalk
Frequency
tpd
Propagation Delay
Time (signal input
to output)
CIS
Input Capacitance
COS
Output
Capacitance
C IOS
Feedthrough
VI
(V)
Value
VDD
(V)
TA = 25°C
Min.
Typ.
VC(A) = VDD = +5V
VC(B) = VSS = - 5V
VIS(A) = 5V (p-p)
50Ω source, RL = 1KΩ
8
RL = 200KΩ, VC = VDD
VSS = GND, CL = 50pF
VIS= 10V
square wave centered on 5V
tr, tf = 20ns
20
10
7
-40 to 85°C -55 to 125°C
Max.
Max.
Min.
Max.
MHz
40
20
15
ns
8
VC = VSS = -5
8
+5
pF
0.5
VC = 0V
VIS = 18V, V OS = 0V
VIS = 0V, VOS = 18V
18
IIS< 10 µA
V IS = VSS, VOS = V DD
and
V IS = VDD, VOS = VSS
5
10
15
5
10
15
VIS < VDD
VDD - VSS = 18V
18
±10 -5
Crosstalk (control
input to signal
output)
VC = 10V (sq. wave)
tr, tf = 20ns
R L = 10KΩ
10
50
Turn - On
Propagation Delay
Time
VIN = V DD, tr, tf = 20ns
CL = 50pF, R L = 1KΩ
5
10
15
5
10
15
35
20
15
6
9
9.5
70
40
30
5
7.5
Input/Output
Leakage Current
Switch OFF
Min.
Unit
±10 -3
±0.1
±1
±1
µA
1
2
2
1
2
2
1
2
2
V
CONTROL (VC)
VILC
VIHC
II
Control Input Low
Voltage
Control Input High
Voltage
Input Leakage
Current
Control Input
Repetition Rate
CI
4/9
Input Capacitance
VIS=V DD, VSS=GND
R L = 1KΩ to GND
C L = 50pF, V C = 10V
sq. wave center on 5V
tr, tf = 20ns
VOS=1/2VOS at 1KHz
Any Input
3.5
7
11
3.5
7
11
±0.1
3.5
7
11
±1
V
±1
µA
mV
ns
MHz
pF
HCF4066B
TYPICAL APPLICATIONS (BIDIRECTIONAL SIGNAL TRANSMISSION VIA DIGITAL CONTROL
LOGIC)
TYPICAL APPLICATIONS (4-CHANNEL PAM MULTIPLEXER SYSTEM DIAGRAM)
5/9
HCF4066B
TEST CIRCUIT
C L = 50pF or equivalent (includes jig and probe capacitance)
R L = 200KΩ
R T = ZOUT of pulse generator (typically 50Ω)
WAVEFORM : PROPAGATION DELAY TIMES (f=1MHz; 50% duty cycle)
6/9
HCF4066B
Plastic DIP-14 MECHANICAL DATA
mm.
inch
DIM.
MIN.
a1
0.51
B
1.39
TYP
MAX.
MIN.
TYP.
MAX.
0.020
1.65
0.055
0.065
b
0.5
0.020
b1
0.25
0.010
D
20
0.787
E
8.5
0.335
e
2.54
0.100
e3
15.24
0.600
F
7.1
0.280
I
5.1
0.201
L
Z
3.3
1.27
0.130
2.54
0.050
0.100
P001A
7/9
HCF4066B
SO-14 MECHANICAL DATA
DIM.
mm.
MIN.
TYP
A
a1
inch
MAX.
MIN.
TYP.
1.75
0.1
0.068
0.2
a2
MAX.
0.003
0.007
1.65
0.064
b
0.35
0.46
0.013
0.018
b1
0.19
0.25
0.007
0.010
C
0.5
0.019
c1
45° (typ.)
D
8.55
8.75
0.336
0.344
E
5.8
6.2
0.228
0.244
e
1.27
0.050
e3
7.62
0.300
F
3.8
4.0
0.149
0.157
G
4.6
5.3
0.181
0.208
L
0.5
1.27
0.019
0.050
M
S
0.68
0.026
8° (max.)
PO13G
8/9
HCF4066B
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the
consequences of use of such information nor for any infringe ment of patents or other righ ts of third parties which may result from
its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications
mentioned in this pub lication are subject to change without notice. Thi s pub lication supersedes and replaces all information
previously supplied. STMicroelectronics prod ucts are not authori zed for use as critical components in life suppo rt devices or
systems without express written approval of STMicroelectronics.
 The ST logo is a registered trademark of STMicroelectronics
 2001 STMicroelectronics - Printed in Italy - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco
Singapore - Spain - Sweden - Swit zerland - United Kingdom
 http://w ww.st.com
9/9