STMICROELECTRONICS VN750PEP

VN750PEP
®
HIGH SIDE DRIVER
TARGET SPECIFICATION
TYPE
VN750PEP
RDS(on)
60 mΩ
IOUT
6A
VCC
36 V
CMOS COMPATIBLE INPUT
■ ON STATE OPEN LOAD DETECTION
■ OFF STATE OPEN LOAD DETECTION
■ SHORTED LOAD PROTECTION
■ UNDERVOLTAGE AND OVERVOLTAGE
SHUTDOWN
■ PROTECTION AGAINST LOSS OF GROUND
■ VERY LOW STAND-BY CURRENT
■
■
REVERSE BATTERY PROTECTION (*)
DESCRIPTION
The VN750PEP is a monolithic device designed in
STMicroelectronics VIPower M0-3 Technology,
intended for driving any kind of load with one side
connected to ground.
Active VCC pin voltage clamp protects the device
against low energy spikes (see ISO7637 transient
compatibility table). Active current limitation
combined with thermal shutdown and automatic
restart protect the device against overload.
PowerSSO-12
ORDER CODES
PACKAGE
TUBE
T&R
PowerSSO-12 VN750PEP
VN750PEP13TR
The device detects open load condition both is on
and off state. Output shorted to VCC is detected in
the off state. Device automatically turns off in case
of ground pin disconnection.
BLOCK DIAGRAM
VCC
OVERVOLTAGE
DETECTION
VCC
CLAMP
UNDERVOLTAGE
DETECTION
GND
Power CLAMP
DRIVER
INPUT
OUTPUT
LOGIC
CURRENT LIMITER
ON STATE OPENLOAD
DETECTION
STATUS
OVERTEMPERATURE
DETECTION
OFF STATE OPENLOAD
AND OUTPUT SHORTED TO VCC
DETECTION
(*) See application schematic at page 8
October 2003 - Revision 1.2 (Working document)
1/14
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
VN750PEP
ABSOLUTE MAXIMUM RATING
Symbol
VCC
- VCC
- Ignd
IOUT
- IOUT
IIN
ISTAT
Parameter
DC Supply Voltage
Reverse DC Supply Voltage
DC Reverse Ground Pin Current
DC Output Current
Reverse DC Output Current
DC Input Current
DC Status Current
Value
41
-0.3
-200
Internally limited
-6
+/- 10
+/- 10
Unit
V
V
mA
A
A
mA
mA
Electrostatic Discharge (Human Body Model: R=1.5KΩ; C=100pF)
VESD
Ptot
Tj
Tc
Tstg
- INPUT
4000
- STATUS
4000
- OUTPUT
5000
- VCC
5000
Power Dissipation TC=25°C
Junction Operating Temperature
Case Operating Temperature
Storage Temperature
V
V
V
74
Internally limited
- 40 to 150
- 55 to 150
CONNECTION DIAGRAM (TOP VIEW)
VCC
GND
INPUT
N.C.
STATUS
VCC
1
2
3
4
5
6
12
11
10
9
8
7
OUTPUT
OUTPUT
OUTPUT
OUTPUT
OUTPUT
OUTPUT
TAB = VCC
CURRENT AND VOLTAGE CONVENTIONS
IS
IIN
VCC
INPUT
ISTAT
IOUT
STATUS
VCC
OUTPUT
GND
VIN
VSTAT
2/14
IGND
VOUT
V
W
°C
°C
°C
VN750PEP
THERMAL DATA
Symbol
Rthj-case
Rthj-amb
Parameter
Thermal Resistance Junction-case
Max
Thermal Resistance Junction-ambient Max
Value
1.7
70 (*)
Unit
°C/W
°C/W
(*) *) When mounted on a standard single-sided FR-4 board with 1 cm2 of Cu (at least 35µm thick) connected to all V CC pins.
ELECTRICAL CHARACTERISTICS (8V<VCC<36V; -40°C<Tj<150°C unless otherwise specified)
POWER
Symbol
VCC
VUSD
VUSDhyst
VOV
RON
Parameter
Operating Supply Voltage
Undervoltage Shut-down
Undervoltage Shut-down
Hysteresis
Overvoltage Shut-down
On State Resistance
Test Conditions
Min
5.5
3
Supply Current
IOUT=2A; VCC>8V
10
Off State; VCC=13V; VIN=VOUT=0V; Tj=25°C
Off State
Off State
Off State
Off State
Output Current
Output Current
Output Current
Output Current
Unit
V
V
V
36
IOUT=2A; Tj=25°C; VCC>8V
On State; VCC=13V; VIN=5V; IOUT=0A
IL(off1)
IL(off2)
IL(off3)
IL(off4)
Max
36
5.5
0.5
Off State; VCC=13V; VIN=VOUT=0V
IS
Typ
13
4
60
V
mΩ
120
25
mΩ
µA
10
20
µA
2
3.5
50
0
5
3
mA
µA
µA
µA
µA
VIN=VOUT=0V
VIN=0V; VOUT=3.5V
VIN=VOUT=0V; VCC=13V; Tj =125°C
VIN=VOUT=0V; VCC=13V; Tj =25°C
0
-75
Test Conditions
RL=6.5Ω from VIN rising edge to VOUT=1.3V
RL=6.5Ω from VIN falling edge to VOUT=11.7V
RL=6.5Ω from VOUT=1.3V to VOUT=10.4V
RL=6.5Ω from VOUT=11.7V to VOUT=1.3V
Min
Typ
40
30
0.5
0.2
Max
Unit
µs
µs
V/µs
V/µs
Test Conditions
Min
Typ
Max
1.25
Unit
V
µA
V
µA
V
V
SWITCHING (VCC=13V)
Symbol
td(on)
td(off)
dVOUT/dt(on)
dVOUT/dt(off)
Parameter
Turn-on Delay Time
Turn-off Delay Time
Turn-on Voltage Slope
Turn-off Voltage Slope
INPUT PIN
Symbol
VIL
IIL
VIH
IIH
Vhyst
VICL
Parameter
Input Low Level
Low Level Input Current
Input High Level
High Level Input Current
Input Hysteresis Voltage
Input Clamp Voltage
VIN=1.25V
1
3.25
VIN=3.25V
IIN=1mA
IIN=-1mA
10
0.5
6
6.8
-0.7
8
V
3/14
1
VN750PEP
ELECTRICAL CHARACTERISTICS (continued)
STATUS PIN
Symbol
VSTAT
ILSTAT
CSTAT
VSCL
Parameter
Test Conditions
Status Low Output Voltage ISTAT=1.6mA
Status Leakage Current
Normal Operation; VSTAT=5V
Status Pin Input
Normal Operation; VSTAT=5V
Capacitance
ISTAT=1mA
Status Clamp Voltage
ISTAT=-1mA
Min
Typ
6
6.8
Max
0.5
10
Unit
V
µA
100
pF
8
V
-0.7
V
PROTECTIONS
Symbol
TTSD
TR
Thyst
tSDL
Parameter
Shut-down Temperature
Reset Temperature
Thermal Hysteresis
Status delay in overload
condition
Ilim
Current limitation
Vdemag
Turn-off Output Clamp
Voltage
Test Conditions
Min
150
135
7
Typ
175
6
9
5V<VCC<36V
IOUT=2A; VIN=0V; L=6mH
Unit
°C
°C
°C
20
µs
15
A
15
A
15
Tj>Tjsh
9V<VCC<36V
Max
200
VCC-41 VCC-48 VCC-55
V
OPENLOAD DETECTION
Symbol
IOL
tDOL(on)
VOL
tDOL(off)
Parameter
Openload ON State
Detection Threshold
Openload ON State
Detection Delay
Openload OFF State
Voltage Detection
Test Conditions
VIN=5V
VIN=0V
Max
Unit
50
100
200
mA
200
µs
3.5
V
1000
µs
1.5
Threshold
Openload Detection Delay
at Turn Off
2.5
OVERTEMP STATUS TIMING
Tj > Tjsh
VIN
VIN
VSTAT
VSTAT
tDOL(off)
2
Typ
IOUT=0A
OPEN LOAD STATUS TIMING (with external pull-up)
IOUT< IOL
VOUT > VOL
4/14
Min
tDOL(on)
tSDL
tSDL
VN750PEP
Switching time Waveforms
VOUT
90%
80%
dVOUT/dt(off)
dVOUT/dt(on)
10%
t
VIN
td(on)
td(off)
t
TRUTH TABLE
CONDITIONS
Normal Operation
Current Limitation
Overtemperature
Undervoltage
Overvoltage
Output Voltage > VOL
Output Current < IOL
INPUT
L
H
L
H
H
L
H
L
H
L
H
L
H
L
H
OUTPUT
L
H
L
X
X
L
L
L
L
L
L
H
H
L
H
STATUS
H
H
H
(Tj < TTSD) H
(Tj > TTSD) L
H
L
X
X
H
H
L
H
H
L
5/14
VN750PEP
ELECTRICAL TRANSIENT REQUIREMENTS ON VCC PIN
TEST LEVELS
ISO T/R 7637/1
Test Pulse
I
II
III
IV
1
2
3a
3b
4
5
-25 V
+25 V
-25 V
+25 V
-4 V
+26.5 V
-50 V
+50 V
-50 V
+50 V
-5 V
+46.5 V
-75 V
+75 V
-100 V
+75 V
-6 V
+66.5 V
-100 V
+100 V
-150 V
+100 V
-7 V
+86.5 V
ISO T/R 7637/1
Test Pulse
1
2
3a
3b
4
5
CLASS
C
E
6/14
Delays and
Impedance
2 ms 10 Ω
0.2 ms 10 Ω
0.1 µs 50 Ω
0.1 µs 50 Ω
100 ms, 0.01 Ω
400 ms, 2 Ω
I
TEST LEVELS RESULTS
II
III
IV
C
C
C
C
C
C
C
C
C
C
C
E
C
C
C
C
C
E
C
C
C
C
C
E
CONTENTS
All functions of the device are performed as designed after exposure to disturbance.
One or more functions of the device is not performed as designed after exposure to disturbance
and cannot be returned to proper operation without replacing the device.
VN750PEP
Figure 1: Waveforms
NORMAL OPERATION
INPUT
LOAD VOLTAGE
STATUS
UNDERVOLTAGE
VUSDhyst
VCC
VUSD
INPUT
LOAD VOLTAGE
STATUS
undefined
OVERVOLTAGE
VCC<VOV
VCC>VOV
VCC
INPUT
LOAD VOLTAGE
STATUS
OPEN LOAD with external pull-up
INPUT
VOUT>VOL
LOAD VOLTAGE
VOL
STATUS
OPEN LOAD without external pull-up
INPUT
LOAD VOLTAGE
STATUS
Tj
TTSD
TR
OVERTEMPERATURE
INPUT
LOAD CURRENT
STATUS
7/14
1
1
VN750PEP
APPLICATION SCHEMATIC
+5V
+5V
VCC
Rprot
STATUS
Dld
µC
Rprot
INPUT
OUTPUT
GND
VGND
GND PROTECTION
REVERSE BATTERY
NETWORK
AGAINST
Solution 1: Resistor in the ground line (RGND only). This
can be used with any type of load.
The following is an indication on how to dimension the
RGND resistor.
1) RGND ≤ 600mV / (IS(on)max).
2) RGND ≥ (−VCC) / (-IGND)
where -IGND is the DC reverse ground pin current and can
be found in the absolute maximum rating section of the
device’s datasheet.
Power Dissipation in RGND (when VCC<0: during reverse
battery situations) is:
PD= (-VCC)2/RGND
This resistor can be shared amongst several different
HSD. Please note that the value of this resistor should be
calculated with formula (1) where IS(on)max becomes the
sum of the maximum on-state currents of the different
devices.
Please note that if the microprocessor ground is not
common with the device ground then the RGND will
produce a shift (IS(on)max * RGND) in the input thresholds
and the status output values. This shift will vary
depending on many devices are ON in the case of several
high side drivers sharing the same RGND.
If the calculated power dissipation leads to a large resistor
or several devices have to share the same resistor then
the ST suggests to utilize Solution 2 (see below).
Solution 2: A diode (DGND) in the ground line.
A resistor (RGND=1kΩ) should be inserted in parallel to
DGND if the device will be driving an inductive load.
8/14
RGND
DGND
This small signal diode can be safely shared amongst
several different HSD. Also in this case, the presence of
the ground network will produce a shift (j600mV) in the
input threshold and the status output values if the
microprocessor ground is not common with the device
ground. This shift will not vary if more than one HSD
shares the same diode/resistor network.
Series resistor in INPUT and STATUS lines are also
required to prevent that, during battery voltage transient,
the current exceeds the Absolute Maximum Rating.
Safest configuration for unused INPUT and STATUS pin
is to leave them unconnected.
LOAD DUMP PROTECTION
Dld is necessary (Voltage Transient Suppressor) if the
load dump peak voltage exceeds VCC max DC rating. The
same applies if the device will be subject to transients on
the VCC line that are greater than the ones shown in the
ISO T/R 7637/1 table.
µC I/Os PROTECTION:
If a ground protection network is used and negative
transients are present on the VCC line, the control pins will
be pulled negative. ST suggests to insert a resistor (Rprot )
in line to prevent the µC I/Os pins to latch-up.
The value of these resistors is a compromise between the
leakage current of µC and the current required by the
HSD I/Os (Input levels compatibility) with the latch-up limit
of µC I/Os.
-VCCpeak/Ilatchup ≤ Rprot ≤ (VOHµC-VIH-VGND) / IIHmax
Calculation example:
For VCCpeak= - 100V and Ilatchup ≥ 20mA; VOHµC ≥ 4.5V
5kΩ ≤ Rprot ≤ 65kΩ.
Recommended Rprot value is 10kΩ.
VN750PEP
OPEN LOAD DETECTION IN OFF STATE
2) no misdetection when load is disconnected: in this
case the VOUT has to be higher than VOLmax; this
results in the following condition RPU<(VPU–VOLmax)/
IL(off2).
Because Is(OFF) may significantly increase if Vout is pulled
high (up to several mA), the pull-up resistor RPU should
be connected to a supply that is switched OFF when the
module is in standby.
The values of VOLmin, VOLmax and IL(off2) are available in
the Electrical Characteristics section.
Off state open load detection requires an external pull-up
resistor (RPU) connected between OUTPUT pin and a
positive supply voltage (VPU) like the +5V line used to
supply the microprocessor.
The external resistor has to be selected according to the
following requirements:
1) no false open load indication when load is connected:
in this case we have to avoid VOUT to be higher than
VOlmin; this results in the following condition
VOUT=(VPU/(RL+RPU))RL<VOlmin.
Open Load detection in off state
V batt.
VPU
VCC
RPU
INPUT
DRIVER
+
LOGIC
IL(off2)
OUT
+
R
STATUS
VOL
RL
GROUND
9/14
VN750PEP
Off State Output Current
High Level Input Current
TBD
TBD
Status Leakage Current
Input Clamp Voltage
TBD
Status Low Output Voltage
TBD
10/14
TBD
Status Clamp Voltage
TBD
VN750PEP
On State Resistance Vs Tcase
On State Resistance Vs VCC
TBD
Openload On State Detection Threshold
TBD
Input High Level
TBD
Input Low Level
TBD
Input Hysteresis Voltage
TBD
TBD
11/14
VN750PEP
Overvoltage Shutdown
Openload Off State Voltage Detection Threshold
TBD
Turn-on Voltage Slope
TBD
Turn-off Voltage Slope
TBD
Ilim Vs Tcase
TBD
12/14
TBD
VN750PEP
PSSO-12TM MECHANICAL DATA
A
1.250
A1
0.000
A2
1.100
B
0.230
C
0.190
D
4.800
E
3.800
TYP
1.620
1.650
0.410
0.250
5.000
4.000
0.250
L
0.400
k
0º
X
1.900
IM
h
IN
0.800
5.800
3.600
6.200
0.500
1.270
8º
2.500
4.200
0.100
PR
EL
ddd
MAX.
0.100
e
H
Y
RY
mm.
MIN.
A
DIM.
13/14
VN750PEP
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is
granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are
subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products
are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is a trademark of STMicroelectronics
 2003 STMicroelectronics - Printed in ITALY- All Rights Reserved.
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.
http://www.st.com
14/14