TI 74LS125A

The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
D
D
D
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
Quad Bus Buffers
3-State Outputs
Separate Control for Each Channel
description
SN54125, SN54126, SN54LS125A,
SN54LS126A . . . J OR W PACKAGE
SN74125, SN74126 . . . N PACKAGE
SN74LS125A, SN74LS126A . . . D, N, OR NS PACKAGE
(TOP VIEW)
1G, 1G*
1A
1Y
2G, 2G*
2A
2Y
GND
1
14
2
13
3
12
4
11
5
10
6
9
7
8
VCC
4G, 4G*
4A
4Y
3G, 3G*
3A
3Y
*G on ’125 and ’LS125A devices;
G on 126 and ’LS126A devices
SN54LS125A, SN54LS126A . . . FK PACKAGE
(TOP VIEW)
1A
1G, 1G*
NC
VCC
4G, 4G*
These bus buffers feature three-state outputs
that, when enabled, have the low impedance
characteristics of a TTL output with additional
drive capability at high logic levels to permit
driving heavily loaded bus lines without external
pullup resistors. When disabled, both output
transistors are turned off, presenting a
high-impedance state to the bus so the output will
act neither as a significant load nor as a driver. The
’125 and ’LS125A devices’ outputs are disabled
when G is high. The ’126 and ’LS126A devices’
outputs are disabled when G is low.
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
4
3 2 1 20 19
18
5
17
6
16
7
15
8
14
9 10 11 12 13
4A
NC
4Y
NC
3G, 3G*
2Y
GND
NC
3Y
3A
1Y
NC
2G, 2G*
NC
2A
*G on ’125 and ’LS125A devices;
G on 126 and ’LS126A devices
NC – No internal connection
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright  2002, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
On products compliant to MIL-PRF-38535, all parameters are tested
unless otherwise noted. On all other products, production
processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
ORDERING INFORMATION
PDIP – N
0°C to 70°C
SOIC – D
SOP – NS
CDIP – J
–55°C
55°C to 125°C
ORDERABLE
PART NUMBER
PACKAGE†
TA
TOP-SIDE
MARKING
Tube
SN74LS125AN
SN74LS125AN
Tube
SN74LS126AN
SN74LS126AN
Tube
SN74LS125AD
Tape and reel
SN74LS125ADR
Tube
SN74LS126AD
Tape and reel
SN74LS126ADR
Tape and reel
SN74LS125ANSR
74LS125A
Tape and reel
SN74LS126ANSR
74LS126A
Tube
SN54LS125AJ
SN54LS125AJ
LS125A
LS126A
Tube
SNJ54LS125AJ
SNJ54LS125AJ
CFP – W
Tube
SNJ54LS125AW
SNJ54LS125AW
LCCC – FK
Tube
SNJ54LS125AFK
SNJ54LS125AFK
† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are
available at www.ti.com/sc/package.
logic diagram (each gate)
’125, ’LS125A
G
A
Y
’126, ’LS126A
G
A
Y
Y=A
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
schematics (each gate)
’125 CIRCUITS
4 kW
2.5 kW
4 kW
2.5 kW
85 W
1 kW
4 kW
CONTROL
INPUT G
1.6 kW
1.6 kW
VCC
OUTPUT Y
625 W
GND
DATA
INPUT A
’126 CIRCUITS
4 kW
2.5 kW
4.25 kW
4 kW
2.5 kW
1 kW
85 W
4 kW
CONTROL
INPUT G
1.6 kW
1.6 kW
VCC
OUTPUT Y
625 W
DATA
INPUT A
GND
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†
(’125 and ’126)
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V
Package thermal impedance, θJA (see Note 2): N package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80°C/W
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values are with respect to network ground terminal.
2. The package termal impedance is calculated in accordance with JESD 51-7.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
schematics (each gate)
’LS125A CIRCUITS
10 kW
8 kW
18 kW
6 kW
4 kW
50 W
4 kW
20 kW
INPUT G
VCC
OUTPUT
1.5 kW
750 W
5 kW
GND
INPUT A
’LS126A CIRCUITS
18 kW
12 kW
8 kW
INPUT G
18 kW
6 kW
4 kW
50 W
VCC
4 kW
20 kW
750 W
OUTPUT
1.5 kW
5 kW
GND
INPUT A
Resistor values shown are nominal.
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†
(’LS125A and ’LS126A)
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Package thermal impedance, θJA (see Note 2): D package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86°C/W
N package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80°C/W
NS package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76°C/W
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values are with respect to network ground terminal.
2. The package termal impedance is calculated in accordance with JESD 51-7.
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
recommended operating conditions
SN54125
SN54126
SN74125
SN74126
UNIT
MIN
NOM
MAX
MIN
NOM
MAX
4.5
5
5.5
4.75
5
5.25
VCC
VIH
Supply voltage
VIL
IOH
Low-level input voltage
0.8
0.8
V
High-level output current
–2
–5.2
mA
IOL
TA
Low-level output current
16
16
mA
70
°C
High-level input voltage
2
Operating free-air temperature
2
–55
125
V
V
0
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
TEST CONDITIONS†
PARAMETER
SN54125
SN54126
SN74125
SN74126
TYP‡
TYP‡
MIN
VIK
VOH
VOL
IOZ
II
IIH
VCC = MIN,
VCC = MIN,
II = –12 mA
VIH = 2 V,
IOH = –2 mA
IOH = –5.2 mA
VIH = 2 V,
VIL = 0.8 V,
IOL = 16 mA
VCC = MAX
VIH = 2 V,
VO = 2.4 V
VO = 0.4 V
IIL
VCC = MAX,
VCC = MAX,
IOS§
VCC = MAX
ICC
VCC = MAX
(see Note 3)
MIN
–1.5
VIL = 0.8 V
VCC = MIN,
VIL = 0.8 V
VCC = MAX,
MAX
2.4
UNIT
MAX
–1.5
3.3
2.4
V
3.1
04
0.4
V
04
0.4
40
40
–40
–40
1
1
V
µA
VI = 6.5 V
VI = 2.4 V
40
40
µA
VI = 0.4 V
–1.6
–1.6
mA
–70
mA
–30
–70
–28
’125
32
54
32
54
’126
36
62
36
62
mA
mA
† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
‡ All typical values are at VCC = 5 V, TA = 25°C.
§ Not more than one output should be shorted at a time.
NOTE 3: Data inputs = 0 V; output control = 4.5 V for ’125 and 0 V for ’126.
switching characteristics, VCC = 5 V, TA = 25°C (see Figure 1)
PARAMETER
SN54125
SN74125
TEST CONDITIONS
MIN
tPLH
tPHL
tPZH
tPZL
tPHZ
tPLZ
RL = 400 Ω
Ω,
CL = 50 pF
F
RL = 400 Ω
Ω,
CL = 50 pF
F
RL = 400 Ω
Ω,
CL = 5 pF
F
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54126
SN74126
TYP
MAX
MIN
UNIT
TYP
MAX
8
13
8
13
12
18
12
18
11
17
11
18
16
25
16
25
5
8
10
16
7
12
12
18
ns
ns
ns
5
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
recommended operating conditions
SN54LS125A
SN54LS126A
SN74LS125A
SN74LS126A
UNIT
MIN
NOM
MAX
MIN
NOM
MAX
4.5
5
5.5
4.75
5
5.25
VCC
VIH
Supply voltage
VIL
IOH
Low-level input voltage
0.7
0.8
V
High-level output current
–1
–2.6
mA
IOL
TA
Low-level output current
12
24
mA
70
°C
High-level input voltage
2
Operating free-air temperature
2
–55
125
V
V
0
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
SN54LS125A
SN54LS126A
TEST CONDITIONS†
PARAMETER
MIN
VIK
VOH
VOL
IOZ
VCC = MIN,
VCC = MIN,
II = –18 mA
VIL = 0.7 V,
VIH = 2 V
VIL = 0.8 V
VIL = 0.7 V,
VCC = MIN,
MIN
VIH = 2 V
VCC = MAX,,
VIH = 2 V,
VIL = 0.8 V,
VIL = 0.8 V,
VIL = 0
0.7
7V
VIL = 0
0.8
8V
II
IIH
VCC = MAX,
VCC = MAX,
VI = 7 V
VI = 2.7 V
IIL
VCC = MAX,
VI = 0.4 V
IOS§
VCC = MAX
ICC
VCC = MAX
(see Note 4)
TYP‡
SN74LS125A
SN74LS126A
MAX
MIN
TYP‡
–1.5
IOH = –1 mA
IOH = –2.6 mA
UNIT
MAX
–1.5
2.4
V
2.4
IOL = 12 mA
IOL = 12 mA
0.25
V
0.4
IOL = 24 mA
VO = 2.4 V
0.25
0.4
0.35
0.5
V
20
VO = 0.4 V
VO = 2.4 V
–20
20
VO = 0.4 V
µA
–20
0.1
0.1
mA
20
20
µA
’LS125A-G inputs
–0.2
–0.2
mA
’LS125A-A inputs; ’LS126A All inputs
–0.4
–0.4
mA
–225
mA
–40
–225
–40
’LS125A
11
20
11
20
’LS126A
12
22
12
22
mA
† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
‡ All typical values are at VCC = 5 V, TA = 25°C.
§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.
NOTE 4: Data inputs = 0 V; output control = 4.5 V for ’LS125A and 0 V for ’LS126A.
switching characteristics, VCC = 5 V, TA = 25°C (see Figure 1)
PARAMETER
SN54LS125A
SN74LS125A
TEST CONDITIONS
MIN
tPLH
tPHL
tPZH
tPZL
tPHZ
tPLZ
6
RL = 667 Ω
Ω,
CL = 45 pF
F
RL = 667 Ω
Ω,
CL = 45 pF
F
RL = 667 Ω
Ω,
CL = 5 pF
F
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
SN54LS126A
SN74LS126A
TYP
MAX
9
7
MIN
UNIT
TYP
MAX
15
9
15
18
8
18
12
20
16
25
15
25
21
35
20
25
20
25
ns
ns
ns
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
PARAMETER MEASUREMENT INFORMATION
SERIES 54/74 DEVICES
VCC
Test
Point
VCC
RL
From Output
Under Test
CL
(see Note A)
CL
(see Note A)
High-Level
Pulse
1.5 V
S2
LOAD CIRCUIT
FOR 3-STATE OUTPUTS
3V
Timing
Input
1.5 V
1 kΩ
Test
Point
LOAD CIRCUIT
FOR OPEN-COLLECTOR OUTPUTS
LOAD CIRCUIT
FOR 2-STATE TOTEM-POLE OUTPUTS
S1
(see Note B)
CL
(see Note A)
RL
(see Note B)
RL
From Output
Under Test
VCC
From Output
Under Test
Test
Point
1.5 V
0V
tw
Low-Level
Pulse
1.5 V
tsu
0V
In-Phase
Output
(see Note D)
tPHL
VOH
1.5 V
Out-of-Phase
Output
(see Note D)
1.5 V
3V
1.5 V
Waveform 1
(see Notes C
and D)
tPLZ
VOH
1.5 V
1.5 V
VOL
VOL
Waveform 2
(see Notes C
and D)
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
≈1.5 V
1.5 V
tPZH
tPLH
1.5 V
0V
tPZL
VOL
tPHL
1.5 V
0V
Output
Control
(low-level
enabling)
1.5 V
tPLH
1.5 V
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
3V
1.5 V
3V
Data
Input
1.5 V
VOLTAGE WAVEFORMS
PULSE DURATIONS
Input
th
VOL + 0.5 V
tPHZ
VOH
1.5 V
VOH – 0.5 V
≈1.5 V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS
NOTES: A. CL includes probe and jig capacitance.
B. All diodes are 1N3064 or equivalent.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
D. S1 and S2 are closed for tPLH, tPHL, tPHZ, and tPLZ; S1 is open and S2 is closed for tPZH; S1 is closed and S2 is open for tPZL.
E. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, ZO ≈ 50 Ω; tr and tf ≤ 7 ns for Series
54/74 devices and tr and tf ≤ 2.5 ns for Series 54S/74S devices.
F. The outputs are measured one at a time with one input transition per measurement.
Figure 1. Load Circuits and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
SN54125, SN54126, SN54LS125A, SN54LS126A,
SN74125, SN74126, SN74LS125A, SN74LS126A
QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
The SN54125, SN54126, SN74125,
SN74126, and SN54LS126A are
obsolete and are no longer supplied.
SDLS044A – DECEMBER 1983 – REVISED MARCH 2002
PARAMETER MEASUREMENT INFORMATION
SERIES 54LS/74LS DEVICES
VCC
Test
Point
VCC
RL
(see Note B)
From Output
Under Test
CL
(see Note A)
High-Level
Pulse
1.3 V
S2
LOAD CIRCUIT
FOR 3-STATE OUTPUTS
3V
Timing
Input
1.3 V
5 kΩ
Test
Point
LOAD CIRCUIT
FOR OPEN-COLLECTOR OUTPUTS
LOAD CIRCUIT
FOR 2-STATE TOTEM-POLE OUTPUTS
S1
(see Note B)
CL
(see Note A)
RL
CL
(see Note A)
RL
From Output
Under Test
VCC
From Output
Under Test
Test
Point
1.3 V
0V
tw
Low-Level
Pulse
1.3 V
tsu
Data
Input
1.3 V
VOLTAGE WAVEFORMS
PULSE DURATIONS
1.3 V
1.3 V
Output
Control
(low-level
enabling)
0V
tPLH
In-Phase
Output
(see Note D)
1.3 V
0V
3V
1.3 V
1.3 V
0V
tPZL
tPLZ
tPHL
VOH
1.3 V
1.3 V
Waveform 1
(see Notes C
and D)
VOL
tPZH
tPLH
VOH
1.3 V
1.3 V
VOL
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
≈1.5 V
1.3 V
VOL
tPHL
Out-of-Phase
Output
(see Note D)
3V
1.3 V
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
3V
Input
th
Waveform 2
(see Notes C
and D)
VOL + 0.5 V
tPHZ
VOH
1.3 V
VOH – 0.5 V
≈1.5 V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS
NOTES: A. CL includes probe and jig capacitance.
B. All diodes are 1N3064 or equivalent.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
D. S1 and S2 are closed for tPLH, tPHL, tPHZ, and tPLZ; S1 is open and S2 is closed for tPZH; S1 is closed and S2 is open for tPZL.
E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
F. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, ZO ≈ 50 Ω, tr ≤ 1.5 ns, tf ≤ 2.6 ns.
G. The outputs are measured one at a time with one input transition per measurement.
Figure 2. Load Circuits and Voltage Waveforms
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
26-Sep-2005
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
Lead/Ball Finish
MSL Peak Temp (3)
JM38510/32301B2A
ACTIVE
LCCC
FK
20
1
TBD
Call TI
Level-NC-NC-NC
JM38510/32301BCA
ACTIVE
CDIP
J
14
1
TBD
Call TI
Level-NC-NC-NC
JM38510/32301BDA
ACTIVE
CFP
W
14
1
TBD
Call TI
Level-NC-NC-NC
JM38510/32301SCA
ACTIVE
CDIP
J
14
1
TBD
Call TI
Level-NC-NC-NC
JM38510/32301SDA
ACTIVE
CFP
W
14
1
TBD
Call TI
Level-NC-NC-NC
TBD
Call TI
Call TI
TBD
Call TI
Level-NC-NC-NC
SN54126J
OBSOLETE
CDIP
J
14
SN54LS125AJ
ACTIVE
CDIP
J
14
SN74125N
OBSOLETE
PDIP
N
14
TBD
Call TI
Call TI
SN74125N3
OBSOLETE
PDIP
N
14
TBD
Call TI
Call TI
SN74126N
OBSOLETE
PDIP
N
14
TBD
Call TI
Call TI
SN74LS125AD
ACTIVE
SOIC
D
14
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ADBR
ACTIVE
SSOP
DB
14
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ADBRE4
ACTIVE
SSOP
DB
14
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ADE4
ACTIVE
SOIC
D
14
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ADR
ACTIVE
SOIC
D
14
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ADRE4
ACTIVE
SOIC
D
14
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125AN
ACTIVE
PDIP
N
14
Pb-Free
(RoHS)
CU NIPDAU
Level-NC-NC-NC
SN74LS125AN3
OBSOLETE
PDIP
N
14
TBD
Call TI
SN74LS125ANE4
ACTIVE
PDIP
N
14
Pb-Free
(RoHS)
CU NIPDAU
Level-NC-NC-NC
SN74LS125ANSR
ACTIVE
SO
NS
14
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ANSRE4
ACTIVE
SO
NS
14
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS125ANSRG4
ACTIVE
SO
NS
14
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS126AD
ACTIVE
SOIC
D
14
50
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS126ADE4
ACTIVE
SOIC
D
14
50
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS126ADR
ACTIVE
SOIC
D
14
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS126ADRE4
ACTIVE
SOIC
D
14
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SN74LS126AJ
OBSOLETE
CDIP
J
14
SN74LS126AN
ACTIVE
PDIP
N
14
SN74LS126ANE4
ACTIVE
PDIP
N
14
SN74LS126ANSR
ACTIVE
SO
NS
14
1
50
50
25
25
Call TI
TBD
Call TI
25
Pb-Free
(RoHS)
CU NIPDAU
Level-NC-NC-NC
25
Pb-Free
(RoHS)
CU NIPDAU
Level-NC-NC-NC
CU NIPDAU
Level-1-260C-UNLIM
2000 Green (RoHS &
Addendum-Page 1
Call TI
PACKAGE OPTION ADDENDUM
www.ti.com
26-Sep-2005
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
SN74LS126ANSRE4
ACTIVE
SO
NS
14
Lead/Ball Finish
MSL Peak Temp (3)
no Sb/Br)
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
SNJ54126J
OBSOLETE
CDIP
J
14
TBD
Call TI
Call TI
SNJ54126W
OBSOLETE
CFP
W
14
TBD
Call TI
Call TI
SNJ54LS125AFK
ACTIVE
LCCC
FK
20
1
TBD
Call TI
Level-NC-NC-NC
SNJ54LS125AJ
ACTIVE
CDIP
J
14
1
TBD
Call TI
Level-NC-NC-NC
SNJ54LS125AW
ACTIVE
CFP
W
14
1
TBD
Call TI
Level-NC-NC-NC
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 2
MECHANICAL DATA
MLCC006B – OCTOBER 1996
FK (S-CQCC-N**)
LEADLESS CERAMIC CHIP CARRIER
28 TERMINAL SHOWN
18
17
16
15
14
13
NO. OF
TERMINALS
**
12
19
11
20
10
A
B
MIN
MAX
MIN
MAX
20
0.342
(8,69)
0.358
(9,09)
0.307
(7,80)
0.358
(9,09)
28
0.442
(11,23)
0.458
(11,63)
0.406
(10,31)
0.458
(11,63)
21
9
22
8
44
0.640
(16,26)
0.660
(16,76)
0.495
(12,58)
0.560
(14,22)
23
7
52
0.739
(18,78)
0.761
(19,32)
0.495
(12,58)
0.560
(14,22)
24
6
68
0.938
(23,83)
0.962
(24,43)
0.850
(21,6)
0.858
(21,8)
84
1.141
(28,99)
1.165
(29,59)
1.047
(26,6)
1.063
(27,0)
B SQ
A SQ
25
5
26
27
28
1
2
3
4
0.080 (2,03)
0.064 (1,63)
0.020 (0,51)
0.010 (0,25)
0.020 (0,51)
0.010 (0,25)
0.055 (1,40)
0.045 (1,14)
0.045 (1,14)
0.035 (0,89)
0.045 (1,14)
0.035 (0,89)
0.028 (0,71)
0.022 (0,54)
0.050 (1,27)
4040140 / D 10/96
NOTES: A.
B.
C.
D.
E.
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
This package can be hermetically sealed with a metal lid.
The terminals are gold plated.
Falls within JEDEC MS-004
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MECHANICAL DATA
MSSO002E – JANUARY 1995 – REVISED DECEMBER 2001
DB (R-PDSO-G**)
PLASTIC SMALL-OUTLINE
28 PINS SHOWN
0,38
0,22
0,65
28
0,15 M
15
0,25
0,09
8,20
7,40
5,60
5,00
Gage Plane
1
14
0,25
A
0°–ā8°
0,95
0,55
Seating Plane
2,00 MAX
0,10
0,05 MIN
PINS **
14
16
20
24
28
30
38
A MAX
6,50
6,50
7,50
8,50
10,50
10,50
12,90
A MIN
5,90
5,90
6,90
7,90
9,90
9,90
12,30
DIM
4040065 /E 12/01
NOTES: A.
B.
C.
D.
All linear dimensions are in millimeters.
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0,15.
Falls within JEDEC MO-150
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,
enhancements, improvements, and other changes to its products and services at any time and to discontinue
any product or service without notice. Customers should obtain the latest relevant information before placing
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms
and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI
deems necessary to support this warranty. Except where mandated by government requirements, testing of all
parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for
their products and applications using TI components. To minimize the risks associated with customer products
and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process
in which TI products or services are used. Information published by TI regarding third-party products or services
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.
Use of such information may require a license from a third party under the patents or other intellectual property
of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for
such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that
product or service voids all express and any implied warranties for the associated TI product or service and
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Following are URLs where you can obtain information on other Texas Instruments products and application
solutions:
Products
Applications
Amplifiers
amplifier.ti.com
Audio
www.ti.com/audio
Data Converters
dataconverter.ti.com
Automotive
www.ti.com/automotive
DSP
dsp.ti.com
Broadband
www.ti.com/broadband
Interface
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
Logic
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Mailing Address:
Texas Instruments
Post Office Box 655303 Dallas, Texas 75265
Copyright  2005, Texas Instruments Incorporated