TI CDC2586PAH

CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
D
D
D
D
D
D
Low Output Skew for Clock-Distribution
and Clock-Generation Applications
Operates at 3.3-V VCC
Distributes One Clock Input to Twelve
Outputs
Two Select Inputs Configure Up to Nine
Outputs to Operate at One-Half or Double
the Input Frequency
No External RC Network Required
External Feedback (FBIN) Synchronizes the
Outputs to the Clock Input
D
D
D
D
D
D
Application for Synchronous DRAM,
High-Speed Microprocessor
TTL-Compatible Inputs and Outputs
Outputs Have Internal 26-Ω Series
Resistors to Dampen Transmission-Line
Effects
State-of-the-Art EPIC-ΙΙB  BiCMOS Design
Significantly Reduces Power Dissipation
Distributed VCC and Ground Pins Reduce
Switching Noise
Packaged in 52-Pin Thin Quad Flat Package
GND
SEL1
SEL0
AGND
FBIN
AGND
AV CC
CLKIN
NC
AVCC
OE
TEST
CLR
PAH PACKAGE
(TOP VIEW)
52 51 50 49 48 47 46 45 44 43 42 41 40
39
2
38
3
37
4
36
5
35
6
34
7
33
8
32
9
31
10
30
11
29
12
28
13
27
14 15 16 17 18 19 20 21 22 23 24 25 26
VCC
4Y3
GND
VCC
4Y2
GND
VCC
4Y1
GND
GND
VCC
3Y3
GND
GND
3Y2
VCC
1
GND
2Y2
VCC
GND
2Y3
VCC
GND
GND
3Y1
VCC
GND
1Y1
VCC
GND
1Y2
VCC
GND
1Y3
VCC
GND
GND
2Y1
VCC
NC – No internal connection
description
The CDC2586 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to
precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is
specifically designed for use with popular microprocessors operating at speeds from 50 MHz to 100 MHz or
down to 25 MHz on outputs configured for half-frequency operation. Each output has an internal 26-Ω series
resistor that improves the signal integrity at the load. The CDC2586 operates at nominal 3.3-V VCC.
The feedback input (FBIN) synchronizes the output clocks in frequency and phase to CLKIN. One of the twelve
output clocks must be fed back to FBIN for the PLL to maintain synchronization between CLKIN and the outputs.
The output used as feedback is synchronized to the same frequency as CLKIN.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC-ΙΙΒ is a trademark of Texas Instruments Incorporated.
Copyright  1998, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
description (continued)
The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. Select inputs
(SEL1, SEL0) configure up to nine Y outputs, in banks of three, to operate at one-half or double the CLKIN
frequency depending on which output is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles
are adjusted to 50% independent of the duty cycle at CLKIN.
Output-enable (OE) provides output control. When OE is high, the outputs are in the high-impedance state.
When OE is low, the outputs are active. TEST is used for factory testing of the device and can be used to bypass
the PLL. TEST should be strapped to GND for normal operation.
Unlike many products containing PLLs, the CDC2586 does not require external RC networks. The loop filter
for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC2586 requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required following power up and application
of a fixed-frequency, fixed-phase signal at CLKIN, as well as following any changes to the PLL reference or
feedback signals. Such changes occur upon change of the select inputs, enabling of the PLL via TEST, and upon
enable of all outputs via OE.
The CDC2586 is characterized for operation from 0°C to 70°C.
detailed description of output configurations
The voltage-controlled oscillator (VCO) used in the CDC2586 PLL has a frequency range of 100 MHz to
200 MHz, twice the operating frequency range of the CDC2586 outputs. The output of the VCO is divided by
two and four to provide reference frequencies with a 50% duty cycle of one-half and one-fourth the VCO
frequency. The SEL0 and SEL1 inputs select which of the two signals are buffered to each bank of device
outputs.
One device output must be externally wired to FBIN to complete the PLL. The VCO operates such that the
frequency and phase of this output matches that of the CLKIN signal. In the case that a VCO/2 output is wired
to FBIN, the VCO must operate at twice the CLKIN frequency resulting in device outputs that operate at either
the same or one-half the CLKIN frequency. If a VCO/4 output is wired to FBIN, the device outputs operate at
twice or the same as the CLKIN frequency.
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
output configuration A
Output configuration A is valid when any output configured as a 1 frequency output in Table 1 is fed back to
FBIN. The input frequency range for CLKIN is 50 MHz to 100 MHz when using output configuration A. Outputs
configured as 1/2 outputs operate at half the CLKIN frequency, while outputs configured as 1 outputs
operate at the same frequency as CLKIN.
Table 1. Output Configuration A
INPUTS
OUTPUTS
SEL1
SEL0
1/2
FREQUENCY
1
FREQUENCY
L
L
None
All
L
H
1Yn
2Yn, 3Yn, 4Yn
H
L
1Yn, 2Yn
3Yn, 4Yn
H
H
1Yn, 2Yn, 3Yn
4Yn
NOTE: n = 1, 2, 3
output configuration B
Output configuration B is valid when any output configured as a 1 frequency output in Table 2 is fed back to
FBIN. The input frequency range for CLKIN is 25 MHz to 50 MHz when using output configuration B. Outputs
configured as 1 outputs operate at the CLKIN frequency, while outputs configured as 2 outputs operate at
double the frequency of CLKIN.
Table 2. Output Configuration B
INPUTS
SEL1
SEL0
OUTPUTS
1
FREQUENCY
2
FREQUENCY
L
L
All
None
L
H
1Yn
2Yn, 3Yn, 4Yn
H
L
1Yn, 2Yn
3Yn, 4Yn
H
H
1Yn, 2Yn, 3Yn
4Yn
NOTE: n = 1, 2, 3
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
functional block diagram
OE
CLR
FBIN
ÎÎÎÎÎÎ
ÁÁÁ
ÁÁÁÁÁÁ
ÎÎÎÎÎÎ
ÁÁÁ
ÁÁÁÁÁÁ
ÎÎÎÎÎÎÁÁÁ
ÎÎÎÎÎÎ
Phase-Lock Loop
CLK
ÁÁÁ
ÁÁÁ
ÁÁÁ
÷2
CLR
÷2
TEST
SEL0
SEL1
ÁÁÁÁ
ÁÁÁ
ÁÁÁÁ
ÁÁÁ
ÁÁÁÁ
ÁÁÁÁ
One of Four Identical
Outputs – 1Yn
Select
Logic
1Y1 – 1Y3
One of Four Identical
Outputs – 2Yn
2Y1 – 2Y3
One of Four Identical
Outputs – 3Yn
3Y1 – 3Y3
One of Four Identical
Outputs – 4Yn
4Y1 – 4Y3
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
Terminal Functions
TERMINAL
NAME
NO.
I/O
DESCRIPTION
CLKIN
45
I
Clock input. CLKIN is the clock signal to be distributed by the CDC2586 clock-driver circuit. CLKIN provides
the reference signal to the integrated PLL that generates the clock output signals. CLKIN must have a fixed
frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLKIN
signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference
signal.
CLR
40
I
CLR is used for testing purposes only.
FBIN
48
I
Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hardwired to one of
the twelve clock outputs to provide frequency and phase lock. The internal PLL adjusts the output clocks
to obtain zero phase delay between FBIN and CLKIN.
OE
42
I
Output enable. OE is the output enable for all outputs. When OE is low, all outputs are enabled. When OE
is high, all outputs are in the high-impedance state. Since the feedback signal for the PLL is taken directly
from an output, placing the outputs in the high-impedance state interrupts the feedback loop; therefore,
when a high-to-low transition occurs at OE, enabling the output buffers, a stabilization time is required before
the PLL obtains phase lock.
SEL1, SEL0
51, 50
I
Output configuration select. SEL0 and SEL1 select the output configuration for each output bank (e.g., 1/2×,
1×, or 2×) (see Tables 1 and 2).
TEST
41
I
TEST is used to bypass the PLL circuitry for factory testing of the device. When TEST is low, all outputs
operate using the PLL circuitry. When TEST is high, the outputs are placed in a test mode that bypasses
the PLL circuitry. TEST should be strapped to GND for normal operation.
O
Output ports. These outputs are configured by the select inputs (SEL1, SEL0) to transmit one-half or
one-fourth the frequency of the VCO. The relationship between the CLKIN frequency and the output
frequency is dependent on the select inputs and the frequency of the output being fed back to FBIN
(see Tables 1 and 2). The duty cycle of the Y output signals is nominally 50%, independent of the duty cycle
of CLKIN. Each output has an internal series resistor to dampen transmission-line effects and improve the
signal integrity at the load.
O
Output ports. 4Y1 – 4Y3 transmit one-half the frequency of the VCO regardless of the state of the select
inputs. The relationship between the CLKIN frequency and the output frequency is dependent on the
frequency of the output being fed back to FBIN (see Tables 1 and 2). The duty cycle of the Y output signals
is nominally 50%, independent of the duty cycle of CLKIN. Each output has an internal series resistor to
dampen transmission-line effects and improve the signal integrity at the load.
1Y1 – 1Y3
2Y1 – 2Y3
3Y1 – 3Y3
4Y1 – 4Y3
2, 5, 8
12, 15, 18
22, 25, 28
32, 35, 38
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 4.6 V
Input voltage range, VI (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 7 V
Voltage range applied to any output in the high state or power-off state, VO (see Note 1) . . . – 0.5 V to 5.5 V
Current into any output in the low state, IO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 mA
Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 20 mA
Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 50 mA
Maximum power dissipation at TA = 55°C (in still air) (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.2 W
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 75 mils.
For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data
Book, literature number SCBD002.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
recommended operating conditions (see Note 3)
MIN
MAX
VCC
VIH
Supply voltage
3
3.6
High-level input voltage
2
VIL
VI
Low-level input voltage
5.5
V
IOH
IOL
High-level output current
– 12
mA
Low-level output current
12
mA
70
°C
0
TA
Operating free-air temperature
NOTE 3: Unused inputs must be held high or low to prevent them from floating.
0
V
V
0.8
Input voltage
UNIT
V
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
PARAMETER
VIK
VOH
VCC = 3 V,
VCC = MIN to MAX†,
II = –18 mA
IOH = – 100 µA
VCC = 3 V,
IOH = – 12 mA
IOL = 100 µA
VOL
VCC = 3 V
II
VCC = 0 or MAX†,
VCC = 3.6 V,
IOZH
IOZL
VCC = 3.6 V,
VCC = 3.6 V,
ICC
Ci
TA = 25°C
MIN
MAX
TEST CONDITIONS
VCC = 3.6
3 6 V,
V
VI = VCC or GND
–1.2
VCC – 0.2
2
0.8
±10
±1
VI = VCC or GND
VO = 3 V
VO = 0
IO = 0
0,
VI = VCC or GND
VO = VCC or GND
6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
V
µA
10
µA
– 10
µA
Outputs high
1
Outputs low
1
Outputs disabled
1
Co
† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
V
V
0.2
IOL = 12 mA
VI = 3.6 V
UNIT
mA
4
pF
8
pF
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
timing requirements over recommended ranges of supply voltage and operating free-air
temperature
fclock
l k
Clock frequency
MIN
MAX
VCO operating at four times the CLKIN frequency
25
50
VCO operating at double the CLKIN frequency
50
100
40%
60%
Input clock duty cycle
Stabilization time†
After SEL1, SEL0
50
After OE↓
50
After power up
50
After CLKIN
50
UNIT
MHz
µss
† Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. In order for phase lock to be obtained,
a fixed-frequency, fixed-phase reference signal must be present at CLKIN. Until phase lock is obtained, the specifications for propagation delay
and skew parameters given in the switching characteristics table are not applicable.
switching characteristics over recommended ranges of supply voltage and operating free-air
temperature, CL = 15 pF (see Note 4 and Figures 1 through 3)
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
fmax
Duty cycle
tphase error‡
jitter
MIN
MAX
100
UNIT
MHz
Y
45%
55%
CLKIN↑
Y↑
– 500
+500
ps
CLKIN↑
Y↑
200
ps
0.5
ns
1
ns
1.4
ns
tsk(o)‡
tsk(pr)‡
tr
tf
1.4
ns
‡ The propagation delay, tphase error, is dependent on the feedback path from any output to FBIN. The tphase error, tsk(o),
and tsk(pr) specifications are valid only for equal loading of all outputs.
NOTE 4: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
PARAMETER MEASUREMENT INFORMATION
3V
Input
1.5 V
1.5 V
0V
tphase error
From Output
Under Test
CL = 15 pF
(see Note A)
500 Ω
Output
2V
0.8 V
tr
VOH
2V
1.5 V
0.8 V
VOL
tf
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
LOAD CIRCUIT
NOTES: A. CL includes probe and jig capacitance.
B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 100 MHz, ZO = 50 Ω, tr ≤ 2.5 ns, tf ≤ 2.5 ns.
C. The outputs are measured one at a time with one transition per measurement.
Figure 1. Load Circuit and Voltage Waveforms
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
PARAMETER MEASUREMENT INFORMATION
CLKIN
tphase error 1
Outputs
Operating
at 1/2 CLKIN
Frequency
tphase error 2
tphase error 3
Outputs
Operating
at CLKIN
Frequency
tphase error 4
tphase error 7
tphase error 5
tphase error 8
tphase error 6
tphase error 9
NOTES: A. Output skew, tsk(o), is calculated as the greater of:
– The difference between the fastest and slowest of tphase error n (n = 1, 2, . . . 6)
– The difference between the fastest and slowest of tphase error n (n = 7, 8, 9)
B. Process skew, tsk(pr), is calculated as the greater of:
– The difference between the maximum and minimum tphase error n (n = 1, 2, . . . 6) across multiple devices under identical
operating conditions
– The difference between the maximum and minimum tphase error n (n = 7, 8, 9) across multiple devices under identical
operating conditions
C. For configuration A, see Table 1
Figure 2. Waveforms for Calculation of tsk(o) for Configuration A
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
PARAMETER MEASUREMENT INFORMATION
CLKIN
tphase error 10
Outputs
Operating
at CLKIN
Frequency
tphase error 11
tphase error 12
tphase error 13
Outputs
Operating
at 2 CLKIN
Frequency
tphase error 14
tphase error 15
NOTES: A. Output skew, tsk(o), is calculated as the greater of:
– The difference between the fastest and slowest of tphase error n (n = 10, 11, . . . 15)
B. Process skew, tsk(pr), is calculated as the greater of:
– The difference between the maximum and minimum tphase error n (n = 10, 11, . . . 15) across multiple devices under identical
operating conditions
C. For configuration B, see Table 2
Figure 3. Waveforms for Calculation of tsk(o) for Configuration B
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
CDC2586
3.3-V PHASE-LOCK LOOP CLOCK DRIVER
WITH 3-STATE OUTPUTS
SCAS337C – FEBRUARY 1993 – REVISED OCTOBER 1998
MECHANICAL DATA
PAH (S-PQFP-G52)
PLASTIC QUAD FLATPACK
0,38
0,22
0,65
39
0,13 M
27
40
26
52
14
0,13 NOM
1
13
7,80 TYP
Gage Plane
10,20
SQ
9,80
12,20
SQ
11,80
0,25
0,05 MIN
1,05
0,95
0°– 7°
0,75
0,45
Seating Plane
0,10
1,20 MAX
4040281 / C 11/96
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
11
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1998, Texas Instruments Incorporated