STMICROELECTRONICS M27256-F6

M27256
NMOS 256 Kbit (32Kb x 8) UV EPROM
NOT FOR NEW DESIGN
■
FAST ACCESS TIME: 170ns
■
EXTENDED TEMPERATURE RANGE
■
SINGLE 5V SUPPLY VOLTAGE
■
LOW STANDBY CURRENT: 40mA max
■
TTL COMPATIBLE DURING READ and
PROGRAM
■
FAST PROGRAMMING ALGORITHM
■
ELECTRONIC SIGNATURE
■
PROGRAMMING VOLTAGE: 12V
DESCRIPTION
The M27256 is a 262,144 bit UV erasable and
electrically programmable memory EPROM. It is
organized as 32.768 words by 8 bits.
The M27256 is housed in a 28 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent
lid allows the user to expose the chip to ultraviolet
light to erase the bit pattern. A new pattern can
then be written to the device by following the programming procedure.
28
1
FDIP28W (F)
Figure 1. Logic Diagram
VCC
VPP
15
8
A0-A14
E
Q0-Q7
M27256
G
VSS
AI00767B
November 2000
This is information on a product still in production but not recommended for new designs.
1/10
M27256
Table 2. Absolute Maximum Ratings
Symbol
Parameter
Value
Unit
Ambient Operating Temperature
grade 1
grade 6
0 to 70
–40 to 85
°C
TBIAS
Temperature Under Bias
grade 1
grade 6
–10 to 80
–50 to 95
°C
TSTG
Storage Temperature
–65 to 125
°C
VIO
Input or Output Voltages
–0.6 to 6.25
V
VCC
Supply Voltage
–0.6 to 6.25
V
VA9
VA9 Voltage
–0.6 to 13.5
V
VPP
Program Supply
–0.6 to 14
V
TA
Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause
permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those
indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for ex tended periods
may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.
Read Mode
Figure 2. DIP Pin Connections
VPP
A12
A7
A6
A5
A4
A3
A2
A1
A0
Q0
Q1
Q2
VSS
28
1
27
2
26
3
25
4
24
5
23
6
22
7
M27256
21
8
20
9
19
10
18
11
17
12
13
16
14
15
VCC
A14
A13
A8
A9
A11
G
A10
E
Q7
Q6
Q5
Q4
Q3
AI00768
The M27256 has two control functions, both of
which must be logically satisfied in order to obtain
data at the outputs. Chip Enable (E) is the power
control and should be used for device selection.
Output Enable (G) is the output control and should
be used to gate data to the output pins, independent of device selection. Assuming that the
addresses are stable, address access time (tAVQV)
is equal to the delay from E to output (tELQV). Data
is available at the outputs after the falling edge of
G, assuming that E has been low and the addresses have been stable for at least tAVQV-tGLQV.
Standby Mode
The M27256 has a standby mode which reduces
the maximum active power current from 100mA to
40mA. The M27256 is placed in the standby mode
by applying a TTL high signal to the E input. When
in the standby mode, the outputs are in a high
impedance state, independent of the G input.
Two Line Output Control
DEVICE OPERATION
The eight modes of operations of the M27256 are
listed in the Operating Modes Table. A single 5V
power supply is required in the read mode. All
inputs are TTL levels except for VPP and 12V on A9
for Electronic Signature.
2/10
Because EPROMs are usually used in larger memory arrays, this product features a 2 line control
function which accommodates the use of multiple
memory connection. The two line control function
allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention
will not occur.
M27256
DEVICE OPERATION (cont’d)
For the most efficient use of these two control lines,
E should be decoded and used as the primary
device selecting function, while G should be made
a common connection to all devices in the array
and connected to the READ line from the system
control bus.
This ensures that all deselected memory devices
are in their low power standby mode and that the
output pins are only active when data is required
from a particular memory device.
System Considerations
The power switching characteristics of fast
EPROMs require careful decoupling of the devices.
The supply current, ICC, has three segments that
are of interest to the system designer : the standby
current level, the active current level, and transient
current peaks that are produced by the falling and
rising edges of E. The magnitude of the transient
current peaks is dependent on the capacitive and
inductive loading of the device at the output. The
associated transient voltage peaks can be suppressed by complying with the two line output
control and by properly selected decoupling capacitors. It is recommended that a 1µF ceramic
capacitor be used on every device between VCC
and VSS. This should be a high frequency capacitor
of low inherent inductance and should be placed
as close to the device as possible. In addition, a
4.7µF bulk electrolytic capacitors should be used
between VCC and VSS for every eight devices. The
bulk capacitor should be located near the power
supply connection point. The purpose of the bulk
capacitor is to overcome the voltage drop caused
by the inductive effects of PCB traces.
Programmain
When delivered, (and after each erasure for UV
EPROM), all bits of the M27256 are in the “1" state.
Data is introduced by selectively programming ”0s"
into the desired bit locations. Although only “0s” will
be programmed, both “1s” and “0s” can be present
in the data word. The only way to change a “0" to
a ”1" is by ultraviolet light erasure. The M27256 is
in the programming mode when VPP input is at
12.5V and E is at TTL low. The data to be programmed is applied 8 bits in parallel to the data
output pins. The levels required for the address and
data inputs are TTL.
Fast Programming Algorithm
Fast Programming Algorithm rapidly programs
M27256 EPROMs using an efficient and reliable
method suited to the production programming environment. Programming reliability is also ensured
as the incremental program margin of each byte is
continually monitored to determine when it has
been successfully programmed. A flowchart of the
M27256 Fast Programming Algorithm is shown on
the Flowchart. The Fast Programming Algorithm
utilizes two different pulse types : initial and overprogram. The duration of the initial E pulse(s) is
1ms, which will then be followed by a longer overprogram pulse of length 3ms by n (n is equal to the
number of the initial one millisecond pulses applied
Table 3. Operating Modes
Mode
E
G
A9
VPP
Q0 - Q7
Read
VIL
VIL
X
VCC
Data Out
Output Disable
VIL
VIH
X
VCC
Hi-Z
VIL Pulse
VIH
X
VPP
Data In
Verify
VIH
VIL
X
VPP
Data Out
Optional Verify
VIL
VIL
X
VPP
Data Out
Program Inhibit
VIH
VIH
X
VPP
Hi-Z
Standby
VIH
X
X
VCC
Hi-Z
Electronic Signature
VIL
VIL
VID
VCC
Codes
Program
Note: X = VIH or VIL, VID = 12V ± 0.5%.
Table 4. Electronic Signature
Identifier
A0
Q7
Q6
Q5
Q4
Q3
Q2
Q1
Q0
Hex Data
Manufacturer’s Code
VIL
0
0
1
0
0
0
0
0
20h
Device Code
VIH
0
0
0
0
0
1
0
0
04h
3/10
M27256
Figure 4. AC Testing Load Circuit
AC MEASUREMENT CONDITIONS
Input Rise and Fall Times
≤ 20ns
Input Pulse Voltages
0.45V to 2.4V
Input and Output Timing Ref. Voltages
0.8V to 2.0V
1.3V
1N914
Note that Output Hi-Z is defined as the point where data
is no longer driven.
3.3kΩ
Figure 3. AC Testing Input Output Waveforms
DEVICE
UNDER
TEST
2.4V
OUT
2.0V
CL = 100pF
0.8V
0.45V
AI00827
CL includes JIG capacitance
AI00828
Table 5. Capacitance (1) (TA = 25 °C, f = 1 MHz )
Symbol
CIN
COUT
Parameter
Test Condition
Input Capacitance
Output Capacitance
Min
Max
Unit
VIN = 0V
6
pF
VOUT = 0V
12
pF
Note: 1. Sampled only, not 100% tested.
Figure 5. Read Mode AC Waveforms
VALID
A0-A14
tAVQV
tAXQX
E
tEHQZ
tGLQV
G
tGHQZ
tELQV
Q0-Q7
Hi-Z
DATA OUT
AI00758
4/10
M27256
Table 6. Read Mode DC Characteristics (1)
(TA = 0 to 70 °C or –40 to 85 °C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
Symbol
Parameter
Test Condition
Max
Unit
0 ≤ VIN ≤ VCC
Min
±10
µA
Output Leakage Current
VOUT = VCC
±10
µA
Supply Current
Supply Current (Standby)
E = VIL, G = VIL
E = VIH
100
40
mA
mA
VPP = VCC
5
mA
ILI
ILO
Input Leakage Current
ICC
ICC1
IPP
VIL
Program Current
Input Low Voltage
–0.1
0.8
V
VIH
VOL
Input High Voltage
2
VCC + 1
V
Output Low Voltage
IOL = 2.1mA
0.45
V
VOH
Output High Voltage
IOH = –400µA
2.4
V
Note: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
Table 7A. Read Mode AC Characteristics (1)
(TA = 0 to 70 °C or –40 to 85 °C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
Symbol
Alt
Parameter
M27256
Test
Condition
-1
Min
-2, -20
Max
Min
blank, -25
Max
Min
Unit
Max
tAVQV
tACC
Address Valid to
Output Valid
E = VIL,
G = VIL
170
200
250
ns
tELQV
tCE
Chip Enable Low
to Output Valid
G = VIL
170
200
250
ns
tGLQV
tOE
Output Enable
Low to Output Valid
E = VIL
70
75
100
ns
tEHQZ (2)
tDF
Chip Enable High
to Output Hi-Z
G = VIL
0
35
0
55
0
60
ns
tGHQZ (2)
tDF
Output Enable
High to Output Hi-Z
E = VIL
0
35
0
55
0
60
ns
tAXQX
tOH
Address Transition
to Output Transition
E = VIL,
G = VIL
0
0
0
ns
-4
Unit
Table 7B. Read Mode AC Characteristics (1)
(TA = 0 to 70 °C or –40 to 85 °C; VCC = 5V ± 5% or 5V ± 10%; VPP = VCC)
Symbol
Alt
Parameter
M27256
Test
Condition
-3
Min
E = VIL,
G = VIL
Max
tAVQV
tACC
Address Valid to
Output Valid
tELQV
tCE
Chip Enable Low
to Output Valid
G = VIL
tGLQV
tOE
Output Enable
Low to Output Valid
E = VIL,
tEHQZ (2)
tDF
Chip Enable High
to Output Hi-Z
G = VIL
0
105
tGHQZ (2)
tDF
Output Enable
High to Output Hi-Z
E = VIL
0
105
tAXQX
tOH
Address Transition
to Output Transition
E = VIL,
G = VIL
0
Min
300
Max
450
ns
450
ns
150
ns
0
130
ns
0
130
ns
300
120
0
ns
Notes: 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
5/10
M27256
Table 8. Programming Mode DC Characteristics (1)
(TA = 25 °C; VCC = 6V ± 0.25V; VPP = 12.5V ± 0.3V)
Symbol
Parameter
Test Condition
Min
VIL ≤ VIN ≤ VIH
Max
Unit
±10
µA
100
mA
50
mA
ILI
Input Leakage Current
ICC
Supply Current
IPP
Program Current
VIL
Input Low Voltage
–0.1
0.8
V
VIH
Input High Voltage
2
VCC + 1
V
VOL
Output Low Voltage
IOL = 2.1mA
0.45
V
VOH
Output High Voltage
IOH = –400µA
VID
A9 Voltage
E = VIL
2.4
V
11.5
12.5
V
Note. 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
Table 9. Programming Mode AC Characteristics (1)
(TA = 25 °C; VCC = 6V ± 0.25V; VPP = 12.5V ± 0.3V)
Symbol
Alt
Parameter
Test Condition
Min
Max
Unit
tAVEL
tAS
Address Valid to Chip Enable
Low
2
µs
tQVEL
tDS
Input Valid to Chip Enable Low
2
µs
tVPHEL
tVPS
VPP High to Chip Enable Low
2
µs
tVCHEL
tVCS
VCC High to Chip Enable Low
2
µs
tELEH
tPW
Chip Enable Program Pulse
Width (Initial)
Note 2
0.95
1.05
ms
tELEH
tOPW
Chip Enable Program Pulse
Width (Overprogram)
Note 3
2.85
78.75
ms
tEHQX
tDH
Chip Enable High to Input
Transition
2
µs
tQXGL
tOES
Input Transition to Output
Enable Low
2
µs
tGLQV
tOE
Output Enable Low to
Output Valid
tGHQZ (4)
tDFP
Output Enable Low to
Output Hi-Z
0
tGHAX
tAH
Output Enable High to
Address Transition
0
150
ns
130
ns
ns
Notes. 1. VCC must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. The Initial Program Pulse width tolerance is 1 ms ± 5%.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms, depending on the multiplication value of the iteration counter.
4. Sampled only, not 100% tested.
6/10
M27256
Figure 6. Programming and Verify Modes AC Waveforms
VALID
A0-A14
tAVEL
Q0-Q7
DATA IN
tQVEL
DATA OUT
tEHQX
VPP
tVPHEL
tGLQV
tGHQZ
VCC
tVCHEL
tGHAX
E
tELEH
tQXGL
G
PROGRAM
VERIFY
AI00759
Figure 7. Programming Flowchart
DEVICE OPERATION (cont’d)
to a particular M27256 location), before a correct
verify occurs. Up to 25 one-millisecond pulses per
byte are provided for before the over program pulse
is applied. The entire sequence of program pulses
and byte verifications is performed at VCC = 6V and
VPP = 12.5V.
When the Fast Programming cycle has been completed, all bytes should be compared to the original
data with VCC = 5V and VPP = 5V.
VCC = 6V, VPP = 12.5V
n=1
E = 1ms Pulse
Program Inhibit
NO
++n
> 25
YES
NO
VERIFY
++ Addr
YES
E = 3ms Pulse by n
FAIL
Last
Addr
Programming of multiple M27256s in parallel with
different data is also easily accomplished. Except
for E, all like inputs (including G) of the parallel
M27256 may be common. A TTL low pulse applied
to a M27256’s E input, with VPP = 12.5V, will
program that M27256. A high level E input inhibits
the other M27256s from being programmed.
Program Verify
NO
A verify should be performed on the programmed
bits to determine that they were correctly programmed. The verify is accomplished with E = VIH,
G = VIL and VPP = 12.5V.
YES
CHECK ALL BYTES
VCC = 5V, VPP = 5V
Optional Verify
AI00774B
The optional verify may be performed instead of the
verify mode. It is performed with G = VIL, E = VIL
(as opposed t the standard verify which has E =
7/10
M27256
croelectronics M27256, these two identifier bytes are
given below.
ERASURE OPERATION (applies to UV EPROM)
The erasure characteristic of the M27256 is such
that erasure begins when the cells are exposed to
light with wavelengths shorter than approximately
4000 Å. It should be noted that sunlight and some
type of fluorescent lamps have wavelengths in the
3000-4000 Å range. Research shows that constant
exposure to room level fluorescent lighting could
erase a typical M27256 in about 3 years, while it
would take approximately 1 week to cause erasure
when exposed to direct sunlight. If the M27256 is
to be exposed to these types of lighting conditions
for extended periods of time, it is suggested that
opaque lables be put over the M27256 window to
prevent unintentional erasure. The recommended
erasure procedure for the M27256 is exposure to
short wave ultraviolet light which has wavelength
2537 Å. The integrated dose (i.e. UV intensity x
exposure time) for erasure should be a minimum
of 15 W-sec/cm2. The erasure time with this dosage
is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 µW/cm2 power rating. The
M27256 should be placed within 2.5cm (1 inch) of
the lamp tubes during the erasure. Some lamps
have a filter on their tubes which should be removed before erasure.
DEVICE OPERATION (cont’d)
VIH), and VPP = 12.5V. The outputs will be in a Hi-z
state according to the signal presented to G. Therefore, all devices with VPP = 12.5V and G = VIL will
present data on the bus independent of the E state.
When parallel programming several devices which
share the common bus, VPP should be lowered to
VCC (6V) and the normal read mode used to execute a program verify.
Electronic Signature
The Electronic Signature mode allows the reading
out of a binary code from an EPROM that will
identify its manufacturer and type. This mode is
intended for use by programming equipment for the
purpose of automatically matching the device to be
programmed with its corresponding programming
algorithm. This mode is functional in the 25°C ± 5°C
ambient temperature range that is required when
programming the M27256. To activate this mode,
the programming equipment must force 11.5V to
12.5V on address line A9 of the M27256. Two
identifier bytes may then be sequenced from the
device outputs by toggling address line A0 from VIL
to VIH. All other address lines must be held at VIL
during Electronic Signature mode. Byte 0 (A0 = VIL)
represents the manufacturer code and byte 1 (A0
= VIH) the device identifier code. For the STMi-
ORDERING INFORMATION SCHEME
Example:
M27256
-1
F
Speed and VCC Tolerance
-1
170 ns, 5V ±5%
-2
200 ns, 5V ±5%
blank
250 ns, 5V ±5%
-3
300 ns, 5V ±5%
-4
400 ns, 5V ±5%
-20
200 ns, 5V ±10%
-25
250 ns, 5V ±10%
1
Package
F
FDIP28W
Temperature Range
1
0 to 70 °C
6
–40 to 85 °C
For a list of available options (Speed, VCC Tolerance, Package, etc) refer to the current Memory Shortform
catalogue.
For further information on any aspect of this device, please contact STMicroelectronics Sales Office nearest
to you.
8/10
M27256
FDIP28W - 28 pin Ceramic Frit-seal DIP, with window
mm
Symb
Typ
inches
Min
Max
A
Typ
Min
5.71
Max
0.225
A1
0.50
1.78
0.020
0.070
A2
3.90
5.08
0.154
0.200
B
0.40
0.55
0.016
0.022
B1
1.17
1.42
0.046
0.056
C
0.22
0.31
0.009
D
38.10
0.012
1.500
E
15.40
15.80
0.606
0.622
E1
13.05
13.36
0.514
0.526
–
–
0.100
–
–
1.300
e1
2.54
e3
33.02
–
–
–
–
eA
16.17
18.32
0.637
0.721
L
3.18
4.10
0.125
0.161
S
1.52
2.49
0.060
0.098
–
–
–
–
4°
15°
4°
15°
∅
7.11
α
N
2
8
28
A2
A1
B1
0.280
B
A
L
α
e1
eA
C
e3
D
S
N
∅
E1
E
1
FDIPW-a
Drawing is not to scale
9/10
M27256
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is registered trademark of STMicroelectronics
All other names are the property of their respective owners
 2000 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.
www.st.com
10/10