STMICROELECTRONICS STG4259BJR

STG4259
Low voltage 0.3Ω max dual SPDT switch
with break-before-make feature and 15KV ESD protection
Features
■
Wide operating voltage range:
VCC (Opr) = 1.65 V to 4.8 V
■
Low power dissipation:
ICC = 0.2 µA (max) at TA = 85°C
■
Low ON resistance VIN = 0V:
– RON = 0.4 Ω (max TA = 25ºC) at
VCC = 2.25 V
– RON = 0.35 Ω (max TA = 25ºC) at
VCC = 3.0 V
– RON = 0.30 Ω (max TA = 25ºC) at
VCC = 4.3 V
Flip-Chip11
■
Separate supply voltage for switch and control
pin
■
Separate control pin for each switch
■
Latch-up performance exceeds 100 mA per
JESD 78, class II
■
ESD performance tested on common channels
(D1 and D2 pins)
– 9 kV IEC-61000-4-2 ESD, contact
discharge
– 15 kV IEC-61000-4-2 ESD, air gap
discharge
■
ESD performance tested on all other pins
– 8 kV IEC-61000-4-2 ESD, contact
discharge
– 500 V machine model (JESD22 A115-A)
– 1500 V charged-device model (JESD22
C101)
– 8 kV IEC-61000-4-2 ESD, air gap
discharge
Table 1.
Description
The STG4259 is a high-speed CMOS low voltage
dual analog SPDT (single pole dual throw) switch
or 2:1 multiplexer/ demultiplexer switch fabricated
in silicon gate C2MOS technology. It is designed
to operate from 1.65 V to 4.8 V, making this device
ideal for portable applications. It offers low ON
resistance (0.30 Ω) at VCC = 4.3 V. The SEL
inputs are provided to control the switches.
The switch S1 is ON (connected to common port
D) when the SEL input is held high and OFF (high
impedance state exists between the two ports)
when SEL is held low; the switch S2 is ON (it is
connected to common port D) when the SEL input
is held low and OFF (high impedance state exist
between the two ports) when SEL is held high.
Additional key features are fast switching speed,
break-before-make delay time and ultra low power
consumption. All inputs and outputs are equipped
with protection circuits against static discharge,
giving them ESD immunity and transient excess
voltage.
Device summary
Order code
Package
Packing
STG4259BJR
Flip-Chip11
Tape and Reel
August 2007
Rev 4
1/19
www.st.com
Contents
STG4259
Contents
1
Logic diagram and pin-out information . . . . . . . . . . . . . . . . . . . . . . . . . 3
2
Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
3
Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
4
Test circuits
5
Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
6
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
2/19
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
STG4259
1
Logic diagram and pin-out information
Logic diagram and pin-out information
Figure 1.
Functional diagram
SEL1
1S1
D1
1S2
2S1
D2
2S2
SEL2
Figure 2.
Input equivalent circuit
SEL
SEL
Table 2.
Truth table
SELn
Switch nS1
Switch nS2
H
ON
OFF (1)
L
OFF (1)
ON
1. High impedance
3/19
Logic diagram and pin-out information
Figure 3.
STG4259
Pin connection (bump side view)
Flip-Chip11
Table 3.
4/19
Pin description
Flip-Chip11
Symbol
4, 10,
6, 12
1S1, 1S2,
2S1, 2S2
9, 7
D1, D2
3, 1
SEL1, SEL2
11
VCC
2
VL
5
GND
Name and function
Independent channels
Common channels
Control
Positive supply voltage
Logic supply voltage
Ground (0V)
STG4259
2
Maximum rating
Maximum rating
Stressing the device above the rating listed in the “Absolute Maximum Ratings” table may
cause permanent damage to the device. These are stress ratings only and operation of the
device at these or any other conditions above those indicated in the Operating sections of
this specification is not implied. Exposure to Absolute Maximum Rating conditions for
extended periods may affect device reliability. Refer also to the STMicroelectronics SURE
Program and other relevant quality documents.
Table 4.
Absolute maximum ratings
Symbol
Value
Unit
Supply voltage
-0.5 to 5.5
V
VL
Logic supply voltage
-0.5 to 5.5
V
VI
DC input voltage
-0.5 to VCC + 0.5
V
VIC
DC control input voltage
-0.5 to VL + 0.5
V
VO
DC output voltage
-0.5 to VCC + 0.5
V
IIKC
DC input diode current on control pin (VSEL< 0V)
- 50
mA
IIK
DC input diode current (VSEL< 0V)
± 50
mA
IOK
DC output diode current
± 20
mA
IO
DC output current
± 300
mA
IOP
DC output current peak (pulse at 1ms, 10% duty
cycle)
± 500
mA
DC VCC or ground current
± 100
mA
500
mW
-50 to 105
°C
260
°C
VCC
ICC or
IGND
PD
Power dissipation at TA = 70ºC (1)
Tstg
Storage temperature
TL
1.
Parameter
Lead temperature (10 sec)
Derate above 70ºC by 18.5mW/C
5/19
Maximum rating
STG4259
Table 5.
Recommended operating conditions
Symbol
VCC
Parameter
Supply voltage
(1)
Unit
1.65 to 4.8
V
1.65 to VCC
V
0 to VCC
V
0 to VL
V
VL
Logic supply voltage
VI
Input voltage
VIC
Control input voltage
VO
Output voltage
0 to VCC
V
Top
Operating temperature
-40 to 85
°C
dt/dv
VL = 1.65 V to
Input rise and fall time control 2.7 V
input
VL = 3.0 to
4.8 V
1. Truth table guaranteed: 1.65 V to 4.8 V
6/19
Value
0 to 20
ns/V
0 to 10
STG4259
3
Electrical characteristics
Electrical characteristics
Table 6.
DC specifications
Test conditions
Symbol
Parameter
VCC
VL
(V)
(V)
Value
Min
VIH
VIL
High level
input voltage
Low level input
voltage
1.65 4.3
1.65 4.3
RON
ON resistance
3
3.7
ΔRON
3
3.7
2.3 - 2.7
1.75
1.75
3.0 - 3.6
2.35
2.35
4.3
2.8
2.8
RFLAT
V
1.65 - 1.95
0.6
0.6
2.3 - 2.7
0.8
0.8
3.0 - 3.6
1.05
1.05
4.3
1.5
1.5
0.49 0.65
0.85
0.30 0.40
0.50
0.25 0.35
0.45
0.22 0.32
0.42
0.21 0.30
0.40
V
VS = 0 V to
1.65 - 4.8 VCC
IS = 100 mA
3
VS = 0 V to
1.65 - 4.8 VCC
IS = 100 mA
3
mΩ
3
1.8
300
400
450
130
170
230
90
120
170
90
120
170
90
120
170
3.7
Ω
5
3
3
Unit
Max
4.3
2.5
ON resistance
flatness (2)
Min
1.25
1.8
2.25
Max
1.25
4.3
ON resistance
match
between
channels (1)
Typ
1.65 - 1.95
1.8
2.25
-40 to
85°C
TA = 25°C
VS = 0 V to
1.65 - 4.8 VCC
IS = 100 mA
4.3
mΩ
IOFF
Sn OFF state
leakage
current
1.65 4.8
VS = 0 to
VCC
1.65 - 4.8
VD = 0 to
VCC
-20
20
-300
300
nA
ION
Sn ON state
leakage
current
1.65 4.8
VS = 0 to
1.65 - 4.8 VCC
VD = open
-20
20
-100
100
nA
7/19
Electrical characteristics
Table 6.
STG4259
DC specifications (continued)
ID
D ON state
leakage
current
1.65 4.8
VS = open
1.65 - 4.8 VD = 0 to
VCC
ICC
Quiescent
supply current
1.654.8
1.65 - 4.8
ISEL
SEL leakage
current
1.654.8
1.65 - 4.8
-20
20
-100
100
nA
VSEL= VCC
or GND
0.05
0.05
-0.2
0.2
μA
VSEL= 4.3V
or GND
-0.1
0.1
-1
1
μA
1. ΔRON = RON(Max) - RON(Min)
2. Flatness is defined as the difference between the maximum and minimum value of on resistance as
measured over the specified analog signal ranges.
)
Table 7.
AC electrical characteristics (CL = 35 pF, RL = 50 Ω, tr = tf ≤5 ns)
Test conditions
Symbol
Parameter
VCC
VL
(V)
(V)
Value
TA = 25°C
Min
1.65 1.95
tPLH,
tPHL
Propagation
delay
2.3 - 2.7
Turn-ON
time
1.65 4.8
0.16
3.6 - 4.3
0.16
1.65 4.8
3 - 3.6
VS = VCC
RL = 50 Ω
CL = 30 pF
4.3
1.65 1.95
tOFF
Turn-OFF
time
2.3 - 2.7
1.65 4.8
3 - 3.6
VS = VCC
RL = 50 Ω
CL = 30 pF
4.3
1.65 1.95
tD
Breakbefore-make
time delay
2.3 - 2.7
1.65 4.8
3 - 3.6
CL = 35 pF
RL = 50 Ω
VS = VCC/2
4.3
1.651.95
Q
Charge
injection
2.3-2.7
3.0-3.3
3.6-4.3
8/19
Min
Max
0.15
3.0 - 3.3
2.3 - 2.7
Max
Uni
t
0.13
1.65 1.95
tON
Typ
-40 to 85°C
ns
95
123
95
48
62
70
33
43
55
29
38
40
12
15
70
12
16
55
13
17
40
13
17
35
10
66
10
28
10
18
10
12
ns
ns
ns
86
1.654.8
CL = 1nF
VGEN = 0V
95
98
103
pC
STG4259
Electrical characteristics
)
Table 8.
Analog switch characteristics (CL = 5pF, RL = 50Ω, TA = 25°C)
Test conditions
Symbol
1.
Parameter
OIRR
OFF
isolation (1)
Xtalk
Crosstalk
Value
TA = 25°C
-40 to 85°C Unit
VCC
VL
(V)
(V)
1.65 4.3
4.3
VS = 1VRMS
f = 100kHz
-71
dB
1.6 - 4.3
4.3
VS = 1VRMS
f = 100 kHz
-93
dB
2.3 - 4.3
4.3
RL = 600 Ω
CL = 50 pF
VS = VCC VPP
f = 600Hz to
20 kHz
0.01
%
Min
Typ
Max
Min
Max
THD
Total
harmonic
distortion
BW
-3dB
bandwidth
(switch ON)
1.65 4.3
4.3
RL = 50Ω
40
MHz
CSEL
Control pin
input
capacitance
1.8 - 4.3
1.8 4.3
VL = VCC
30
pF
CSn
Sn port
capacitance
1.8 - 4.3
1.8 4.3
VL = VCC
95
pF
CD
D port
capacitance
when switch
is enabled
1.8 - 4.3
1.8 4.3
VL = VCC
230
pF
OFF-isolation = 20 log10 (VD/VS), VD = output, VS = input to off switch
9/19
Test circuits
STG4259
4
Test circuits
Figure 4.
ON resistance
Figure 5.
Bandwidth
Figure 6.
OFF leakage
Figure 7.
Channel-to-channel crosstalk
Figure 8.
OFF isolation
10/19
STG4259
Test circuits
Figure 9.
Test circuit
Note:
1
CL = 5/35pF or equivalent: (includes jig capacitance)
2
RL = 50Ω or equivalent
3
RT = ZOUT of pulse generator (typically 50Ω)
Figure 10. Break-before-make time delay
11/19
Test circuits
Figure 11. Switching time and charge injection
(VGEN = 0V, RGEN = 0Ω, RL = 1MΩ, CL = 100pF)
Figure 12. Turn ON, turn OFF delay time
12/19
STG4259
STG4259
5
Package mechanical data
Package mechanical data
In order to meet environmental requirements, ST offers these devices in ECOPACK®
packages. These packages have a Lead-free second level interconnect. The category of
second Level Interconnect is marked on the package and on the inner box label, in
compliance with JEDEC Standard JESD97. The maximum ratings related to soldering
conditions are also marked on the inner box label. ECOPACK is an ST trademark.
ECOPACK specifications are available at: www.st.com.
Figure 13. Flip-Chip11 package outline
1. Drawing not to scale.
13/19
Package mechanical data
Table 9.
STG4259
Flip-Chip11 mechanical data
Data book (mm)
Drawing (mm)
Dim.
Min
Typ
Max
Min
Typ
Max
A
0.585
0.65
0.715
0.60
0.65
0.70
A1
0.21
0.25
0.29
0.22
0.25
0.28
0.38
0.4
0.42
A2
0.4
b
0.265
0.315
0.365
0.290
0.315
0.340
D
1.518
1.568
1.618
1.553
1.568
1.583
0.99
1
1.01
2.083
2.068
2.118
1.49
1.5
1.51
0.46
0.5
0.54
0.272
0.284
0.292
D1
E
1
2.018
E1
e
2.068
2.118
1.5
0.45
0.5
f
0.284
ccc
0.08
0.55
0.08
The terminal A1 on the bumps side is identified by a distinguishing feature (for instance by a circular “clear
area” - typically 0.1 mm diameter) and/or a missing bump. The terminal A1 on the backside of the product
is identified by a distinguishing feature (for instance by a circular “dot” - typically 0.5 mm diameter).
Figure 14. Foot print recommendations
14/19
STG4259
Package mechanical data
Figure 15. Marking
Dot, ST logo
S2 = marking
V = manufacturing Location
yww = datecode (y = year, ww = week)
S2V
YWW
Figure 16. Flip-Chip11 tape specification
15/19
Package mechanical data
Figure 17. Flip-Chip11 reel information
16/19
STG4259
STG4259
Package mechanical data
Figure 18. Flip-Chip11 reel for carrier tape information
17/19
Revision history
6
STG4259
Revision history
Table 10.
18/19
Document revision history
Date
Revision
Changes
03-Oct-2006
1
First release
16-Oct-2006
2
Schematic Figure 1 on page 3 updated
07-Aug-2007
3
Air discharge ESD rating updated
28-Aug-2007
4
Changed Figure 16 on page 15
STG4259
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2007 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
19/19