DALLAS DS1743WP-150

DS1743/DS1743P
Y2KC Nonvolatile Timekeeping RAM
www.dalsemi.com
FEATURES
PIN ASSIGNMENT
Integrated NV SRAM, real time clock, crystal, powerfail control circuit and lithium energy source
Clock registers are accessed identical to the static
RAM. These registers are resident in the eight top
RAM locations.
Century byte register
Totally nonvolatile with over 10 years of operation in
the absence of power
BCD coded century, year, month, date, day, hours,
minutes, and seconds with automatic leap year
compensation valid up to the year 2100
Battery voltage level indicator flag
Power-fail write protection allows for ±10% VCC
power supply tolerance
Lithium energy source is electrically disconnected to
retain freshness until power is applied for the first time
DIP Module only
– Standard JEDEC bytewide 8k x 8 static RAM
pinout
PowerCap Module Board only
– Surface mountable package for direct connection
to PowerCap containing battery and crystal
– Replaceable battery (PowerCap)
– Power-On Reset Output
– Pin for pin compatible with other densities of
DS174XP Timekeeping RAM
NC
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
GND
-70
-100
70 ns access
100 ns access
NC
NC
NC
RST
VCC
WE
OE
CE
DQ7
DQ6
DQ5
DQ4
DQ3
DQ2
DQ1
DQ0
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
*DS1743WP-XXX
CE2
(3.3V)
-120
120 ns access
-150
150 ns access
WE
28-pin DIP Module
34-pin PowerCap Module
board*
*DS9034PCX (PowerCap) Required:
(must be ordered separately)
X1
GND VBAT
X2
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
NC
NC
NC
NC
A12
A11
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
PIN DESCRIPTION
A0-A12
28-pin DIP Module
34-pin PowerCap Module
board*
blank
P
VCC
WE
CE2
A8
A9
A11
OE
A10
CE
DQ7
DQ6
DQ5
DQ4
DQ3
34-Pin Powercap Module Board
(Uses DS9034PCX Powercap)
CE
blank
P
28
27
26
25
24
23
22
21
20
19
18
17
16
15
28-Pin Encapsulated Package
(700-mil Extended)
ORDERING INFORMATION
DS1743P-XXX (5V)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
OE
VCC
GND
DQ0-DQ7
NC
RST
X1, X2
VBAT
1 of 17
- Address Input
- Chip Enable
- Chip Enable 2 (DIP
Module only)
- Output Enable
- Write Enable
- Power Supply Input
- Ground
- Data Input/Output
- No Connection
- Power-On Reset Output
(PowerCap Module board only)
- Crystal Connection
- Battery Connection
022301
DS1743/DS1743P
DESCRIPTION
The DS1743 is a full function, year 2000-compliant (Y2KC), real-time clock/calendar (RTC) and 8k x 8
non-volatile static RAM. User access to all registers within the DS1743 is accomplished with a bytewide
interface as shown in Figure 1. The Real Time Clock (RTC) information and control bits reside in the
eight uppermost RAM locations. The RTC registers contain century, year, month, date, day, hours,
minutes, and seconds data in 24-hour BCD format. Corrections for the day of the month and leap year are
made automatically. The RTC clock registers are double buffered to avoid access of incorrect data that
can occur during clock update cycles. The double buffered system also prevents time loss as the
timekeeping countdown continues unabated by access to time register data. The DS1743 also contains its
own power-fail circuitry, which deselects the device when the VCC supply is in an out of tolerance
condition. This feature prevents loss of data from unpredictable system operation brought on by low VCC
as errant access and update cycles are avoided.
PACKAGES
The DS1743 is available in two packages (28-pin DIP and 34-pin PowerCap module). The 28-pin DIP
style module integrates the crystal, lithium energy source, and silicon all in one package. The 34-pin
PowerCap Module Board is designed with contacts for connection to a separate PowerCap (DS9034PCX)
that contains the crystal and battery. This design allows the PowerCap to be mounted on top of the
DS1743P after the completion of the surface mount process. Mounting the PowerCap after the surface
mount process prevents damage to the crystal and battery due to the high temperatures required for solder
reflow. The PowerCap is keyed to prevent reverse insertion. The PowerCap Module Board and PowerCap
are ordered separately and shipped in separate containers. The part number for the PowerCap is
DS9034PCX.
CLOCK OPERATIONS-READING THE CLOCK
While the double buffered register structure reduces the chance of reading incorrect data, internal updates
to the DS1743 clock registers should be halted before clock data is read to prevent reading of data in
transition. However, halting the internal clock register updating process does not affect clock accuracy.
Updating is halted when a 1 is written into the read bit, bit 6 of the century register, see Table 2. As long
as a 1 remains in that position, updating is halted. After a halt is issued, the registers reflect the count, that
is day, date, and time that was current at the moment the halt command was issued. However, the internal
clock registers of the double-buffered system continue to update so that the clock accuracy is not affected
by the access of data. All of the DS1743 registers are updated simultaneously after the internal clock
register updating process has been re-enabled. Updating is within a second after the read bit is written to
0.
The READ bit must be a zero for a minimum of 500 µs to ensure the external registers will be updated.
2 of 17
DS1743/DS1743P
DS1743 BLOCK DIAGRAM Figure 1
DS1743 TRUTH TABLE Table 1
VCC
VCC>VPF
VSO<VCC<VPF
VCC<VSO<VPF
CE
VIH
X
VIL
VIL
VIL
X
X
CE2
X
VIL
VIH
VIH
VIH
X
X
OE
WE
X
X
X
VIL
VIH
X
X
X
X
VIL
VIH
VIH
X
X
MODE
DESELECT
DESELECT
WRITE
READ
READ
DESELECT
DESELECT
DQ
HIGH-Z
HIGH-Z
DATA IN
DATA OUT
HIGH-Z
HIGH-Z
HIGH-Z
POWER
STANDBY
STANDBY
ACTIVE
ACTIVE
ACTIVE
CMOS STANDBY
DATA RETENTION
MODE
SETTING THE CLOCK
As shown in Table 2, bit 7 of the century register is the write bit. Setting the write bit to a 1, like the read
bit, halts updates to the DS1743 registers. The user can then load them with the correct day, date and time
data in 24-hour BCD format. Resetting the write bit to a 0 then transfers those values to the actual clock
counters and allows normal operation to resume.
STOPPING AND STARTING THE CLOCK OSCILLATOR
The clock oscillator may be stopped at any time. To increase the shelf life, the oscillator can be turned off
to minimize current drain from the battery. The OSC bit is the MSB (bit 7) of the seconds registers, see
Table 2. Setting it to a 1 stops the oscillator.
FREQUENCY TEST BIT
As shown in Table 2, bit 6 of the day byte is the frequency test bit. When the frequency test bit is set to
logic 1 and the oscillator is running, the LSB of the seconds register will toggle at 512 Hz. When the
seconds register is being read, the DQ0 line will toggle at the 512 Hz frequency as long as conditions for
access remain valid (i.e., CE low, OE low, WE high, and address for seconds register remain valid and
stable).
3 of 17
DS1743/DS1743P
CLOCK ACCURACY (DIP MODULE)
The DS1743 is guaranteed to keep time accuracy to within ±1 minute per month at 25°C. The RTC is
calibrated at the factory by Dallas Semiconductor using nonvolatile tuning elements, and does not require
additional For this reason, methods of field clock calibration are not available and not necessary. Clock
accuracy is also effected by the electrical environment and caution should be taken to place the RTC in the
lowest level EMI section of the PCB layout. For additional information please see application note 58.
CLOCK ACCURACY (POWERCAP MODULE)
The DS1743 and DS9034PCX are each individually tested for accuracy. Once mounted together, the
module will typically keep time accuracy to within ±1.53 minutes per month (35 ppm) at 25°C. Clock
accuracy is also effected by the electrical environment and caution should be taken to place the RTC in the
lowest level EMI section of the PCB layout. For additional information please see application note 58.
DS1743 REGISTER MAP Table 2
ADDRESS
DATA
B7
B6
1FFF
B5
X
X
1FFD
X
X
1FFC
BF
FT
1FFB
X
X
1FFA
X
1FF9
OSC
W
= STOP BIT
W = WRITE BIT
OSC
B3
B2
10 Year
1FFE
1FF8
B4
R
X
10 Mo
X
B0
FUNCTION/RANGE
YEAR
YEAR
00-99
MONTH
MONTH
01-12
DATE
DATE
01-31
10 Date
X
B1
DAY
01-07
HOUR
HOUR
00-23
10 MINUTES
MINUTES
MINUTES
00-59
10 SECONDS
SECONDS
SECONDS
00-59
CENTURY
CONTROL
00-39
10 HOUR
10 CENTURY
X
DAY
R = READ BIT
X = SEE NOTE BELOW
FT = FREQUENCY TEST
BF = BATTERY FLAG
NOTE:
All indicated “X” bits are not dedicated to any particular function and can be used as normal RAM bits.
RETRIEVING DATA FROM RAM OR CLOCK
The DS1743 is in the read mode whenever OE (output enable) is low, WE (write enable) is high, and CE
(chip enable) is low. The device architecture allows ripple-through access to any of the address locations
in the NV SRAM. Valid data will be available at the DQ pins within tAA after the last address input is
stable, providing that the CE , and OE access times and states are satisfied. If CE , or OE access times and
states are not met, valid data will be available at the latter of chip enable access (tCEA) or at output enable
access time (tCEA). The state of the data input/output pins (DQ) is controlled by CE , and OE . If the
outputs are activated before tAA, the data lines are driven to an intermediate state until tAA. If the address
inputs are changed while CE , and OE remain valid, output data will remain valid for output data hold time
(tOH) but will then go indeterminate until the next address access.
4 of 17
DS1743/DS1743P
WRITING DATA TO RAM OR CLOCK
The DS1743 is in the write mode whenever WE , and CE are in their active state. The start of a write is
referenced to the latter occurring transition of WE , on CE . The addresses must be held valid throughout
the cycle. CE or WE must return inactive for a minimum of tWR prior to the initiation of another read or
write cycle. Data in must be valid tDS prior to the end of write and remain valid for tDH afterward. In a
typical application, the OE signal will be high during a write cycle. However, OE can be active provided
that care is taken with the data bus to avoid bus contention. If OE is low prior to WE transitioning low the
data bus can become active with read data defined by the address inputs. A low transition on WE will
then disable the outputs tWEZ after WE goes active.
DATA RETENTION MODE
The 5-volt device is fully accessible and data can be written or read only when VCC is greater than VPF.
However, when VCC is below the power fail point, VPF, (point at which write protection occurs) the internal
clock registers and SRAM are blocked from any access. At this time(PowerCap only)the power fail reset
output signal ( RST ) is driven active and will remain active until VCC returns to nominal levels. When VCC
falls below the battery switch point VSO (battery supply level), device power is switched from the VCC pin to
the backup battery. RTC operation and SRAM data are maintained from the battery until VCC is returned to
nominal levels. The 3.3-volt device is fully accessible and data can be written or read only when VCC is
greater than VPF. When VCC falls below the power fail point, VPF, access to the device is inhibited. At this
time the power fail reset output signal ( RST ) is driven active and will remain active until VCC returns to
nominal levels. If VPF is less than Vso, the device power is switched from VCC to the backup supply (VBAT)
when VCC drops below VPF. If VPF is greater than Vso, the device power is switched from VCC to the backup
supply (VBAT) when VCC drops below Vso. RTC operation and SRAM data are maintained from the battery
until VCC is returned to nominal levels. The RST (PowerCap only) signal is an open drain output and
requires a pull up. Except for the RST , all control, data, and address signals must be powered down when
VCC is powered down.
BATTERY LONGEVITY
The DS1743 has a lithium power source that is designed to provide energy for clock activity and clock and
RAM data retention when the VCC supply is not present. The capability of this internal power supply is
sufficient to power the DS1743 continuously for the life of the equipment in which it is installed. For
specification purposes, the life expectancy is 10 years at 25°C with the internal clock oscillator running in
the absence of VCC power. Each DS1743 is shipped from Dallas Semiconductor with its lithium energy
source disconnected, guaranteeing full energy capacity. When VCC is first applied at a level greater than
VPF, the lithium energy source is enabled for battery backup operation. Actual life expectancy of the
DS1743 will be much longer than 10 years since no lithium battery energy is consumed when VCC is
present.
BATTERY MONITOR
The DS1743 constantly monitors the battery voltage of the internal battery. The Battery Flag bit (bit 7) of
the day register is used to indicate the voltage level range of the battery. This bit is not writable and should
always be a 1 when read. If a 0 is ever present, an exhausted lithium energy source is indicated and both
the contents of the RTC and RAM are questionable.
5 of 17
DS1743/DS1743P
ABSOLUTE MAXIMUM RATINGS*
Voltage on Any Pin Relative to Ground
Operating Temperature
Storage Temperature
Soldering Temperature
-0.3V to +6.0V
0°C to 70°C
-40°C to +85°C
See J-STD-020A Specification (See Note 8)
* This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operation sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods of time may affect reliability.
OPERATING RANGE
Range
Commercial
Temperature
0°C to +70°C
VCC
3.3V ± 10% or 5V ± 10%
RECOMMENDED DC OPERATING CONDITIONS
(Over the Operating Range)
PARAMETER
Logic 1 Voltage All Inputs
VCC = 5V ±10%
VCC = 3.3V ±10%
Logic 0 Voltage All Inputs
VCC = 5V ±10%
VCC = 3.3V ±10%
SYMBOL
MIN
VIH
VIH
VIL
VIL
TYP
MAX
UNITS
NOTES
2.2
2.0
VCC +0.3V
VCC +0.3V
V
V
1
1
-0.3
-0.3
0.8
0.6
V
V
1
1
DC ELECTRICAL CHARACTERISTICS
(Over the Operating Range; VCC = 5.0V ± 10%)
PARAMETER
Active Supply Current
TTL Standby Current
( CE =VIH , CE2=VIL)
CMOS Standby Current
( CE ≥=VCC - 0.2V, CE2=
GND + 0.2V)
Input Leakage Current
(any input)
Output Leakage Current
(any output)
Output Logic 1 Voltage
(IOUT = -1.0 mA)
Output Logic 0 Voltage
(IOUT = 2.1 mA)
Write Protection Voltage
Battery Switch-over Voltage
SYMBOL
ICC
MIN
TYP
15
MAX
50
UNITS
mA
NOTES
2, 3
ICC1
1
3
mA
2, 3
ICC2
1
3
mA
2, 3
IIL
-1
+1
µA
IOL
-1
+1
µA
VOH
2.4
1
0.4
VOL1
VPF
VSO
4.25
4.50
VBAT
6 of 17
1
V
1
1, 4
DS1743/DS1743P
DC ELECTRICAL CHARACTERISTICS
(Over the Operating Range; VCC = 3.3V ± 10%)
PARAMETER
SYMBOL
MIN
TYP
MAX
UNITS
NOTES
Active Supply Current
ICC
10
30
mA
2, 3
TTL Standby Current ( CE = VIH )
CMOS Standby Current
( CE ≥=VCC - 0.2V, CE2 =
GND + 0.2V)
Input Leakage Current (any input)
Output Leakage Current
(any output)
Output Logic 1 Voltage
(IOUT = -1.0 mA)
Output Logic 0 Voltage
(IOUT =2.1 mA)
Write Protection Voltage
Battery Switch-over Voltage
ICC1
ICC2
0.7
0.7
2
2
mA
mA
2, 3
2, 3
+1
+1
µA
µA
IIL
IOL
-1
-1
VOH
2.4
VOL1
VPF
VSO
2.80
1
0.4
2.97
VBAT
or VPF
V
V
1
1
1, 4
READ CYCLE, AC CHARACTERISTICS
(Over the Operating Range; VCC = 5.0V ± 10%)
PARAMETER
Read Cycle Time
Address Access Time
to CE2 to DQ Low-Z
CE Access Time
CE2 Access Time
CE
and CE2 Data Off time
OE to DQ Low-Z
OE Access Time
OE Data Off Time
Output Hold from Address
CE
SYMBOL
tRC
tAA
tCEL
tCEA
tCE2A
tCEZ
tOEL
tOEA
tOEZ
tOH
70 ns access
MIN MAX
70
70
5
70
80
25
5
35
25
5
7 of 17
100 ns access
MIN MAX
100
100
5
100
105
35
5
55
35
5
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES
5
5
5
5
5
5
5
5
5
5
DS1743/DS1743P
READ CYCLE, AC CHARACTERISTICS
(Over the Operating Range; VCC = 3.3V ± 10%)
PARAMETER
Read Cycle Time
Address Access Time
and CE2 Low to DQ Low-Z
CE and CE2 Access Time
CE and CE2 Data Off time
OE Low to DQ Low-Z
OE Access Time
OE Data Off Time
Output Hold from Address
CE
SYMBOL
tRC
tAA
tCEL
tCEA
tCEZ
tOEL
tOEA
tOEZ
tOH
120 ns access
MIN MAX
120
120
5
120
40
5
100
35
5
READ CYCLE TIMING DIAGRAM
SEE NOTES
8 of 17
150 ns access
MIN MAX
150
150
5
150
50
5
130
35
5
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES
5
5
5
5
5
5
5
5
5
DS1743/DS1743P
WRITE CYCLE, AC CHARACTERISTICS
(Over the Operating Range; VCC = 5.0V ± 10%)
PARAMETER
Write Cycle Time
Address Setup Time
Pulse Width
CE Pulse Width
CE2 Pulse Width
Data Setup Time
Data Hold time
Address Hold Time
WE
Data Off Time
Write Recovery Time
WE
SYMBOL
tWC
tAS
tWEW
tCEW
tCE2W
tDS
tDH
tAH
tWEZ
tWR
70 ns access
MIN MAX
70
0
50
60
65
85
30
0
5
25
5
100 ns access
MIN MAX
100
0
70
75
40
0
5
35
5
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES
5
5
5
5
5
5
5
5
5
5
WRITE CYCLE, AC CHARACTERISTICS
(Over the Operating Range; VCC = 3.3V ± 10%)
PARAMETER
Write Cycle Time
Address Setup Time
Pulse Width
CE and CE2 Pulse Width
Data Setup Time
Data Hold Time
Address Hold Time
WE
Data Off Time
Write Recovery Time
WE
SYMBOL
tWC
tAS
tWEW
tCEW
tDS
tDH
tAH
tWEZ
tWR
120 ns access
MIN MAX
120
0
100
110
80
0
0
40
10
9 of 17
150 ns access
MIN MAX
150
0
130
140
90
0
0
50
10
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES
5
5
5
5
5
5
5
5
5
DS1743/DS1743P
WRITE CYCLE TIMING, WRITE ENABLE CONTROLLED (SEE NOTE 5)
WRITE CYCLE TIMING, CE , CE2 CONTROLLED (SEE NOTE 5)
10 of 17
DS1743/DS1743P
POWER-UP/DOWN CHARACTERISTICS
(Over the Operating Range; VCC = 5.0V ± 10%)
PARAMETER
CE or WE at VIH , CE2 at VIL,
Before Power-Down
VCC Fall Time: VPF(MAX) to
VPF(Min)
VCC Fall Time: VPF(MIN) to VSO
VCC Rise Time: VPF(MIN) to
VPF(MAX)
Power-up Recover Time
Expected Data Retention Time
(Oscillator On)
SYMBOL
MIN
TYP
tPD
0
µs
tF
300
µs
tFB
10
µs
tR
0
µs
tREC
tDR
MAX
35
10
POWER-UP/POWER-DOWN TIMING 5-VOLT DEVICE
11 of 17
UNITS
NOTES
ms
years
6, 7
DS1743/DS1743P
POWER-UP/DOWN CHARACTERISTICS
(Over the Operating Range; VCC = 3.3V ± 10%)
PARAMETER
CE or WE at VIH , Before
Power-Down
VCC Fall Time: VPF(MAX) to
VPF(Min)
VCC Rise Time: VPF(MIN) to
VPF(MAX)
VPF to RST High
Expected Data Retention Time
(Oscillator On)
SYMBOL
MIN
TYP
tPD
0
µs
tF
300
µs
tR
0
µs
35
tREC
tDR
MAX
10
UNITS
NOTES
ms
years
6, 7
POWER-UP/DOWN WAVEFORM TIMING 3.3-VOLT DEVICE
CAPACITANCE
(tA = 25°C)
PARAMETER
Capacitance on all input pins
SYMBOL
CIN
Capacitance on all output pins
CO
MIN
12 of 17
TYP
MAX
7
UNITS
pF
10
pF
NOTES
DS1743/DS1743P
AC TEST CONDITIONS
Output Load:
100 pF + 1TTL Gate
Input Pulse Levels:
0.0 to 3.0V
Timing Measurement Reference Levels:
Input: 1.5V
Output: 1.5V
Input Pulse Rise and Fall Times: 5 ns
NOTES:
1. Voltages are referenced to ground.
2. Typical values are at 25°C and nominal supplies.
3. Outputs are open.
4. Battery switchover occurs at the lower of either the battery terminal voltage or VPF.
5. The CE2 control signal functions exactly the same as the CE signal except that the logic levels for
active and inactive levels are opposite.
6. Data retention time is at 25°C.
7. Each DS1743 has a built-in switch that disconnects the lithium source until VCC is first applied by the
user. The expected t DR is defined for DIP modules as a cumulative time in the absence of VCC starting
from the time power is first applied by the user.
8. Real-Time Clock Modules (DIP) can be successfully processed through conventional wave-soldering
techniques as long as temperatures as long as temperature exposure to the lithium energy source
contained within does not exceed +85°C. Post-solder cleaning with water washing techniques is
acceptable, provided that ultrasonic vibration is not used.
In addition, for the PowerCap:
a. Dallas Semiconductor recommends that PowerCap Module bases experience one pass through
solder reflow oriented with the label side up (“live - bug”).
b. Hand Soldering and touch-up: Do not touch or apply the soldering iron to leads for more than
3 (three) seconds. To solder, apply flux to the pad, heat the lead frame pad and apply solder. To
remove the part, apply flux, heat the lead frame pad until the solder reflow and use a solder wick to
remove solder.
13 of 17
DS1743/DS1743P
DS1743 28-PIN PACKAGE
14 of 17
DS1743/DS1743P
DS1743P
NOTE:
Dallas Semiconductor recommends that PowerCap Module bases experience one pass through solder
reflow oriented with the label side up (“live-bug”).
Hand Soldering and touch-up: Do not touch or apply the soldering iron to leads for more than 3 (three)
seconds.
To solder, apply flux to the pad, heat the lead frame pad and apply solder. To remove the part, apply flux,
heat the lead frame pad until the solder reflows and use a solder wick to remove solder.
15 of 17
DS1743/DS1743P
DS1743P WITH DS9034PCX ATTACHED
16 of 17
DS1743/DS1743P
RECOMMENDED POWERCAP MODULE LAND PATTERN
17 of 17