ETC ADC150CA

ADC150
Programmable
Integrating A/D Converter
THALER CORPORATION • 2015 N. FORBES BOULEVARD • TUCSON, AZ. 85745 • (520) 882-4000
FEATURES
• 24 BIT RESOLUTION
• SOFTWARE SELECTABLE FEATURES
• 0.5ppm/°C MAX. SCALE FACTOR ERROR
APPLICATIONS
• TEST EQUIPMENT
• DATA ACQUISITION
• SCIENTIFIC INSTRUMENTS
• 2 ppm MAX. LINEARITY ERROR
• MEDICAL INSTRUMENTS
• AUTO ZERO
• SEISMOLOGICAL EQUIPMENT
• BUS COMPATIBLE
• INTERNAL CLOCK and REFERENCE
• LOW POWER CONSUMPTION (0.450 WATTS)
• ROBOTIC SYSTEMS
• WEIGHING SYSTEMS
DESCRIPTION
ADC150 is a high performance programmable 24bit integrating A/D converter based on a patented
architecture. The integration time and resolution
along with the power line cycle selection can be
easily programmed through the Mode Control
Byte.
Type
Temperature
Operating Range
Max. Scale
Factor Deviation
ADC150C
-25°C to +85°C
60ppm
ADC150CA
-25°C to +85°C
30ppm
ADC150M
-55°C to +125°C
100ppm
ADC150 offers 2 ppm max. linearity error and
1 ppm/°C max. scale factor error over the military temperature range. It also has excellent offset stability at
2 ppm max. which the user can auto zero if desired.
ADC150's compatibility with popular microcomputer buses increases its ease of application in smart
systems. An on-board microprocessor controls all internal functions of the ADC150. Thaler designers
have minimized external connections to greatly reduce the problem often encountered when applying
ADC's.
Operating from ±15VDC and a +5VDC power supply, ADC150 is packaged in a hermetically sealed 40-pin
ceramic DIP package. Precision test equipment, scientific and medical instruments, and data acquisition
systems are primary application areas for the unusually high resolution and accuracy of this ADC.
ADC150DS REV. F MAR 00
MAXIMUM RATING SPECIFICATIONS
ADC150
ADC150
MODEL
PARAMETER
TEMPERATURE
Operating
Storage
POWER SUPPLY
VCC
VEE
VDD
MIN
MAX
UNITS
-55
0
125
160
°C
°C
+14
-14
+4
+16
-16
+6
VDC
VDC
VDC
VEE
0
VCC
VDD
INPUTS
Analog Inputs
Digital Inputs
NOTES:
EXTERNAL CONNECTIONS
(TOP VIEW)
N.C.
1
40
ANALOG LOW
N.C.
2
39
ANALOG HIGH
N.C.
3
38
ALTERNATE INPUT
Vee (-15V)
4
37
N.C.
Vee (+15V)
5
36
N.C.
Vdd (+5V)
6
35
GND
7
34
N.C.
8
33
N.C.
N.C.
9
32
N.C.
N.C.
10
31
N.C.
N.C.
11
30
N.C.
N.C.
12
29
D0
13
28
AUTO ZERO
RESET
N.C.
D1
14
27
N.C.
D2
15
26
N.C.
D3
16
25
MODE CONTROL
D4
17
24
STATUS 1
D5
18
23
STATUS 0
D6
19
22
CONVERT
D7
20
21
OUTPUT ENABLE
ADC150
INTEGRATION
CAPACITOR
1. Power Supply Decoupling
The ADC150 has internal 0.1µF decoupling
capacitors for all power supply inputs. The
internal decoupling capacitors are adequate
for applications with relatively short power
supply leads (approx. 5") or if additional
capacitors are located on a circuit board.
For applications with long power supply
leads an external capacitor of 10 µF on the
+/- 15V inputs and 33 µF on the +5V input is
recommended.
2. Ground
The ground connection (pin 7) should be
made as solid as possible since ground
noise can result in a loss of accuracy. Use
of a ground plane is a good approach to
maintain the full accuracy of the ADC150.
3. External Components
A .68 µF polystyrene integration capacitor
must be connected to pins 34 and 35 with a
lead length not exceeding 2".
4. Analog Inputs
In order to avoid differential noise pickup it is
recommended to use parallel adjacent lines
for the analog inputs (pins 39, 40) on PC
boards and shielded lines outside of the PC
connections.
ADC150DS REV. F MAR 00
ELECTRICAL SPECIFICATIONS
ADC150
(Vps = +/- 15V, + 5V, T = 25 Deg. C.)
MODEL
ADC150CA
ADC150C
PARAMETER
MIN
TYP
MAX
MIN
TYP
ADC150M
MAX
MIN
TYP
MAX
ACCURACY
Resolution
Input Equivalent Noise
Offset without Auto Zero
Offset with Auto Zero
Full Scale
Noise (.1-10Hz) @ 10V
Nonlinearity
Normal Mode Rejection 1
24
18
*
4
1
100
6
1
60
*
*
*
*
*
ppm/oC
ppm/oC
*
2
0.5
50
2
Bits
µV
ppm
ppm
ppm
µVpp
ppm
dB
*
*
1
*
*
*
*
*
*
*
*
TEMPERATURE STABILITY
0.2
1.0
Offset
Full Scale
0.1
0.5
TIME STABILITY
.1
2
Offset
Full Scale 2
*
*
*
*
ppm/month
ppm/24 hrs.
ERROR ALL SOURCES
24 hrs, +/- 1 Deg. C Amb.
90 days, +/- 5 Deg. C Amb.
1 year, +/- 5 Deg. C Amb.
CONVERSION TIME
WARM-UP TIME
.0005, 2
.0010, 2
.0015, 2
.0003, 2
.0008, 2
.0013, 2
*
*
*
%, +/- Counts
%, +/- Counts
%, +/- Counts
1067
*
*
ms
5
*
*
minutes
POWER SUPPLY REJECTION
80
80
+/- 15 VDC
5 VDC
*
*
*
*
dB
dB
ANALOG INPUT CHARACTERISTICS
Input Range
Bias Current
Input Impedance
-10.485760
1.2
200
10.485755
3
*
15.5
15.5
5.5
*
*
*
*
*
*
*
*
*
*
*
*
*
*
V
nA
GΩ
*
*
*
*
*
*
V
V
V
*
*
*
*
*
POWER SUPPLY VOLTAGES
+15 V
-15 V
5v
14.5
14.5
4.5
POWER SUPPLY CURRENTS
+15 V
-15 V
5v
15
15
5
23
24
42
*
*
*
*
*
*
mA
mA
mA
DIGITAL INPUTS
Low
High
0.8
4.0
*
*
*
V
V
*
V
V
*
V
V
*
V
V
125
oC
*
DIGITAL OUTPUTS
Low
High
0.8
4.0
*
*
*
AUTO ZERO INPUT
Low
High
*
0.8
4.0
*
*
CONVERT INPUT
Low
High
TEMPERATURE RANGE
0.8
4.0
-25
* Same as ADC150C
Note: 1) 60 Cycle
2) ( Max-Min Value) - Noise(.1-10Hz)
*
*
*
85
*
*
-55
ADC150DS REV. F MAR 00
THEORY OF OPERATION
The timing control circuitry governs the counters that
measure the integration time in both directions.
The ADC150's on-board microprocessor is used to
calculate the results of the integration equation and
perform error corrections.
Note that the µP
automatically performs an auto zero function at startup, but it is recommended to achieve maximum
accuracy, that an auto zero be performed again after
the ADC150 is fully warmed up.
When the µP detects a convert signal, it lowers the
status lines to indicate that the ADC is involved in a
conversion. When it detects a change in slope
direction, the µP will collect the counts for the
integration time. When sufficient counts have been
collected, the µP performs the calculations described
above.
When the calculations are complete, the µP places
the most significant byte in the output buffer and
raises the S0 flag. When another pulse is placed on
the convert line, the middle byte is placed on the
output, the S0 flag is lowered and the S1 flag raised.
When the last pulse is placed in the convert line, the
least significant byte is placed in the output buffer and
both status flags are high indicating that the ADC150
is ready for another conversion.
In the ADC150 block diagram (see Figure 1), Vhi
and Vlow are the inputs. Both are buffered and fed
into a differential, voltage controlled, single output
current source. This current is added to the
reference current at the input of the op amp
integrator. The output of the integrator is fed into
a Schmitt trigger, which in turn, is fed into the
ADC's timing control circuitry.
When the
integrator output actuates the Schmitt trigger, the
timing circuit changes the direction of the
reference current source and the integrator
begins integrating in the opposite direction. This
continues until the Schmitt trigger is actuated
again by the integrator and reverses the direction
of the reference current.
The equation for integration times are:
Tp=
VXC
I ref + I inp
Tm=
VXC
-I ref + I inp
V = Voltage
C= Integration Capacitor Value
I ref = Reference Current
I inp = Input Current
Status line summary:
Resolving these equations produces:
I inp = I ref
Tp - Tm
Tp + Tm
Tp = Time Positive
Tm = Time Negative
S1
S0
0
0
1
1
0
1
0
1
Conversion in progress.
Conversion complete. MSB in output.
Middle byte in output register.
LSB in output. Ready for next conversion.
Vhi
Auto
Zero
Switch
Differential
Voltage Controlled
Current Source
Schmitt
Trigger
Vlow
+15V
Bidirectional
Reference
Current Source
Data
Output
ï ï
Output
Buffer
Output Enable
FIGURE 1. BLOCK DIAGRAM
Microprocessor
Auto
Zero
Convert
Current
Directional
Switch
ï
Timing
Control
and
Counter
-15V
Clock
Status
Lines
ADC150DS REV. F MAR 00
CONNECTING THE ADC150
POWER SUPPLIES
The power supply lines are connected to pins 4-7.
Pin 4 is -15V, pin 5 is +15V, pin 6 is +5V and pin 7
is GND.
OUTPUT DATA LINES
The output data is available in byte form on pins
13-20. Pin 20 is the Most Significant Bit and pin 13
the Least Significant Bit. The data lines go to a high
impedance state when the Output Enable line is at a
logic one level.
OUTPUT ENABLE (PIN 21)
Data is placed on the Output Data Lines by a logic
zero on this line. See figure 2 for data output
format.
CONVERT (Pin22)
This line is used to initiate a conversion cycle and
to retrieve the output data. The status lines indicate
which function will be executed. The first pulse
(transition from logic one to logic zero) starts the
conversion cycle. Two subsequent pulses are used
to place the lower two bytes on the Output Data
Lines. See figure 4 for timing diagram.
STATUS LINES (Pins 23, 24)
These lines indicate the present state of the ADC.
When the Convert line receives the first pulse in a
conversion cycle the Status Lines go to logic zero,
indicating that a conversion cycle is in progress.
When
the
conversion
is
complete
the
microprocessor places the MSB of the output data
in the output buffer and then raises S0 to a logic
one, indicating that the MSB at the output data is
available in the output buffer. When the Convert
Line is pulsed again the middle byte of the output
data is placed in that output buffer and S1 changes
to logic one and S0 to logic zero. The third pulse
places the LSB of the output data in the buffer and
both status lines go to the logic one. The converter
is now ready for the next conversion cycle. See
figure 5 for timing diagrams.
The table below shows a summary of the status
code.
S1 S0
Conversion in process.
0
0
Conversion complete. MSB in output.
0
1
Middle byte in output register.
1
0
LSB in output. Ready for next conversion.
1
1
MODE CONTROL (Pin 25)
This line is used to program the ADC150. The
mode control byte (8 bit) is placed on the data bus.
Pin 25 is then set to logic high, pin 21 is pulsed low
to accept the control byte. Pin 22 is then pulsed low
and held low until the status lines return high
(~2ms). Pin 21 is then pulsed high and pin 25 is
then returned to logic low. The ADC150 has now
been reset to the new parameters. See figure 6 for
timing diagrams.
The mode control byte is defined as follows:
Bits 7 and 6 - unused
Bits 5 and 4 - 00 Pin 39 signal input, autozero*
01 Pin 38 signal input
Bit 3
- 0 60 Hz.*
1 50 Hz.
Bits 2,1, 0 - 001 18 Bit
010 20 Bit
011 22 Bit*
100 24 Bit
* Factory default settings
AUTO-ZERO / RESET (Pin 29)
A logic zero on this input will autozero the ADC150
by internally connecting the analog high to analog
low. Since the µP is reset, the ADC150 reverts to
the factory default settings in the EPROM (ie.
22bits, 60Hz, pin 39 analog high). To select a
mode different than the default settings, the mode
control must be set after auto zero. See figure 3 for
timing diagrams.
INTEGRATION CAPACITOR (Pin 34, 35)
A 0.68 µF polystyrene or Mylar must be connected
to these pins. Lead length should be as short as
possible and not exceed 2".
ANALOG INPUTS (Pin 39, 40)
Both analog inputs are buffered by op-amps and
have a common mode rejection of approximately
80dB minimum. To maintain the full accuracy at the
ADC it is recommended to keep the input to analog
low to less than 0.1VDC.
ADC150DS REV. F MAR 00
OUTPUT DATA REPRESENTATION
The output data is represented in BOB (Bipolar Offset Binary)
format. The table below shows the output data codes for zero
and plus-minus full scale input voltage for the programmable
resolution of the converter.
Input Voltage
24 Bits
1 LSB = 1.24 µV
-10.485760 V
0.0 V
+10.485755 V
Input Voltage
22 Bits
1 LSB = 5 µV
-10.485760 V
0.0 V
+10.485755 V
Input Voltage
20 Bits
1 LSB = 20 µV
-10.485760 V
0.0 V
+10.485755 V
Input Voltage
18 Bits
1 LSB = 80 µV
-10.485760 V
0.0 V
+10.485755 V
High Byte
Output Data
Middle Byte
Low Byte
00
80
FF
00
00
FF
00
00
FF
Output Data
High Byte Middle Byte
00
20
3F
00
00
FF
Output Data
High Byte Middle Byte
00
08
10
00
00
FF
Output Data
High Byte Middle Byte
00
02
04
00
00
FF
Low Byte
00
00
FF
Low Byte
00
00
FF
Low Byte
00
00
FF
FIGURE 2
ADC150DS REV. F MAR 00
TIMING DIAGRAMS
CONVERT
→
→
AZ
tAZD
S1
S0
tTRST →
→
tAZ
Symbol
Parameter
Min.
Typ.
Max.
Unit
tAZD
AZ Pulse Width
0.2
tTRST
Tristate Time
30
ms
tAZ
AZ Time
400
ms
µs
FIGURE 3. AUTO ZERO
→
→
CONVERT
tCONZ
S1
→
tSZ →
S0
tCONV
Symbol
Parameter
Min.
Typ.
Max.
Unit
tCONZ
Convert Pulse
5.0
tSZ
Status Delay
8.0
µs
tCONV
Convert Time
320
ms
µs
FIGURE 4. CONVERSION (22 Bits)
ADC150DS REV. F MAR 00
TIMING DIAGRAMS
OE
→
tOEDV →
MIB
LSB
→
CONVERT
MSB
tSIR →
→
D0 - D7
→
tSIR
S1
S0
Symbol
Parameter
Min.
Typ.
Max.
Unit
tOEDV
OE Delay
45
ns
tSIR
Status Delay
3.0
µs
FIGURE 5. DATA OUTPUT
OE
CNVRT
tOEDV →
→
→
tSIR
S0
→
S1
tSL →
→
MODE
Symbol
Parameter
tSIR
Status Delay
tSL
Status Low
tOEDV
OE Delay
Min.
Typ.
Max.
8.0
µs
100
45
Unit
ms
ns
FIGURE 6. MODE CHANGE
ADC150DS REV. F MAR 00
RESOLUTION
LINE CYCLES
CONV. / SEC (60/50 Hz)
18 BITS
1
60 / 50
20 BITS
4
15 / 12
22 BITS
16
3.7 / 3.1
24 BITS
64
1.2 / .93
Line Cycle at 60 Hz = 16.667 ms; 50 Hz = 20 ms
FIGURE 7. INTEGRATION TIMES
40-PIN HYBRID PACKAGE
INCHES
FIGURE 8. MECHANICAL SPECIFICATIONS
DIM
MIN
MAX
E
1.080
1.100
D
2.075
2.115
A
0.155
0.185
L
0.220
0.240
B2
.100 typ
B
.018 typ
Q
.015
.035
C
.009
.012
P
.012
.018
G1
.890
.910
B1
.040 typ
NOTES:
1. GOLD PLATING 60 MICRO INCHES MINIMUM
THICKNESS OVER 100 MICRO INCHES NOMINAL
THICKNESS OF NICKEL
ADC150DS REV. F MAR 00